1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) 2004-2006 Sebastian Witt <se.witt@gmx.net>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based upon reverse engineered information
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/moduleparam.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/cpufreq.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define NFORCE2_XTAL 25
21*4882a593Smuzhiyun #define NFORCE2_BOOTFSB 0x48
22*4882a593Smuzhiyun #define NFORCE2_PLLENABLE 0xa8
23*4882a593Smuzhiyun #define NFORCE2_PLLREG 0xa4
24*4882a593Smuzhiyun #define NFORCE2_PLLADR 0xa0
25*4882a593Smuzhiyun #define NFORCE2_PLL(mul, div) (0x100000 | (mul << 8) | div)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define NFORCE2_MIN_FSB 50
28*4882a593Smuzhiyun #define NFORCE2_SAFE_DISTANCE 50
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Delay in ms between FSB changes */
31*4882a593Smuzhiyun /* #define NFORCE2_DELAY 10 */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * nforce2_chipset:
35*4882a593Smuzhiyun * FSB is changed using the chipset
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun static struct pci_dev *nforce2_dev;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* fid:
40*4882a593Smuzhiyun * multiplier * 10
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun static int fid;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* min_fsb, max_fsb:
45*4882a593Smuzhiyun * minimum and maximum FSB (= FSB at boot time)
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun static int min_fsb;
48*4882a593Smuzhiyun static int max_fsb;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun MODULE_AUTHOR("Sebastian Witt <se.witt@gmx.net>");
51*4882a593Smuzhiyun MODULE_DESCRIPTION("nForce2 FSB changing cpufreq driver");
52*4882a593Smuzhiyun MODULE_LICENSE("GPL");
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun module_param(fid, int, 0444);
55*4882a593Smuzhiyun module_param(min_fsb, int, 0444);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun MODULE_PARM_DESC(fid, "CPU multiplier to use (11.5 = 115)");
58*4882a593Smuzhiyun MODULE_PARM_DESC(min_fsb,
59*4882a593Smuzhiyun "Minimum FSB to use, if not defined: current FSB - 50");
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /**
62*4882a593Smuzhiyun * nforce2_calc_fsb - calculate FSB
63*4882a593Smuzhiyun * @pll: PLL value
64*4882a593Smuzhiyun *
65*4882a593Smuzhiyun * Calculates FSB from PLL value
66*4882a593Smuzhiyun */
nforce2_calc_fsb(int pll)67*4882a593Smuzhiyun static int nforce2_calc_fsb(int pll)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun unsigned char mul, div;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun mul = (pll >> 8) & 0xff;
72*4882a593Smuzhiyun div = pll & 0xff;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (div > 0)
75*4882a593Smuzhiyun return NFORCE2_XTAL * mul / div;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /**
81*4882a593Smuzhiyun * nforce2_calc_pll - calculate PLL value
82*4882a593Smuzhiyun * @fsb: FSB
83*4882a593Smuzhiyun *
84*4882a593Smuzhiyun * Calculate PLL value for given FSB
85*4882a593Smuzhiyun */
nforce2_calc_pll(unsigned int fsb)86*4882a593Smuzhiyun static int nforce2_calc_pll(unsigned int fsb)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun unsigned char xmul, xdiv;
89*4882a593Smuzhiyun unsigned char mul = 0, div = 0;
90*4882a593Smuzhiyun int tried = 0;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Try to calculate multiplier and divider up to 4 times */
93*4882a593Smuzhiyun while (((mul == 0) || (div == 0)) && (tried <= 3)) {
94*4882a593Smuzhiyun for (xdiv = 2; xdiv <= 0x80; xdiv++)
95*4882a593Smuzhiyun for (xmul = 1; xmul <= 0xfe; xmul++)
96*4882a593Smuzhiyun if (nforce2_calc_fsb(NFORCE2_PLL(xmul, xdiv)) ==
97*4882a593Smuzhiyun fsb + tried) {
98*4882a593Smuzhiyun mul = xmul;
99*4882a593Smuzhiyun div = xdiv;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun tried++;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if ((mul == 0) || (div == 0))
105*4882a593Smuzhiyun return -1;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun return NFORCE2_PLL(mul, div);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /**
111*4882a593Smuzhiyun * nforce2_write_pll - write PLL value to chipset
112*4882a593Smuzhiyun * @pll: PLL value
113*4882a593Smuzhiyun *
114*4882a593Smuzhiyun * Writes new FSB PLL value to chipset
115*4882a593Smuzhiyun */
nforce2_write_pll(int pll)116*4882a593Smuzhiyun static void nforce2_write_pll(int pll)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun int temp;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Set the pll addr. to 0x00 */
121*4882a593Smuzhiyun pci_write_config_dword(nforce2_dev, NFORCE2_PLLADR, 0);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Now write the value in all 64 registers */
124*4882a593Smuzhiyun for (temp = 0; temp <= 0x3f; temp++)
125*4882a593Smuzhiyun pci_write_config_dword(nforce2_dev, NFORCE2_PLLREG, pll);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /**
129*4882a593Smuzhiyun * nforce2_fsb_read - Read FSB
130*4882a593Smuzhiyun *
131*4882a593Smuzhiyun * Read FSB from chipset
132*4882a593Smuzhiyun * If bootfsb != 0, return FSB at boot-time
133*4882a593Smuzhiyun */
nforce2_fsb_read(int bootfsb)134*4882a593Smuzhiyun static unsigned int nforce2_fsb_read(int bootfsb)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct pci_dev *nforce2_sub5;
137*4882a593Smuzhiyun u32 fsb, temp = 0;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Get chipset boot FSB from subdevice 5 (FSB at boot-time) */
140*4882a593Smuzhiyun nforce2_sub5 = pci_get_subsys(PCI_VENDOR_ID_NVIDIA, 0x01EF,
141*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, NULL);
142*4882a593Smuzhiyun if (!nforce2_sub5)
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun pci_read_config_dword(nforce2_sub5, NFORCE2_BOOTFSB, &fsb);
146*4882a593Smuzhiyun fsb /= 1000000;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Check if PLL register is already set */
149*4882a593Smuzhiyun pci_read_config_byte(nforce2_dev, NFORCE2_PLLENABLE, (u8 *)&temp);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (bootfsb || !temp)
152*4882a593Smuzhiyun return fsb;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Use PLL register FSB value */
155*4882a593Smuzhiyun pci_read_config_dword(nforce2_dev, NFORCE2_PLLREG, &temp);
156*4882a593Smuzhiyun fsb = nforce2_calc_fsb(temp);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return fsb;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /**
162*4882a593Smuzhiyun * nforce2_set_fsb - set new FSB
163*4882a593Smuzhiyun * @fsb: New FSB
164*4882a593Smuzhiyun *
165*4882a593Smuzhiyun * Sets new FSB
166*4882a593Smuzhiyun */
nforce2_set_fsb(unsigned int fsb)167*4882a593Smuzhiyun static int nforce2_set_fsb(unsigned int fsb)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun u32 temp = 0;
170*4882a593Smuzhiyun unsigned int tfsb;
171*4882a593Smuzhiyun int diff;
172*4882a593Smuzhiyun int pll = 0;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if ((fsb > max_fsb) || (fsb < NFORCE2_MIN_FSB)) {
175*4882a593Smuzhiyun pr_err("FSB %d is out of range!\n", fsb);
176*4882a593Smuzhiyun return -EINVAL;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun tfsb = nforce2_fsb_read(0);
180*4882a593Smuzhiyun if (!tfsb) {
181*4882a593Smuzhiyun pr_err("Error while reading the FSB\n");
182*4882a593Smuzhiyun return -EINVAL;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* First write? Then set actual value */
186*4882a593Smuzhiyun pci_read_config_byte(nforce2_dev, NFORCE2_PLLENABLE, (u8 *)&temp);
187*4882a593Smuzhiyun if (!temp) {
188*4882a593Smuzhiyun pll = nforce2_calc_pll(tfsb);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (pll < 0)
191*4882a593Smuzhiyun return -EINVAL;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun nforce2_write_pll(pll);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Enable write access */
197*4882a593Smuzhiyun temp = 0x01;
198*4882a593Smuzhiyun pci_write_config_byte(nforce2_dev, NFORCE2_PLLENABLE, (u8)temp);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun diff = tfsb - fsb;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (!diff)
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun while ((tfsb != fsb) && (tfsb <= max_fsb) && (tfsb >= min_fsb)) {
206*4882a593Smuzhiyun if (diff < 0)
207*4882a593Smuzhiyun tfsb++;
208*4882a593Smuzhiyun else
209*4882a593Smuzhiyun tfsb--;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Calculate the PLL reg. value */
212*4882a593Smuzhiyun pll = nforce2_calc_pll(tfsb);
213*4882a593Smuzhiyun if (pll == -1)
214*4882a593Smuzhiyun return -EINVAL;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun nforce2_write_pll(pll);
217*4882a593Smuzhiyun #ifdef NFORCE2_DELAY
218*4882a593Smuzhiyun mdelay(NFORCE2_DELAY);
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun temp = 0x40;
223*4882a593Smuzhiyun pci_write_config_byte(nforce2_dev, NFORCE2_PLLADR, (u8)temp);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /**
229*4882a593Smuzhiyun * nforce2_get - get the CPU frequency
230*4882a593Smuzhiyun * @cpu: CPU number
231*4882a593Smuzhiyun *
232*4882a593Smuzhiyun * Returns the CPU frequency
233*4882a593Smuzhiyun */
nforce2_get(unsigned int cpu)234*4882a593Smuzhiyun static unsigned int nforce2_get(unsigned int cpu)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun if (cpu)
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun return nforce2_fsb_read(0) * fid * 100;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /**
242*4882a593Smuzhiyun * nforce2_target - set a new CPUFreq policy
243*4882a593Smuzhiyun * @policy: new policy
244*4882a593Smuzhiyun * @target_freq: the target frequency
245*4882a593Smuzhiyun * @relation: how that frequency relates to achieved frequency
246*4882a593Smuzhiyun * (CPUFREQ_RELATION_L or CPUFREQ_RELATION_H)
247*4882a593Smuzhiyun *
248*4882a593Smuzhiyun * Sets a new CPUFreq policy.
249*4882a593Smuzhiyun */
nforce2_target(struct cpufreq_policy * policy,unsigned int target_freq,unsigned int relation)250*4882a593Smuzhiyun static int nforce2_target(struct cpufreq_policy *policy,
251*4882a593Smuzhiyun unsigned int target_freq, unsigned int relation)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun /* unsigned long flags; */
254*4882a593Smuzhiyun struct cpufreq_freqs freqs;
255*4882a593Smuzhiyun unsigned int target_fsb;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if ((target_freq > policy->max) || (target_freq < policy->min))
258*4882a593Smuzhiyun return -EINVAL;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun target_fsb = target_freq / (fid * 100);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun freqs.old = nforce2_get(policy->cpu);
263*4882a593Smuzhiyun freqs.new = target_fsb * fid * 100;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (freqs.old == freqs.new)
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun pr_debug("Old CPU frequency %d kHz, new %d kHz\n",
269*4882a593Smuzhiyun freqs.old, freqs.new);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun cpufreq_freq_transition_begin(policy, &freqs);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Disable IRQs */
274*4882a593Smuzhiyun /* local_irq_save(flags); */
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (nforce2_set_fsb(target_fsb) < 0)
277*4882a593Smuzhiyun pr_err("Changing FSB to %d failed\n", target_fsb);
278*4882a593Smuzhiyun else
279*4882a593Smuzhiyun pr_debug("Changed FSB successfully to %d\n",
280*4882a593Smuzhiyun target_fsb);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Enable IRQs */
283*4882a593Smuzhiyun /* local_irq_restore(flags); */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun cpufreq_freq_transition_end(policy, &freqs, 0);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /**
291*4882a593Smuzhiyun * nforce2_verify - verifies a new CPUFreq policy
292*4882a593Smuzhiyun * @policy: new policy
293*4882a593Smuzhiyun */
nforce2_verify(struct cpufreq_policy_data * policy)294*4882a593Smuzhiyun static int nforce2_verify(struct cpufreq_policy_data *policy)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun unsigned int fsb_pol_max;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun fsb_pol_max = policy->max / (fid * 100);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (policy->min < (fsb_pol_max * fid * 100))
301*4882a593Smuzhiyun policy->max = (fsb_pol_max + 1) * fid * 100;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun cpufreq_verify_within_cpu_limits(policy);
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
nforce2_cpu_init(struct cpufreq_policy * policy)307*4882a593Smuzhiyun static int nforce2_cpu_init(struct cpufreq_policy *policy)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun unsigned int fsb;
310*4882a593Smuzhiyun unsigned int rfid;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* capability check */
313*4882a593Smuzhiyun if (policy->cpu != 0)
314*4882a593Smuzhiyun return -ENODEV;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* Get current FSB */
317*4882a593Smuzhiyun fsb = nforce2_fsb_read(0);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (!fsb)
320*4882a593Smuzhiyun return -EIO;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* FIX: Get FID from CPU */
323*4882a593Smuzhiyun if (!fid) {
324*4882a593Smuzhiyun if (!cpu_khz) {
325*4882a593Smuzhiyun pr_warn("cpu_khz not set, can't calculate multiplier!\n");
326*4882a593Smuzhiyun return -ENODEV;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun fid = cpu_khz / (fsb * 100);
330*4882a593Smuzhiyun rfid = fid % 5;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (rfid) {
333*4882a593Smuzhiyun if (rfid > 2)
334*4882a593Smuzhiyun fid += 5 - rfid;
335*4882a593Smuzhiyun else
336*4882a593Smuzhiyun fid -= rfid;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun pr_info("FSB currently at %i MHz, FID %d.%d\n",
341*4882a593Smuzhiyun fsb, fid / 10, fid % 10);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* Set maximum FSB to FSB at boot time */
344*4882a593Smuzhiyun max_fsb = nforce2_fsb_read(1);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (!max_fsb)
347*4882a593Smuzhiyun return -EIO;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (!min_fsb)
350*4882a593Smuzhiyun min_fsb = max_fsb - NFORCE2_SAFE_DISTANCE;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (min_fsb < NFORCE2_MIN_FSB)
353*4882a593Smuzhiyun min_fsb = NFORCE2_MIN_FSB;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* cpuinfo and default policy values */
356*4882a593Smuzhiyun policy->min = policy->cpuinfo.min_freq = min_fsb * fid * 100;
357*4882a593Smuzhiyun policy->max = policy->cpuinfo.max_freq = max_fsb * fid * 100;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
nforce2_cpu_exit(struct cpufreq_policy * policy)362*4882a593Smuzhiyun static int nforce2_cpu_exit(struct cpufreq_policy *policy)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static struct cpufreq_driver nforce2_driver = {
368*4882a593Smuzhiyun .name = "nforce2",
369*4882a593Smuzhiyun .flags = CPUFREQ_NO_AUTO_DYNAMIC_SWITCHING,
370*4882a593Smuzhiyun .verify = nforce2_verify,
371*4882a593Smuzhiyun .target = nforce2_target,
372*4882a593Smuzhiyun .get = nforce2_get,
373*4882a593Smuzhiyun .init = nforce2_cpu_init,
374*4882a593Smuzhiyun .exit = nforce2_cpu_exit,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #ifdef MODULE
378*4882a593Smuzhiyun static const struct pci_device_id nforce2_ids[] = {
379*4882a593Smuzhiyun { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2 },
380*4882a593Smuzhiyun {}
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, nforce2_ids);
383*4882a593Smuzhiyun #endif
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /**
386*4882a593Smuzhiyun * nforce2_detect_chipset - detect the Southbridge which contains FSB PLL logic
387*4882a593Smuzhiyun *
388*4882a593Smuzhiyun * Detects nForce2 A2 and C1 stepping
389*4882a593Smuzhiyun *
390*4882a593Smuzhiyun */
nforce2_detect_chipset(void)391*4882a593Smuzhiyun static int nforce2_detect_chipset(void)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun nforce2_dev = pci_get_subsys(PCI_VENDOR_ID_NVIDIA,
394*4882a593Smuzhiyun PCI_DEVICE_ID_NVIDIA_NFORCE2,
395*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, NULL);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (nforce2_dev == NULL)
398*4882a593Smuzhiyun return -ENODEV;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun pr_info("Detected nForce2 chipset revision %X\n",
401*4882a593Smuzhiyun nforce2_dev->revision);
402*4882a593Smuzhiyun pr_info("FSB changing is maybe unstable and can lead to crashes and data loss\n");
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /**
408*4882a593Smuzhiyun * nforce2_init - initializes the nForce2 CPUFreq driver
409*4882a593Smuzhiyun *
410*4882a593Smuzhiyun * Initializes the nForce2 FSB support. Returns -ENODEV on unsupported
411*4882a593Smuzhiyun * devices, -EINVAL on problems during initialization, and zero on
412*4882a593Smuzhiyun * success.
413*4882a593Smuzhiyun */
nforce2_init(void)414*4882a593Smuzhiyun static int __init nforce2_init(void)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun /* TODO: do we need to detect the processor? */
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* detect chipset */
419*4882a593Smuzhiyun if (nforce2_detect_chipset()) {
420*4882a593Smuzhiyun pr_info("No nForce2 chipset\n");
421*4882a593Smuzhiyun return -ENODEV;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return cpufreq_register_driver(&nforce2_driver);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /**
428*4882a593Smuzhiyun * nforce2_exit - unregisters cpufreq module
429*4882a593Smuzhiyun *
430*4882a593Smuzhiyun * Unregisters nForce2 FSB change support.
431*4882a593Smuzhiyun */
nforce2_exit(void)432*4882a593Smuzhiyun static void __exit nforce2_exit(void)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun cpufreq_unregister_driver(&nforce2_driver);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun module_init(nforce2_init);
438*4882a593Smuzhiyun module_exit(nforce2_exit);
439