1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * CPU frequency scaling for Broadcom SoCs with AVS firmware that
3*4882a593Smuzhiyun * supports DVS or DVFS
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016 Broadcom
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
13*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*4882a593Smuzhiyun * GNU General Public License for more details.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * "AVS" is the name of a firmware developed at Broadcom. It derives
19*4882a593Smuzhiyun * its name from the technique called "Adaptive Voltage Scaling".
20*4882a593Smuzhiyun * Adaptive voltage scaling was the original purpose of this firmware.
21*4882a593Smuzhiyun * The AVS firmware still supports "AVS mode", where all it does is
22*4882a593Smuzhiyun * adaptive voltage scaling. However, on some newer Broadcom SoCs, the
23*4882a593Smuzhiyun * AVS Firmware, despite its unchanged name, also supports DFS mode and
24*4882a593Smuzhiyun * DVFS mode.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * In the context of this document and the related driver, "AVS" by
27*4882a593Smuzhiyun * itself always means the Broadcom firmware and never refers to the
28*4882a593Smuzhiyun * technique called "Adaptive Voltage Scaling".
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * The Broadcom STB AVS CPUfreq driver provides voltage and frequency
31*4882a593Smuzhiyun * scaling on Broadcom SoCs using AVS firmware with support for DFS and
32*4882a593Smuzhiyun * DVFS. The AVS firmware is running on its own co-processor. The
33*4882a593Smuzhiyun * driver supports both uniprocessor (UP) and symmetric multiprocessor
34*4882a593Smuzhiyun * (SMP) systems which share clock and voltage across all CPUs.
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * Actual voltage and frequency scaling is done solely by the AVS
37*4882a593Smuzhiyun * firmware. This driver does not change frequency or voltage itself.
38*4882a593Smuzhiyun * It provides a standard CPUfreq interface to the rest of the kernel
39*4882a593Smuzhiyun * and to userland. It interfaces with the AVS firmware to effect the
40*4882a593Smuzhiyun * requested changes and to report back the current system status in a
41*4882a593Smuzhiyun * way that is expected by existing tools.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include <linux/cpufreq.h>
45*4882a593Smuzhiyun #include <linux/delay.h>
46*4882a593Smuzhiyun #include <linux/interrupt.h>
47*4882a593Smuzhiyun #include <linux/io.h>
48*4882a593Smuzhiyun #include <linux/module.h>
49*4882a593Smuzhiyun #include <linux/of_address.h>
50*4882a593Smuzhiyun #include <linux/platform_device.h>
51*4882a593Smuzhiyun #include <linux/semaphore.h>
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Max number of arguments AVS calls take */
54*4882a593Smuzhiyun #define AVS_MAX_CMD_ARGS 4
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * This macro is used to generate AVS parameter register offsets. For
57*4882a593Smuzhiyun * x >= AVS_MAX_CMD_ARGS, it returns 0 to protect against accidental memory
58*4882a593Smuzhiyun * access outside of the parameter range. (Offset 0 is the first parameter.)
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun #define AVS_PARAM_MULT(x) ((x) < AVS_MAX_CMD_ARGS ? (x) : 0)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* AVS Mailbox Register offsets */
63*4882a593Smuzhiyun #define AVS_MBOX_COMMAND 0x00
64*4882a593Smuzhiyun #define AVS_MBOX_STATUS 0x04
65*4882a593Smuzhiyun #define AVS_MBOX_VOLTAGE0 0x08
66*4882a593Smuzhiyun #define AVS_MBOX_TEMP0 0x0c
67*4882a593Smuzhiyun #define AVS_MBOX_PV0 0x10
68*4882a593Smuzhiyun #define AVS_MBOX_MV0 0x14
69*4882a593Smuzhiyun #define AVS_MBOX_PARAM(x) (0x18 + AVS_PARAM_MULT(x) * sizeof(u32))
70*4882a593Smuzhiyun #define AVS_MBOX_REVISION 0x28
71*4882a593Smuzhiyun #define AVS_MBOX_PSTATE 0x2c
72*4882a593Smuzhiyun #define AVS_MBOX_HEARTBEAT 0x30
73*4882a593Smuzhiyun #define AVS_MBOX_MAGIC 0x34
74*4882a593Smuzhiyun #define AVS_MBOX_SIGMA_HVT 0x38
75*4882a593Smuzhiyun #define AVS_MBOX_SIGMA_SVT 0x3c
76*4882a593Smuzhiyun #define AVS_MBOX_VOLTAGE1 0x40
77*4882a593Smuzhiyun #define AVS_MBOX_TEMP1 0x44
78*4882a593Smuzhiyun #define AVS_MBOX_PV1 0x48
79*4882a593Smuzhiyun #define AVS_MBOX_MV1 0x4c
80*4882a593Smuzhiyun #define AVS_MBOX_FREQUENCY 0x50
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* AVS Commands */
83*4882a593Smuzhiyun #define AVS_CMD_AVAILABLE 0x00
84*4882a593Smuzhiyun #define AVS_CMD_DISABLE 0x10
85*4882a593Smuzhiyun #define AVS_CMD_ENABLE 0x11
86*4882a593Smuzhiyun #define AVS_CMD_S2_ENTER 0x12
87*4882a593Smuzhiyun #define AVS_CMD_S2_EXIT 0x13
88*4882a593Smuzhiyun #define AVS_CMD_BBM_ENTER 0x14
89*4882a593Smuzhiyun #define AVS_CMD_BBM_EXIT 0x15
90*4882a593Smuzhiyun #define AVS_CMD_S3_ENTER 0x16
91*4882a593Smuzhiyun #define AVS_CMD_S3_EXIT 0x17
92*4882a593Smuzhiyun #define AVS_CMD_BALANCE 0x18
93*4882a593Smuzhiyun /* PMAP and P-STATE commands */
94*4882a593Smuzhiyun #define AVS_CMD_GET_PMAP 0x30
95*4882a593Smuzhiyun #define AVS_CMD_SET_PMAP 0x31
96*4882a593Smuzhiyun #define AVS_CMD_GET_PSTATE 0x40
97*4882a593Smuzhiyun #define AVS_CMD_SET_PSTATE 0x41
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Different modes AVS supports (for GET_PMAP/SET_PMAP) */
100*4882a593Smuzhiyun #define AVS_MODE_AVS 0x0
101*4882a593Smuzhiyun #define AVS_MODE_DFS 0x1
102*4882a593Smuzhiyun #define AVS_MODE_DVS 0x2
103*4882a593Smuzhiyun #define AVS_MODE_DVFS 0x3
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * PMAP parameter p1
107*4882a593Smuzhiyun * unused:31-24, mdiv_p0:23-16, unused:15-14, pdiv:13-10 , ndiv_int:9-0
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun #define NDIV_INT_SHIFT 0
110*4882a593Smuzhiyun #define NDIV_INT_MASK 0x3ff
111*4882a593Smuzhiyun #define PDIV_SHIFT 10
112*4882a593Smuzhiyun #define PDIV_MASK 0xf
113*4882a593Smuzhiyun #define MDIV_P0_SHIFT 16
114*4882a593Smuzhiyun #define MDIV_P0_MASK 0xff
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * PMAP parameter p2
117*4882a593Smuzhiyun * mdiv_p4:31-24, mdiv_p3:23-16, mdiv_p2:15:8, mdiv_p1:7:0
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun #define MDIV_P1_SHIFT 0
120*4882a593Smuzhiyun #define MDIV_P1_MASK 0xff
121*4882a593Smuzhiyun #define MDIV_P2_SHIFT 8
122*4882a593Smuzhiyun #define MDIV_P2_MASK 0xff
123*4882a593Smuzhiyun #define MDIV_P3_SHIFT 16
124*4882a593Smuzhiyun #define MDIV_P3_MASK 0xff
125*4882a593Smuzhiyun #define MDIV_P4_SHIFT 24
126*4882a593Smuzhiyun #define MDIV_P4_MASK 0xff
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Different P-STATES AVS supports (for GET_PSTATE/SET_PSTATE) */
129*4882a593Smuzhiyun #define AVS_PSTATE_P0 0x0
130*4882a593Smuzhiyun #define AVS_PSTATE_P1 0x1
131*4882a593Smuzhiyun #define AVS_PSTATE_P2 0x2
132*4882a593Smuzhiyun #define AVS_PSTATE_P3 0x3
133*4882a593Smuzhiyun #define AVS_PSTATE_P4 0x4
134*4882a593Smuzhiyun #define AVS_PSTATE_MAX AVS_PSTATE_P4
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* CPU L2 Interrupt Controller Registers */
137*4882a593Smuzhiyun #define AVS_CPU_L2_SET0 0x04
138*4882a593Smuzhiyun #define AVS_CPU_L2_INT_MASK BIT(31)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* AVS Command Status Values */
141*4882a593Smuzhiyun #define AVS_STATUS_CLEAR 0x00
142*4882a593Smuzhiyun /* Command/notification accepted */
143*4882a593Smuzhiyun #define AVS_STATUS_SUCCESS 0xf0
144*4882a593Smuzhiyun /* Command/notification rejected */
145*4882a593Smuzhiyun #define AVS_STATUS_FAILURE 0xff
146*4882a593Smuzhiyun /* Invalid command/notification (unknown) */
147*4882a593Smuzhiyun #define AVS_STATUS_INVALID 0xf1
148*4882a593Smuzhiyun /* Non-AVS modes are not supported */
149*4882a593Smuzhiyun #define AVS_STATUS_NO_SUPP 0xf2
150*4882a593Smuzhiyun /* Cannot set P-State until P-Map supplied */
151*4882a593Smuzhiyun #define AVS_STATUS_NO_MAP 0xf3
152*4882a593Smuzhiyun /* Cannot change P-Map after initial P-Map set */
153*4882a593Smuzhiyun #define AVS_STATUS_MAP_SET 0xf4
154*4882a593Smuzhiyun /* Max AVS status; higher numbers are used for debugging */
155*4882a593Smuzhiyun #define AVS_STATUS_MAX 0xff
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Other AVS related constants */
158*4882a593Smuzhiyun #define AVS_LOOP_LIMIT 10000
159*4882a593Smuzhiyun #define AVS_TIMEOUT 300 /* in ms; expected completion is < 10ms */
160*4882a593Smuzhiyun #define AVS_FIRMWARE_MAGIC 0xa11600d1
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define BRCM_AVS_CPUFREQ_PREFIX "brcmstb-avs"
163*4882a593Smuzhiyun #define BRCM_AVS_CPUFREQ_NAME BRCM_AVS_CPUFREQ_PREFIX "-cpufreq"
164*4882a593Smuzhiyun #define BRCM_AVS_CPU_DATA "brcm,avs-cpu-data-mem"
165*4882a593Smuzhiyun #define BRCM_AVS_CPU_INTR "brcm,avs-cpu-l2-intr"
166*4882a593Smuzhiyun #define BRCM_AVS_HOST_INTR "sw_intr"
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun struct pmap {
169*4882a593Smuzhiyun unsigned int mode;
170*4882a593Smuzhiyun unsigned int p1;
171*4882a593Smuzhiyun unsigned int p2;
172*4882a593Smuzhiyun unsigned int state;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct private_data {
176*4882a593Smuzhiyun void __iomem *base;
177*4882a593Smuzhiyun void __iomem *avs_intr_base;
178*4882a593Smuzhiyun struct device *dev;
179*4882a593Smuzhiyun struct completion done;
180*4882a593Smuzhiyun struct semaphore sem;
181*4882a593Smuzhiyun struct pmap pmap;
182*4882a593Smuzhiyun int host_irq;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
__map_region(const char * name)185*4882a593Smuzhiyun static void __iomem *__map_region(const char *name)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct device_node *np;
188*4882a593Smuzhiyun void __iomem *ptr;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, name);
191*4882a593Smuzhiyun if (!np)
192*4882a593Smuzhiyun return NULL;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ptr = of_iomap(np, 0);
195*4882a593Smuzhiyun of_node_put(np);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return ptr;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
wait_for_avs_command(struct private_data * priv,unsigned long timeout)200*4882a593Smuzhiyun static unsigned long wait_for_avs_command(struct private_data *priv,
201*4882a593Smuzhiyun unsigned long timeout)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun unsigned long time_left = 0;
204*4882a593Smuzhiyun u32 val;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Event driven, wait for the command interrupt */
207*4882a593Smuzhiyun if (priv->host_irq >= 0)
208*4882a593Smuzhiyun return wait_for_completion_timeout(&priv->done,
209*4882a593Smuzhiyun msecs_to_jiffies(timeout));
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Polling for command completion */
212*4882a593Smuzhiyun do {
213*4882a593Smuzhiyun time_left = timeout;
214*4882a593Smuzhiyun val = readl(priv->base + AVS_MBOX_STATUS);
215*4882a593Smuzhiyun if (val)
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun usleep_range(1000, 2000);
219*4882a593Smuzhiyun } while (--timeout);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return time_left;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
__issue_avs_command(struct private_data * priv,unsigned int cmd,unsigned int num_in,unsigned int num_out,u32 args[])224*4882a593Smuzhiyun static int __issue_avs_command(struct private_data *priv, unsigned int cmd,
225*4882a593Smuzhiyun unsigned int num_in, unsigned int num_out,
226*4882a593Smuzhiyun u32 args[])
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun void __iomem *base = priv->base;
229*4882a593Smuzhiyun unsigned long time_left;
230*4882a593Smuzhiyun unsigned int i;
231*4882a593Smuzhiyun int ret;
232*4882a593Smuzhiyun u32 val;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ret = down_interruptible(&priv->sem);
235*4882a593Smuzhiyun if (ret)
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun * Make sure no other command is currently running: cmd is 0 if AVS
240*4882a593Smuzhiyun * co-processor is idle. Due to the guard above, we should almost never
241*4882a593Smuzhiyun * have to wait here.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun for (i = 0, val = 1; val != 0 && i < AVS_LOOP_LIMIT; i++)
244*4882a593Smuzhiyun val = readl(base + AVS_MBOX_COMMAND);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Give the caller a chance to retry if AVS is busy. */
247*4882a593Smuzhiyun if (i == AVS_LOOP_LIMIT) {
248*4882a593Smuzhiyun ret = -EAGAIN;
249*4882a593Smuzhiyun goto out;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Clear status before we begin. */
253*4882a593Smuzhiyun writel(AVS_STATUS_CLEAR, base + AVS_MBOX_STATUS);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Provide input parameters */
256*4882a593Smuzhiyun for (i = 0; i < num_in; i++)
257*4882a593Smuzhiyun writel(args[i], base + AVS_MBOX_PARAM(i));
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Protect from spurious interrupts. */
260*4882a593Smuzhiyun reinit_completion(&priv->done);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Now issue the command & tell firmware to wake up to process it. */
263*4882a593Smuzhiyun writel(cmd, base + AVS_MBOX_COMMAND);
264*4882a593Smuzhiyun writel(AVS_CPU_L2_INT_MASK, priv->avs_intr_base + AVS_CPU_L2_SET0);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Wait for AVS co-processor to finish processing the command. */
267*4882a593Smuzhiyun time_left = wait_for_avs_command(priv, AVS_TIMEOUT);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun * If the AVS status is not in the expected range, it means AVS didn't
271*4882a593Smuzhiyun * complete our command in time, and we return an error. Also, if there
272*4882a593Smuzhiyun * is no "time left", we timed out waiting for the interrupt.
273*4882a593Smuzhiyun */
274*4882a593Smuzhiyun val = readl(base + AVS_MBOX_STATUS);
275*4882a593Smuzhiyun if (time_left == 0 || val == 0 || val > AVS_STATUS_MAX) {
276*4882a593Smuzhiyun dev_err(priv->dev, "AVS command %#x didn't complete in time\n",
277*4882a593Smuzhiyun cmd);
278*4882a593Smuzhiyun dev_err(priv->dev, " Time left: %u ms, AVS status: %#x\n",
279*4882a593Smuzhiyun jiffies_to_msecs(time_left), val);
280*4882a593Smuzhiyun ret = -ETIMEDOUT;
281*4882a593Smuzhiyun goto out;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* Process returned values */
285*4882a593Smuzhiyun for (i = 0; i < num_out; i++)
286*4882a593Smuzhiyun args[i] = readl(base + AVS_MBOX_PARAM(i));
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Clear status to tell AVS co-processor we are done. */
289*4882a593Smuzhiyun writel(AVS_STATUS_CLEAR, base + AVS_MBOX_STATUS);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* Convert firmware errors to errno's as much as possible. */
292*4882a593Smuzhiyun switch (val) {
293*4882a593Smuzhiyun case AVS_STATUS_INVALID:
294*4882a593Smuzhiyun ret = -EINVAL;
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case AVS_STATUS_NO_SUPP:
297*4882a593Smuzhiyun ret = -ENOTSUPP;
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun case AVS_STATUS_NO_MAP:
300*4882a593Smuzhiyun ret = -ENOENT;
301*4882a593Smuzhiyun break;
302*4882a593Smuzhiyun case AVS_STATUS_MAP_SET:
303*4882a593Smuzhiyun ret = -EEXIST;
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun case AVS_STATUS_FAILURE:
306*4882a593Smuzhiyun ret = -EIO;
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun out:
311*4882a593Smuzhiyun up(&priv->sem);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return ret;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
irq_handler(int irq,void * data)316*4882a593Smuzhiyun static irqreturn_t irq_handler(int irq, void *data)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct private_data *priv = data;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* AVS command completed execution. Wake up __issue_avs_command(). */
321*4882a593Smuzhiyun complete(&priv->done);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return IRQ_HANDLED;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
brcm_avs_mode_to_string(unsigned int mode)326*4882a593Smuzhiyun static char *brcm_avs_mode_to_string(unsigned int mode)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun switch (mode) {
329*4882a593Smuzhiyun case AVS_MODE_AVS:
330*4882a593Smuzhiyun return "AVS";
331*4882a593Smuzhiyun case AVS_MODE_DFS:
332*4882a593Smuzhiyun return "DFS";
333*4882a593Smuzhiyun case AVS_MODE_DVS:
334*4882a593Smuzhiyun return "DVS";
335*4882a593Smuzhiyun case AVS_MODE_DVFS:
336*4882a593Smuzhiyun return "DVFS";
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun return NULL;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
brcm_avs_parse_p1(u32 p1,unsigned int * mdiv_p0,unsigned int * pdiv,unsigned int * ndiv)341*4882a593Smuzhiyun static void brcm_avs_parse_p1(u32 p1, unsigned int *mdiv_p0, unsigned int *pdiv,
342*4882a593Smuzhiyun unsigned int *ndiv)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun *mdiv_p0 = (p1 >> MDIV_P0_SHIFT) & MDIV_P0_MASK;
345*4882a593Smuzhiyun *pdiv = (p1 >> PDIV_SHIFT) & PDIV_MASK;
346*4882a593Smuzhiyun *ndiv = (p1 >> NDIV_INT_SHIFT) & NDIV_INT_MASK;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
brcm_avs_parse_p2(u32 p2,unsigned int * mdiv_p1,unsigned int * mdiv_p2,unsigned int * mdiv_p3,unsigned int * mdiv_p4)349*4882a593Smuzhiyun static void brcm_avs_parse_p2(u32 p2, unsigned int *mdiv_p1,
350*4882a593Smuzhiyun unsigned int *mdiv_p2, unsigned int *mdiv_p3,
351*4882a593Smuzhiyun unsigned int *mdiv_p4)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun *mdiv_p4 = (p2 >> MDIV_P4_SHIFT) & MDIV_P4_MASK;
354*4882a593Smuzhiyun *mdiv_p3 = (p2 >> MDIV_P3_SHIFT) & MDIV_P3_MASK;
355*4882a593Smuzhiyun *mdiv_p2 = (p2 >> MDIV_P2_SHIFT) & MDIV_P2_MASK;
356*4882a593Smuzhiyun *mdiv_p1 = (p2 >> MDIV_P1_SHIFT) & MDIV_P1_MASK;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
brcm_avs_get_pmap(struct private_data * priv,struct pmap * pmap)359*4882a593Smuzhiyun static int brcm_avs_get_pmap(struct private_data *priv, struct pmap *pmap)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun u32 args[AVS_MAX_CMD_ARGS];
362*4882a593Smuzhiyun int ret;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun ret = __issue_avs_command(priv, AVS_CMD_GET_PMAP, 0, 4, args);
365*4882a593Smuzhiyun if (ret || !pmap)
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun pmap->mode = args[0];
369*4882a593Smuzhiyun pmap->p1 = args[1];
370*4882a593Smuzhiyun pmap->p2 = args[2];
371*4882a593Smuzhiyun pmap->state = args[3];
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
brcm_avs_set_pmap(struct private_data * priv,struct pmap * pmap)376*4882a593Smuzhiyun static int brcm_avs_set_pmap(struct private_data *priv, struct pmap *pmap)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun u32 args[AVS_MAX_CMD_ARGS];
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun args[0] = pmap->mode;
381*4882a593Smuzhiyun args[1] = pmap->p1;
382*4882a593Smuzhiyun args[2] = pmap->p2;
383*4882a593Smuzhiyun args[3] = pmap->state;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return __issue_avs_command(priv, AVS_CMD_SET_PMAP, 4, 0, args);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
brcm_avs_get_pstate(struct private_data * priv,unsigned int * pstate)388*4882a593Smuzhiyun static int brcm_avs_get_pstate(struct private_data *priv, unsigned int *pstate)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun u32 args[AVS_MAX_CMD_ARGS];
391*4882a593Smuzhiyun int ret;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun ret = __issue_avs_command(priv, AVS_CMD_GET_PSTATE, 0, 1, args);
394*4882a593Smuzhiyun if (ret)
395*4882a593Smuzhiyun return ret;
396*4882a593Smuzhiyun *pstate = args[0];
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
brcm_avs_set_pstate(struct private_data * priv,unsigned int pstate)401*4882a593Smuzhiyun static int brcm_avs_set_pstate(struct private_data *priv, unsigned int pstate)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun u32 args[AVS_MAX_CMD_ARGS];
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun args[0] = pstate;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun return __issue_avs_command(priv, AVS_CMD_SET_PSTATE, 1, 0, args);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
brcm_avs_get_voltage(void __iomem * base)411*4882a593Smuzhiyun static u32 brcm_avs_get_voltage(void __iomem *base)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun return readl(base + AVS_MBOX_VOLTAGE1);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
brcm_avs_get_frequency(void __iomem * base)416*4882a593Smuzhiyun static u32 brcm_avs_get_frequency(void __iomem *base)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun return readl(base + AVS_MBOX_FREQUENCY) * 1000; /* in kHz */
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun * We determine which frequencies are supported by cycling through all P-states
423*4882a593Smuzhiyun * and reading back what frequency we are running at for each P-state.
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun static struct cpufreq_frequency_table *
brcm_avs_get_freq_table(struct device * dev,struct private_data * priv)426*4882a593Smuzhiyun brcm_avs_get_freq_table(struct device *dev, struct private_data *priv)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct cpufreq_frequency_table *table;
429*4882a593Smuzhiyun unsigned int pstate;
430*4882a593Smuzhiyun int i, ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Remember P-state for later */
433*4882a593Smuzhiyun ret = brcm_avs_get_pstate(priv, &pstate);
434*4882a593Smuzhiyun if (ret)
435*4882a593Smuzhiyun return ERR_PTR(ret);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun table = devm_kcalloc(dev, AVS_PSTATE_MAX + 1, sizeof(*table),
438*4882a593Smuzhiyun GFP_KERNEL);
439*4882a593Smuzhiyun if (!table)
440*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun for (i = AVS_PSTATE_P0; i <= AVS_PSTATE_MAX; i++) {
443*4882a593Smuzhiyun ret = brcm_avs_set_pstate(priv, i);
444*4882a593Smuzhiyun if (ret)
445*4882a593Smuzhiyun return ERR_PTR(ret);
446*4882a593Smuzhiyun table[i].frequency = brcm_avs_get_frequency(priv->base);
447*4882a593Smuzhiyun table[i].driver_data = i;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun table[i].frequency = CPUFREQ_TABLE_END;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* Restore P-state */
452*4882a593Smuzhiyun ret = brcm_avs_set_pstate(priv, pstate);
453*4882a593Smuzhiyun if (ret)
454*4882a593Smuzhiyun return ERR_PTR(ret);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun return table;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun * To ensure the right firmware is running we need to
461*4882a593Smuzhiyun * - check the MAGIC matches what we expect
462*4882a593Smuzhiyun * - brcm_avs_get_pmap() doesn't return -ENOTSUPP or -EINVAL
463*4882a593Smuzhiyun * We need to set up our interrupt handling before calling brcm_avs_get_pmap()!
464*4882a593Smuzhiyun */
brcm_avs_is_firmware_loaded(struct private_data * priv)465*4882a593Smuzhiyun static bool brcm_avs_is_firmware_loaded(struct private_data *priv)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun u32 magic;
468*4882a593Smuzhiyun int rc;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun rc = brcm_avs_get_pmap(priv, NULL);
471*4882a593Smuzhiyun magic = readl(priv->base + AVS_MBOX_MAGIC);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun return (magic == AVS_FIRMWARE_MAGIC) && ((rc != -ENOTSUPP) ||
474*4882a593Smuzhiyun (rc != -EINVAL));
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
brcm_avs_cpufreq_get(unsigned int cpu)477*4882a593Smuzhiyun static unsigned int brcm_avs_cpufreq_get(unsigned int cpu)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct cpufreq_policy *policy = cpufreq_cpu_get(cpu);
480*4882a593Smuzhiyun struct private_data *priv = policy->driver_data;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun cpufreq_cpu_put(policy);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun return brcm_avs_get_frequency(priv->base);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
brcm_avs_target_index(struct cpufreq_policy * policy,unsigned int index)487*4882a593Smuzhiyun static int brcm_avs_target_index(struct cpufreq_policy *policy,
488*4882a593Smuzhiyun unsigned int index)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun return brcm_avs_set_pstate(policy->driver_data,
491*4882a593Smuzhiyun policy->freq_table[index].driver_data);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
brcm_avs_suspend(struct cpufreq_policy * policy)494*4882a593Smuzhiyun static int brcm_avs_suspend(struct cpufreq_policy *policy)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct private_data *priv = policy->driver_data;
497*4882a593Smuzhiyun int ret;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun ret = brcm_avs_get_pmap(priv, &priv->pmap);
500*4882a593Smuzhiyun if (ret)
501*4882a593Smuzhiyun return ret;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun * We can't use the P-state returned by brcm_avs_get_pmap(), since
505*4882a593Smuzhiyun * that's the initial P-state from when the P-map was downloaded to the
506*4882a593Smuzhiyun * AVS co-processor, not necessarily the P-state we are running at now.
507*4882a593Smuzhiyun * So, we get the current P-state explicitly.
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun ret = brcm_avs_get_pstate(priv, &priv->pmap.state);
510*4882a593Smuzhiyun if (ret)
511*4882a593Smuzhiyun return ret;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* This is best effort. Nothing to do if it fails. */
514*4882a593Smuzhiyun (void)__issue_avs_command(priv, AVS_CMD_S2_ENTER, 0, 0, NULL);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
brcm_avs_resume(struct cpufreq_policy * policy)519*4882a593Smuzhiyun static int brcm_avs_resume(struct cpufreq_policy *policy)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun struct private_data *priv = policy->driver_data;
522*4882a593Smuzhiyun int ret;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* This is best effort. Nothing to do if it fails. */
525*4882a593Smuzhiyun (void)__issue_avs_command(priv, AVS_CMD_S2_EXIT, 0, 0, NULL);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ret = brcm_avs_set_pmap(priv, &priv->pmap);
528*4882a593Smuzhiyun if (ret == -EEXIST) {
529*4882a593Smuzhiyun struct platform_device *pdev = cpufreq_get_driver_data();
530*4882a593Smuzhiyun struct device *dev = &pdev->dev;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun dev_warn(dev, "PMAP was already set\n");
533*4882a593Smuzhiyun ret = 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return ret;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun * All initialization code that we only want to execute once goes here. Setup
541*4882a593Smuzhiyun * code that can be re-tried on every core (if it failed before) can go into
542*4882a593Smuzhiyun * brcm_avs_cpufreq_init().
543*4882a593Smuzhiyun */
brcm_avs_prepare_init(struct platform_device * pdev)544*4882a593Smuzhiyun static int brcm_avs_prepare_init(struct platform_device *pdev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct private_data *priv;
547*4882a593Smuzhiyun struct device *dev;
548*4882a593Smuzhiyun int ret;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun dev = &pdev->dev;
551*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
552*4882a593Smuzhiyun if (!priv)
553*4882a593Smuzhiyun return -ENOMEM;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun priv->dev = dev;
556*4882a593Smuzhiyun sema_init(&priv->sem, 1);
557*4882a593Smuzhiyun init_completion(&priv->done);
558*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun priv->base = __map_region(BRCM_AVS_CPU_DATA);
561*4882a593Smuzhiyun if (!priv->base) {
562*4882a593Smuzhiyun dev_err(dev, "Couldn't find property %s in device tree.\n",
563*4882a593Smuzhiyun BRCM_AVS_CPU_DATA);
564*4882a593Smuzhiyun return -ENOENT;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun priv->avs_intr_base = __map_region(BRCM_AVS_CPU_INTR);
568*4882a593Smuzhiyun if (!priv->avs_intr_base) {
569*4882a593Smuzhiyun dev_err(dev, "Couldn't find property %s in device tree.\n",
570*4882a593Smuzhiyun BRCM_AVS_CPU_INTR);
571*4882a593Smuzhiyun ret = -ENOENT;
572*4882a593Smuzhiyun goto unmap_base;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun priv->host_irq = platform_get_irq_byname(pdev, BRCM_AVS_HOST_INTR);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun ret = devm_request_irq(dev, priv->host_irq, irq_handler,
578*4882a593Smuzhiyun IRQF_TRIGGER_RISING,
579*4882a593Smuzhiyun BRCM_AVS_HOST_INTR, priv);
580*4882a593Smuzhiyun if (ret && priv->host_irq >= 0) {
581*4882a593Smuzhiyun dev_err(dev, "IRQ request failed: %s (%d) -- %d\n",
582*4882a593Smuzhiyun BRCM_AVS_HOST_INTR, priv->host_irq, ret);
583*4882a593Smuzhiyun goto unmap_intr_base;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (brcm_avs_is_firmware_loaded(priv))
587*4882a593Smuzhiyun return 0;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun dev_err(dev, "AVS firmware is not loaded or doesn't support DVFS\n");
590*4882a593Smuzhiyun ret = -ENODEV;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun unmap_intr_base:
593*4882a593Smuzhiyun iounmap(priv->avs_intr_base);
594*4882a593Smuzhiyun unmap_base:
595*4882a593Smuzhiyun iounmap(priv->base);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return ret;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
brcm_avs_prepare_uninit(struct platform_device * pdev)600*4882a593Smuzhiyun static void brcm_avs_prepare_uninit(struct platform_device *pdev)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun struct private_data *priv;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun priv = platform_get_drvdata(pdev);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun iounmap(priv->avs_intr_base);
607*4882a593Smuzhiyun iounmap(priv->base);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
brcm_avs_cpufreq_init(struct cpufreq_policy * policy)610*4882a593Smuzhiyun static int brcm_avs_cpufreq_init(struct cpufreq_policy *policy)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct cpufreq_frequency_table *freq_table;
613*4882a593Smuzhiyun struct platform_device *pdev;
614*4882a593Smuzhiyun struct private_data *priv;
615*4882a593Smuzhiyun struct device *dev;
616*4882a593Smuzhiyun int ret;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun pdev = cpufreq_get_driver_data();
619*4882a593Smuzhiyun priv = platform_get_drvdata(pdev);
620*4882a593Smuzhiyun policy->driver_data = priv;
621*4882a593Smuzhiyun dev = &pdev->dev;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun freq_table = brcm_avs_get_freq_table(dev, priv);
624*4882a593Smuzhiyun if (IS_ERR(freq_table)) {
625*4882a593Smuzhiyun ret = PTR_ERR(freq_table);
626*4882a593Smuzhiyun dev_err(dev, "Couldn't determine frequency table (%d).\n", ret);
627*4882a593Smuzhiyun return ret;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun policy->freq_table = freq_table;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* All cores share the same clock and thus the same policy. */
633*4882a593Smuzhiyun cpumask_setall(policy->cpus);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun ret = __issue_avs_command(priv, AVS_CMD_ENABLE, 0, 0, NULL);
636*4882a593Smuzhiyun if (!ret) {
637*4882a593Smuzhiyun unsigned int pstate;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun ret = brcm_avs_get_pstate(priv, &pstate);
640*4882a593Smuzhiyun if (!ret) {
641*4882a593Smuzhiyun policy->cur = freq_table[pstate].frequency;
642*4882a593Smuzhiyun dev_info(dev, "registered\n");
643*4882a593Smuzhiyun return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun dev_err(dev, "couldn't initialize driver (%d)\n", ret);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun return ret;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
show_brcm_avs_pstate(struct cpufreq_policy * policy,char * buf)652*4882a593Smuzhiyun static ssize_t show_brcm_avs_pstate(struct cpufreq_policy *policy, char *buf)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct private_data *priv = policy->driver_data;
655*4882a593Smuzhiyun unsigned int pstate;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (brcm_avs_get_pstate(priv, &pstate))
658*4882a593Smuzhiyun return sprintf(buf, "<unknown>\n");
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return sprintf(buf, "%u\n", pstate);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
show_brcm_avs_mode(struct cpufreq_policy * policy,char * buf)663*4882a593Smuzhiyun static ssize_t show_brcm_avs_mode(struct cpufreq_policy *policy, char *buf)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct private_data *priv = policy->driver_data;
666*4882a593Smuzhiyun struct pmap pmap;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (brcm_avs_get_pmap(priv, &pmap))
669*4882a593Smuzhiyun return sprintf(buf, "<unknown>\n");
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun return sprintf(buf, "%s %u\n", brcm_avs_mode_to_string(pmap.mode),
672*4882a593Smuzhiyun pmap.mode);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
show_brcm_avs_pmap(struct cpufreq_policy * policy,char * buf)675*4882a593Smuzhiyun static ssize_t show_brcm_avs_pmap(struct cpufreq_policy *policy, char *buf)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun unsigned int mdiv_p0, mdiv_p1, mdiv_p2, mdiv_p3, mdiv_p4;
678*4882a593Smuzhiyun struct private_data *priv = policy->driver_data;
679*4882a593Smuzhiyun unsigned int ndiv, pdiv;
680*4882a593Smuzhiyun struct pmap pmap;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (brcm_avs_get_pmap(priv, &pmap))
683*4882a593Smuzhiyun return sprintf(buf, "<unknown>\n");
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun brcm_avs_parse_p1(pmap.p1, &mdiv_p0, &pdiv, &ndiv);
686*4882a593Smuzhiyun brcm_avs_parse_p2(pmap.p2, &mdiv_p1, &mdiv_p2, &mdiv_p3, &mdiv_p4);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return sprintf(buf, "0x%08x 0x%08x %u %u %u %u %u %u %u %u %u\n",
689*4882a593Smuzhiyun pmap.p1, pmap.p2, ndiv, pdiv, mdiv_p0, mdiv_p1, mdiv_p2,
690*4882a593Smuzhiyun mdiv_p3, mdiv_p4, pmap.mode, pmap.state);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
show_brcm_avs_voltage(struct cpufreq_policy * policy,char * buf)693*4882a593Smuzhiyun static ssize_t show_brcm_avs_voltage(struct cpufreq_policy *policy, char *buf)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun struct private_data *priv = policy->driver_data;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun return sprintf(buf, "0x%08x\n", brcm_avs_get_voltage(priv->base));
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
show_brcm_avs_frequency(struct cpufreq_policy * policy,char * buf)700*4882a593Smuzhiyun static ssize_t show_brcm_avs_frequency(struct cpufreq_policy *policy, char *buf)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct private_data *priv = policy->driver_data;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun return sprintf(buf, "0x%08x\n", brcm_avs_get_frequency(priv->base));
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun cpufreq_freq_attr_ro(brcm_avs_pstate);
708*4882a593Smuzhiyun cpufreq_freq_attr_ro(brcm_avs_mode);
709*4882a593Smuzhiyun cpufreq_freq_attr_ro(brcm_avs_pmap);
710*4882a593Smuzhiyun cpufreq_freq_attr_ro(brcm_avs_voltage);
711*4882a593Smuzhiyun cpufreq_freq_attr_ro(brcm_avs_frequency);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun static struct freq_attr *brcm_avs_cpufreq_attr[] = {
714*4882a593Smuzhiyun &cpufreq_freq_attr_scaling_available_freqs,
715*4882a593Smuzhiyun &brcm_avs_pstate,
716*4882a593Smuzhiyun &brcm_avs_mode,
717*4882a593Smuzhiyun &brcm_avs_pmap,
718*4882a593Smuzhiyun &brcm_avs_voltage,
719*4882a593Smuzhiyun &brcm_avs_frequency,
720*4882a593Smuzhiyun NULL
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun static struct cpufreq_driver brcm_avs_driver = {
724*4882a593Smuzhiyun .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK,
725*4882a593Smuzhiyun .verify = cpufreq_generic_frequency_table_verify,
726*4882a593Smuzhiyun .target_index = brcm_avs_target_index,
727*4882a593Smuzhiyun .get = brcm_avs_cpufreq_get,
728*4882a593Smuzhiyun .suspend = brcm_avs_suspend,
729*4882a593Smuzhiyun .resume = brcm_avs_resume,
730*4882a593Smuzhiyun .init = brcm_avs_cpufreq_init,
731*4882a593Smuzhiyun .attr = brcm_avs_cpufreq_attr,
732*4882a593Smuzhiyun .name = BRCM_AVS_CPUFREQ_PREFIX,
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
brcm_avs_cpufreq_probe(struct platform_device * pdev)735*4882a593Smuzhiyun static int brcm_avs_cpufreq_probe(struct platform_device *pdev)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun int ret;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun ret = brcm_avs_prepare_init(pdev);
740*4882a593Smuzhiyun if (ret)
741*4882a593Smuzhiyun return ret;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun brcm_avs_driver.driver_data = pdev;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun ret = cpufreq_register_driver(&brcm_avs_driver);
746*4882a593Smuzhiyun if (ret)
747*4882a593Smuzhiyun brcm_avs_prepare_uninit(pdev);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return ret;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
brcm_avs_cpufreq_remove(struct platform_device * pdev)752*4882a593Smuzhiyun static int brcm_avs_cpufreq_remove(struct platform_device *pdev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun int ret;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun ret = cpufreq_unregister_driver(&brcm_avs_driver);
757*4882a593Smuzhiyun WARN_ON(ret);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun brcm_avs_prepare_uninit(pdev);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun return 0;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun static const struct of_device_id brcm_avs_cpufreq_match[] = {
765*4882a593Smuzhiyun { .compatible = BRCM_AVS_CPU_DATA },
766*4882a593Smuzhiyun { }
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, brcm_avs_cpufreq_match);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static struct platform_driver brcm_avs_cpufreq_platdrv = {
771*4882a593Smuzhiyun .driver = {
772*4882a593Smuzhiyun .name = BRCM_AVS_CPUFREQ_NAME,
773*4882a593Smuzhiyun .of_match_table = brcm_avs_cpufreq_match,
774*4882a593Smuzhiyun },
775*4882a593Smuzhiyun .probe = brcm_avs_cpufreq_probe,
776*4882a593Smuzhiyun .remove = brcm_avs_cpufreq_remove,
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun module_platform_driver(brcm_avs_cpufreq_platdrv);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun MODULE_AUTHOR("Markus Mayer <mmayer@broadcom.com>");
781*4882a593Smuzhiyun MODULE_DESCRIPTION("CPUfreq driver for Broadcom STB AVS");
782*4882a593Smuzhiyun MODULE_LICENSE("GPL");
783