1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun * Copyright (C) 2020 Microchip
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Kamel Bouhara <kamel.bouhara@bootlin.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/counter.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/mutex.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <soc/at91/atmel_tcb.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define ATMEL_TC_CMR_MASK (ATMEL_TC_LDRA_RISING | ATMEL_TC_LDRB_FALLING | \
19*4882a593Smuzhiyun ATMEL_TC_ETRGEDG_RISING | ATMEL_TC_LDBDIS | \
20*4882a593Smuzhiyun ATMEL_TC_LDBSTOP)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define ATMEL_TC_QDEN BIT(8)
23*4882a593Smuzhiyun #define ATMEL_TC_POSEN BIT(9)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct mchp_tc_data {
26*4882a593Smuzhiyun const struct atmel_tcb_config *tc_cfg;
27*4882a593Smuzhiyun struct counter_device counter;
28*4882a593Smuzhiyun struct regmap *regmap;
29*4882a593Smuzhiyun int qdec_mode;
30*4882a593Smuzhiyun int num_channels;
31*4882a593Smuzhiyun int channel[2];
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun enum mchp_tc_count_function {
35*4882a593Smuzhiyun MCHP_TC_FUNCTION_INCREASE,
36*4882a593Smuzhiyun MCHP_TC_FUNCTION_QUADRATURE,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static enum counter_count_function mchp_tc_count_functions[] = {
40*4882a593Smuzhiyun [MCHP_TC_FUNCTION_INCREASE] = COUNTER_COUNT_FUNCTION_INCREASE,
41*4882a593Smuzhiyun [MCHP_TC_FUNCTION_QUADRATURE] = COUNTER_COUNT_FUNCTION_QUADRATURE_X4,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun enum mchp_tc_synapse_action {
45*4882a593Smuzhiyun MCHP_TC_SYNAPSE_ACTION_NONE = 0,
46*4882a593Smuzhiyun MCHP_TC_SYNAPSE_ACTION_RISING_EDGE,
47*4882a593Smuzhiyun MCHP_TC_SYNAPSE_ACTION_FALLING_EDGE,
48*4882a593Smuzhiyun MCHP_TC_SYNAPSE_ACTION_BOTH_EDGE
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static enum counter_synapse_action mchp_tc_synapse_actions[] = {
52*4882a593Smuzhiyun [MCHP_TC_SYNAPSE_ACTION_NONE] = COUNTER_SYNAPSE_ACTION_NONE,
53*4882a593Smuzhiyun [MCHP_TC_SYNAPSE_ACTION_RISING_EDGE] = COUNTER_SYNAPSE_ACTION_RISING_EDGE,
54*4882a593Smuzhiyun [MCHP_TC_SYNAPSE_ACTION_FALLING_EDGE] = COUNTER_SYNAPSE_ACTION_FALLING_EDGE,
55*4882a593Smuzhiyun [MCHP_TC_SYNAPSE_ACTION_BOTH_EDGE] = COUNTER_SYNAPSE_ACTION_BOTH_EDGES,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static struct counter_signal mchp_tc_count_signals[] = {
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun .id = 0,
61*4882a593Smuzhiyun .name = "Channel A",
62*4882a593Smuzhiyun },
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun .id = 1,
65*4882a593Smuzhiyun .name = "Channel B",
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static struct counter_synapse mchp_tc_count_synapses[] = {
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun .actions_list = mchp_tc_synapse_actions,
72*4882a593Smuzhiyun .num_actions = ARRAY_SIZE(mchp_tc_synapse_actions),
73*4882a593Smuzhiyun .signal = &mchp_tc_count_signals[0]
74*4882a593Smuzhiyun },
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun .actions_list = mchp_tc_synapse_actions,
77*4882a593Smuzhiyun .num_actions = ARRAY_SIZE(mchp_tc_synapse_actions),
78*4882a593Smuzhiyun .signal = &mchp_tc_count_signals[1]
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
mchp_tc_count_function_get(struct counter_device * counter,struct counter_count * count,size_t * function)82*4882a593Smuzhiyun static int mchp_tc_count_function_get(struct counter_device *counter,
83*4882a593Smuzhiyun struct counter_count *count,
84*4882a593Smuzhiyun size_t *function)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct mchp_tc_data *const priv = counter->priv;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (priv->qdec_mode)
89*4882a593Smuzhiyun *function = MCHP_TC_FUNCTION_QUADRATURE;
90*4882a593Smuzhiyun else
91*4882a593Smuzhiyun *function = MCHP_TC_FUNCTION_INCREASE;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
mchp_tc_count_function_set(struct counter_device * counter,struct counter_count * count,size_t function)96*4882a593Smuzhiyun static int mchp_tc_count_function_set(struct counter_device *counter,
97*4882a593Smuzhiyun struct counter_count *count,
98*4882a593Smuzhiyun size_t function)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct mchp_tc_data *const priv = counter->priv;
101*4882a593Smuzhiyun u32 bmr, cmr;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun regmap_read(priv->regmap, ATMEL_TC_BMR, &bmr);
104*4882a593Smuzhiyun regmap_read(priv->regmap, ATMEL_TC_REG(priv->channel[0], CMR), &cmr);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Set capture mode */
107*4882a593Smuzhiyun cmr &= ~ATMEL_TC_WAVE;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun switch (function) {
110*4882a593Smuzhiyun case MCHP_TC_FUNCTION_INCREASE:
111*4882a593Smuzhiyun priv->qdec_mode = 0;
112*4882a593Smuzhiyun /* Set highest rate based on whether soc has gclk or not */
113*4882a593Smuzhiyun bmr &= ~(ATMEL_TC_QDEN | ATMEL_TC_POSEN);
114*4882a593Smuzhiyun if (priv->tc_cfg->has_gclk)
115*4882a593Smuzhiyun cmr |= ATMEL_TC_TIMER_CLOCK2;
116*4882a593Smuzhiyun else
117*4882a593Smuzhiyun cmr |= ATMEL_TC_TIMER_CLOCK1;
118*4882a593Smuzhiyun /* Setup the period capture mode */
119*4882a593Smuzhiyun cmr |= ATMEL_TC_CMR_MASK;
120*4882a593Smuzhiyun cmr &= ~(ATMEL_TC_ABETRG | ATMEL_TC_XC0);
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case MCHP_TC_FUNCTION_QUADRATURE:
123*4882a593Smuzhiyun if (!priv->tc_cfg->has_qdec)
124*4882a593Smuzhiyun return -EINVAL;
125*4882a593Smuzhiyun /* In QDEC mode settings both channels 0 and 1 are required */
126*4882a593Smuzhiyun if (priv->num_channels < 2 || priv->channel[0] != 0 ||
127*4882a593Smuzhiyun priv->channel[1] != 1) {
128*4882a593Smuzhiyun pr_err("Invalid channels number or id for quadrature mode\n");
129*4882a593Smuzhiyun return -EINVAL;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun priv->qdec_mode = 1;
132*4882a593Smuzhiyun bmr |= ATMEL_TC_QDEN | ATMEL_TC_POSEN;
133*4882a593Smuzhiyun cmr |= ATMEL_TC_ETRGEDG_RISING | ATMEL_TC_ABETRG | ATMEL_TC_XC0;
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun regmap_write(priv->regmap, ATMEL_TC_BMR, bmr);
138*4882a593Smuzhiyun regmap_write(priv->regmap, ATMEL_TC_REG(priv->channel[0], CMR), cmr);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Enable clock and trigger counter */
141*4882a593Smuzhiyun regmap_write(priv->regmap, ATMEL_TC_REG(priv->channel[0], CCR),
142*4882a593Smuzhiyun ATMEL_TC_CLKEN | ATMEL_TC_SWTRG);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (priv->qdec_mode) {
145*4882a593Smuzhiyun regmap_write(priv->regmap,
146*4882a593Smuzhiyun ATMEL_TC_REG(priv->channel[1], CMR), cmr);
147*4882a593Smuzhiyun regmap_write(priv->regmap,
148*4882a593Smuzhiyun ATMEL_TC_REG(priv->channel[1], CCR),
149*4882a593Smuzhiyun ATMEL_TC_CLKEN | ATMEL_TC_SWTRG);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
mchp_tc_count_signal_read(struct counter_device * counter,struct counter_signal * signal,enum counter_signal_value * val)155*4882a593Smuzhiyun static int mchp_tc_count_signal_read(struct counter_device *counter,
156*4882a593Smuzhiyun struct counter_signal *signal,
157*4882a593Smuzhiyun enum counter_signal_value *val)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct mchp_tc_data *const priv = counter->priv;
160*4882a593Smuzhiyun bool sigstatus;
161*4882a593Smuzhiyun u32 sr;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun regmap_read(priv->regmap, ATMEL_TC_REG(priv->channel[0], SR), &sr);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (signal->id == 1)
166*4882a593Smuzhiyun sigstatus = (sr & ATMEL_TC_MTIOB);
167*4882a593Smuzhiyun else
168*4882a593Smuzhiyun sigstatus = (sr & ATMEL_TC_MTIOA);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun *val = sigstatus ? COUNTER_SIGNAL_HIGH : COUNTER_SIGNAL_LOW;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
mchp_tc_count_action_get(struct counter_device * counter,struct counter_count * count,struct counter_synapse * synapse,size_t * action)175*4882a593Smuzhiyun static int mchp_tc_count_action_get(struct counter_device *counter,
176*4882a593Smuzhiyun struct counter_count *count,
177*4882a593Smuzhiyun struct counter_synapse *synapse,
178*4882a593Smuzhiyun size_t *action)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct mchp_tc_data *const priv = counter->priv;
181*4882a593Smuzhiyun u32 cmr;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (priv->qdec_mode) {
184*4882a593Smuzhiyun *action = COUNTER_SYNAPSE_ACTION_BOTH_EDGES;
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Only TIOA signal is evaluated in non-QDEC mode */
189*4882a593Smuzhiyun if (synapse->signal->id != 0) {
190*4882a593Smuzhiyun *action = COUNTER_SYNAPSE_ACTION_NONE;
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun regmap_read(priv->regmap, ATMEL_TC_REG(priv->channel[0], CMR), &cmr);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun switch (cmr & ATMEL_TC_ETRGEDG) {
197*4882a593Smuzhiyun default:
198*4882a593Smuzhiyun *action = MCHP_TC_SYNAPSE_ACTION_NONE;
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case ATMEL_TC_ETRGEDG_RISING:
201*4882a593Smuzhiyun *action = MCHP_TC_SYNAPSE_ACTION_RISING_EDGE;
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun case ATMEL_TC_ETRGEDG_FALLING:
204*4882a593Smuzhiyun *action = MCHP_TC_SYNAPSE_ACTION_FALLING_EDGE;
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun case ATMEL_TC_ETRGEDG_BOTH:
207*4882a593Smuzhiyun *action = MCHP_TC_SYNAPSE_ACTION_BOTH_EDGE;
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
mchp_tc_count_action_set(struct counter_device * counter,struct counter_count * count,struct counter_synapse * synapse,size_t action)214*4882a593Smuzhiyun static int mchp_tc_count_action_set(struct counter_device *counter,
215*4882a593Smuzhiyun struct counter_count *count,
216*4882a593Smuzhiyun struct counter_synapse *synapse,
217*4882a593Smuzhiyun size_t action)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct mchp_tc_data *const priv = counter->priv;
220*4882a593Smuzhiyun u32 edge = ATMEL_TC_ETRGEDG_NONE;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* QDEC mode is rising edge only; only TIOA handled in non-QDEC mode */
223*4882a593Smuzhiyun if (priv->qdec_mode || synapse->signal->id != 0)
224*4882a593Smuzhiyun return -EINVAL;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun switch (action) {
227*4882a593Smuzhiyun case MCHP_TC_SYNAPSE_ACTION_NONE:
228*4882a593Smuzhiyun edge = ATMEL_TC_ETRGEDG_NONE;
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun case MCHP_TC_SYNAPSE_ACTION_RISING_EDGE:
231*4882a593Smuzhiyun edge = ATMEL_TC_ETRGEDG_RISING;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun case MCHP_TC_SYNAPSE_ACTION_FALLING_EDGE:
234*4882a593Smuzhiyun edge = ATMEL_TC_ETRGEDG_FALLING;
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun case MCHP_TC_SYNAPSE_ACTION_BOTH_EDGE:
237*4882a593Smuzhiyun edge = ATMEL_TC_ETRGEDG_BOTH;
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return regmap_write_bits(priv->regmap,
242*4882a593Smuzhiyun ATMEL_TC_REG(priv->channel[0], CMR),
243*4882a593Smuzhiyun ATMEL_TC_ETRGEDG, edge);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
mchp_tc_count_read(struct counter_device * counter,struct counter_count * count,unsigned long * val)246*4882a593Smuzhiyun static int mchp_tc_count_read(struct counter_device *counter,
247*4882a593Smuzhiyun struct counter_count *count,
248*4882a593Smuzhiyun unsigned long *val)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct mchp_tc_data *const priv = counter->priv;
251*4882a593Smuzhiyun u32 cnt;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun regmap_read(priv->regmap, ATMEL_TC_REG(priv->channel[0], CV), &cnt);
254*4882a593Smuzhiyun *val = cnt;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static struct counter_count mchp_tc_counts[] = {
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun .id = 0,
262*4882a593Smuzhiyun .name = "Timer Counter",
263*4882a593Smuzhiyun .functions_list = mchp_tc_count_functions,
264*4882a593Smuzhiyun .num_functions = ARRAY_SIZE(mchp_tc_count_functions),
265*4882a593Smuzhiyun .synapses = mchp_tc_count_synapses,
266*4882a593Smuzhiyun .num_synapses = ARRAY_SIZE(mchp_tc_count_synapses),
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct counter_ops mchp_tc_ops = {
271*4882a593Smuzhiyun .signal_read = mchp_tc_count_signal_read,
272*4882a593Smuzhiyun .count_read = mchp_tc_count_read,
273*4882a593Smuzhiyun .function_get = mchp_tc_count_function_get,
274*4882a593Smuzhiyun .function_set = mchp_tc_count_function_set,
275*4882a593Smuzhiyun .action_get = mchp_tc_count_action_get,
276*4882a593Smuzhiyun .action_set = mchp_tc_count_action_set
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static const struct atmel_tcb_config tcb_rm9200_config = {
280*4882a593Smuzhiyun .counter_width = 16,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const struct atmel_tcb_config tcb_sam9x5_config = {
284*4882a593Smuzhiyun .counter_width = 32,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static const struct atmel_tcb_config tcb_sama5d2_config = {
288*4882a593Smuzhiyun .counter_width = 32,
289*4882a593Smuzhiyun .has_gclk = true,
290*4882a593Smuzhiyun .has_qdec = true,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const struct atmel_tcb_config tcb_sama5d3_config = {
294*4882a593Smuzhiyun .counter_width = 32,
295*4882a593Smuzhiyun .has_qdec = true,
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct of_device_id atmel_tc_of_match[] = {
299*4882a593Smuzhiyun { .compatible = "atmel,at91rm9200-tcb", .data = &tcb_rm9200_config, },
300*4882a593Smuzhiyun { .compatible = "atmel,at91sam9x5-tcb", .data = &tcb_sam9x5_config, },
301*4882a593Smuzhiyun { .compatible = "atmel,sama5d2-tcb", .data = &tcb_sama5d2_config, },
302*4882a593Smuzhiyun { .compatible = "atmel,sama5d3-tcb", .data = &tcb_sama5d3_config, },
303*4882a593Smuzhiyun { /* sentinel */ }
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
mchp_tc_clk_remove(void * ptr)306*4882a593Smuzhiyun static void mchp_tc_clk_remove(void *ptr)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun clk_disable_unprepare((struct clk *)ptr);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
mchp_tc_probe(struct platform_device * pdev)311*4882a593Smuzhiyun static int mchp_tc_probe(struct platform_device *pdev)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
314*4882a593Smuzhiyun const struct atmel_tcb_config *tcb_config;
315*4882a593Smuzhiyun const struct of_device_id *match;
316*4882a593Smuzhiyun struct mchp_tc_data *priv;
317*4882a593Smuzhiyun char clk_name[7];
318*4882a593Smuzhiyun struct regmap *regmap;
319*4882a593Smuzhiyun struct clk *clk[3];
320*4882a593Smuzhiyun int channel;
321*4882a593Smuzhiyun int ret, i;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
324*4882a593Smuzhiyun if (!priv)
325*4882a593Smuzhiyun return -ENOMEM;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun match = of_match_node(atmel_tc_of_match, np->parent);
330*4882a593Smuzhiyun tcb_config = match->data;
331*4882a593Smuzhiyun if (!tcb_config) {
332*4882a593Smuzhiyun dev_err(&pdev->dev, "No matching parent node found\n");
333*4882a593Smuzhiyun return -ENODEV;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun regmap = syscon_node_to_regmap(np->parent);
337*4882a593Smuzhiyun if (IS_ERR(regmap))
338*4882a593Smuzhiyun return PTR_ERR(regmap);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* max. channels number is 2 when in QDEC mode */
341*4882a593Smuzhiyun priv->num_channels = of_property_count_u32_elems(np, "reg");
342*4882a593Smuzhiyun if (priv->num_channels < 0) {
343*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid or missing channel\n");
344*4882a593Smuzhiyun return -EINVAL;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Register channels and initialize clocks */
348*4882a593Smuzhiyun for (i = 0; i < priv->num_channels; i++) {
349*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "reg", i, &channel);
350*4882a593Smuzhiyun if (ret < 0 || channel > 2)
351*4882a593Smuzhiyun return -ENODEV;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun priv->channel[i] = channel;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun snprintf(clk_name, sizeof(clk_name), "t%d_clk", channel);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun clk[i] = of_clk_get_by_name(np->parent, clk_name);
358*4882a593Smuzhiyun if (IS_ERR(clk[i])) {
359*4882a593Smuzhiyun /* Fallback to t0_clk */
360*4882a593Smuzhiyun clk[i] = of_clk_get_by_name(np->parent, "t0_clk");
361*4882a593Smuzhiyun if (IS_ERR(clk[i]))
362*4882a593Smuzhiyun return PTR_ERR(clk[i]);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun ret = clk_prepare_enable(clk[i]);
366*4882a593Smuzhiyun if (ret)
367*4882a593Smuzhiyun return ret;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = devm_add_action_or_reset(&pdev->dev,
370*4882a593Smuzhiyun mchp_tc_clk_remove,
371*4882a593Smuzhiyun clk[i]);
372*4882a593Smuzhiyun if (ret)
373*4882a593Smuzhiyun return ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun dev_dbg(&pdev->dev,
376*4882a593Smuzhiyun "Initialized capture mode on channel %d\n",
377*4882a593Smuzhiyun channel);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun priv->tc_cfg = tcb_config;
381*4882a593Smuzhiyun priv->regmap = regmap;
382*4882a593Smuzhiyun priv->counter.name = dev_name(&pdev->dev);
383*4882a593Smuzhiyun priv->counter.parent = &pdev->dev;
384*4882a593Smuzhiyun priv->counter.ops = &mchp_tc_ops;
385*4882a593Smuzhiyun priv->counter.num_counts = ARRAY_SIZE(mchp_tc_counts);
386*4882a593Smuzhiyun priv->counter.counts = mchp_tc_counts;
387*4882a593Smuzhiyun priv->counter.num_signals = ARRAY_SIZE(mchp_tc_count_signals);
388*4882a593Smuzhiyun priv->counter.signals = mchp_tc_count_signals;
389*4882a593Smuzhiyun priv->counter.priv = priv;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return devm_counter_register(&pdev->dev, &priv->counter);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const struct of_device_id mchp_tc_dt_ids[] = {
395*4882a593Smuzhiyun { .compatible = "microchip,tcb-capture", },
396*4882a593Smuzhiyun { /* sentinel */ },
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mchp_tc_dt_ids);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun static struct platform_driver mchp_tc_driver = {
401*4882a593Smuzhiyun .probe = mchp_tc_probe,
402*4882a593Smuzhiyun .driver = {
403*4882a593Smuzhiyun .name = "microchip-tcb-capture",
404*4882a593Smuzhiyun .of_match_table = mchp_tc_dt_ids,
405*4882a593Smuzhiyun },
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun module_platform_driver(mchp_tc_driver);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun MODULE_AUTHOR("Kamel Bouhara <kamel.bouhara@bootlin.com>");
410*4882a593Smuzhiyun MODULE_DESCRIPTION("Microchip TCB Capture driver");
411*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
412