1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/clocksource/zevio-timer.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Daniel Tang <tangrs@tangrs.id.au>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/irq.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/clockchips.h>
15*4882a593Smuzhiyun #include <linux/cpumask.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define IO_CURRENT_VAL 0x00
20*4882a593Smuzhiyun #define IO_DIVIDER 0x04
21*4882a593Smuzhiyun #define IO_CONTROL 0x08
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define IO_TIMER1 0x00
24*4882a593Smuzhiyun #define IO_TIMER2 0x0C
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define IO_MATCH_BEGIN 0x18
27*4882a593Smuzhiyun #define IO_MATCH(x) (IO_MATCH_BEGIN + ((x) << 2))
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define IO_INTR_STS 0x00
30*4882a593Smuzhiyun #define IO_INTR_ACK 0x00
31*4882a593Smuzhiyun #define IO_INTR_MSK 0x04
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define CNTL_STOP_TIMER (1 << 4)
34*4882a593Smuzhiyun #define CNTL_RUN_TIMER (0 << 4)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define CNTL_INC (1 << 3)
37*4882a593Smuzhiyun #define CNTL_DEC (0 << 3)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define CNTL_TOZERO 0
40*4882a593Smuzhiyun #define CNTL_MATCH(x) ((x) + 1)
41*4882a593Smuzhiyun #define CNTL_FOREVER 7
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* There are 6 match registers but we only use one. */
44*4882a593Smuzhiyun #define TIMER_MATCH 0
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define TIMER_INTR_MSK (1 << (TIMER_MATCH))
47*4882a593Smuzhiyun #define TIMER_INTR_ALL 0x3F
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct zevio_timer {
50*4882a593Smuzhiyun void __iomem *base;
51*4882a593Smuzhiyun void __iomem *timer1, *timer2;
52*4882a593Smuzhiyun void __iomem *interrupt_regs;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct clk *clk;
55*4882a593Smuzhiyun struct clock_event_device clkevt;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun char clocksource_name[64];
58*4882a593Smuzhiyun char clockevent_name[64];
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
zevio_timer_set_event(unsigned long delta,struct clock_event_device * dev)61*4882a593Smuzhiyun static int zevio_timer_set_event(unsigned long delta,
62*4882a593Smuzhiyun struct clock_event_device *dev)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun struct zevio_timer *timer = container_of(dev, struct zevio_timer,
65*4882a593Smuzhiyun clkevt);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun writel(delta, timer->timer1 + IO_CURRENT_VAL);
68*4882a593Smuzhiyun writel(CNTL_RUN_TIMER | CNTL_DEC | CNTL_MATCH(TIMER_MATCH),
69*4882a593Smuzhiyun timer->timer1 + IO_CONTROL);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
zevio_timer_shutdown(struct clock_event_device * dev)74*4882a593Smuzhiyun static int zevio_timer_shutdown(struct clock_event_device *dev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct zevio_timer *timer = container_of(dev, struct zevio_timer,
77*4882a593Smuzhiyun clkevt);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Disable timer interrupts */
80*4882a593Smuzhiyun writel(0, timer->interrupt_regs + IO_INTR_MSK);
81*4882a593Smuzhiyun writel(TIMER_INTR_ALL, timer->interrupt_regs + IO_INTR_ACK);
82*4882a593Smuzhiyun /* Stop timer */
83*4882a593Smuzhiyun writel(CNTL_STOP_TIMER, timer->timer1 + IO_CONTROL);
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
zevio_timer_set_oneshot(struct clock_event_device * dev)87*4882a593Smuzhiyun static int zevio_timer_set_oneshot(struct clock_event_device *dev)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct zevio_timer *timer = container_of(dev, struct zevio_timer,
90*4882a593Smuzhiyun clkevt);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Enable timer interrupts */
93*4882a593Smuzhiyun writel(TIMER_INTR_MSK, timer->interrupt_regs + IO_INTR_MSK);
94*4882a593Smuzhiyun writel(TIMER_INTR_ALL, timer->interrupt_regs + IO_INTR_ACK);
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
zevio_timer_interrupt(int irq,void * dev_id)98*4882a593Smuzhiyun static irqreturn_t zevio_timer_interrupt(int irq, void *dev_id)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct zevio_timer *timer = dev_id;
101*4882a593Smuzhiyun u32 intr;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun intr = readl(timer->interrupt_regs + IO_INTR_ACK);
104*4882a593Smuzhiyun if (!(intr & TIMER_INTR_MSK))
105*4882a593Smuzhiyun return IRQ_NONE;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun writel(TIMER_INTR_MSK, timer->interrupt_regs + IO_INTR_ACK);
108*4882a593Smuzhiyun writel(CNTL_STOP_TIMER, timer->timer1 + IO_CONTROL);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (timer->clkevt.event_handler)
111*4882a593Smuzhiyun timer->clkevt.event_handler(&timer->clkevt);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return IRQ_HANDLED;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
zevio_timer_add(struct device_node * node)116*4882a593Smuzhiyun static int __init zevio_timer_add(struct device_node *node)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct zevio_timer *timer;
119*4882a593Smuzhiyun struct resource res;
120*4882a593Smuzhiyun int irqnr, ret;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun timer = kzalloc(sizeof(*timer), GFP_KERNEL);
123*4882a593Smuzhiyun if (!timer)
124*4882a593Smuzhiyun return -ENOMEM;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun timer->base = of_iomap(node, 0);
127*4882a593Smuzhiyun if (!timer->base) {
128*4882a593Smuzhiyun ret = -EINVAL;
129*4882a593Smuzhiyun goto error_free;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun timer->timer1 = timer->base + IO_TIMER1;
132*4882a593Smuzhiyun timer->timer2 = timer->base + IO_TIMER2;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun timer->clk = of_clk_get(node, 0);
135*4882a593Smuzhiyun if (IS_ERR(timer->clk)) {
136*4882a593Smuzhiyun ret = PTR_ERR(timer->clk);
137*4882a593Smuzhiyun pr_err("Timer clock not found! (error %d)\n", ret);
138*4882a593Smuzhiyun goto error_unmap;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun timer->interrupt_regs = of_iomap(node, 1);
142*4882a593Smuzhiyun irqnr = irq_of_parse_and_map(node, 0);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun of_address_to_resource(node, 0, &res);
145*4882a593Smuzhiyun scnprintf(timer->clocksource_name, sizeof(timer->clocksource_name),
146*4882a593Smuzhiyun "%llx.%pOFn_clocksource",
147*4882a593Smuzhiyun (unsigned long long)res.start, node);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun scnprintf(timer->clockevent_name, sizeof(timer->clockevent_name),
150*4882a593Smuzhiyun "%llx.%pOFn_clockevent",
151*4882a593Smuzhiyun (unsigned long long)res.start, node);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (timer->interrupt_regs && irqnr) {
154*4882a593Smuzhiyun timer->clkevt.name = timer->clockevent_name;
155*4882a593Smuzhiyun timer->clkevt.set_next_event = zevio_timer_set_event;
156*4882a593Smuzhiyun timer->clkevt.set_state_shutdown = zevio_timer_shutdown;
157*4882a593Smuzhiyun timer->clkevt.set_state_oneshot = zevio_timer_set_oneshot;
158*4882a593Smuzhiyun timer->clkevt.tick_resume = zevio_timer_set_oneshot;
159*4882a593Smuzhiyun timer->clkevt.rating = 200;
160*4882a593Smuzhiyun timer->clkevt.cpumask = cpu_possible_mask;
161*4882a593Smuzhiyun timer->clkevt.features = CLOCK_EVT_FEAT_ONESHOT;
162*4882a593Smuzhiyun timer->clkevt.irq = irqnr;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun writel(CNTL_STOP_TIMER, timer->timer1 + IO_CONTROL);
165*4882a593Smuzhiyun writel(0, timer->timer1 + IO_DIVIDER);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Start with timer interrupts disabled */
168*4882a593Smuzhiyun writel(0, timer->interrupt_regs + IO_INTR_MSK);
169*4882a593Smuzhiyun writel(TIMER_INTR_ALL, timer->interrupt_regs + IO_INTR_ACK);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Interrupt to occur when timer value matches 0 */
172*4882a593Smuzhiyun writel(0, timer->base + IO_MATCH(TIMER_MATCH));
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (request_irq(irqnr, zevio_timer_interrupt,
175*4882a593Smuzhiyun IRQF_TIMER | IRQF_IRQPOLL,
176*4882a593Smuzhiyun timer->clockevent_name, timer)) {
177*4882a593Smuzhiyun pr_err("%s: request_irq() failed\n",
178*4882a593Smuzhiyun timer->clockevent_name);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun clockevents_config_and_register(&timer->clkevt,
182*4882a593Smuzhiyun clk_get_rate(timer->clk), 0x0001, 0xffff);
183*4882a593Smuzhiyun pr_info("Added %s as clockevent\n", timer->clockevent_name);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun writel(CNTL_STOP_TIMER, timer->timer2 + IO_CONTROL);
187*4882a593Smuzhiyun writel(0, timer->timer2 + IO_CURRENT_VAL);
188*4882a593Smuzhiyun writel(0, timer->timer2 + IO_DIVIDER);
189*4882a593Smuzhiyun writel(CNTL_RUN_TIMER | CNTL_FOREVER | CNTL_INC,
190*4882a593Smuzhiyun timer->timer2 + IO_CONTROL);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun clocksource_mmio_init(timer->timer2 + IO_CURRENT_VAL,
193*4882a593Smuzhiyun timer->clocksource_name,
194*4882a593Smuzhiyun clk_get_rate(timer->clk),
195*4882a593Smuzhiyun 200, 16,
196*4882a593Smuzhiyun clocksource_mmio_readw_up);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun pr_info("Added %s as clocksource\n", timer->clocksource_name);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun error_unmap:
202*4882a593Smuzhiyun iounmap(timer->base);
203*4882a593Smuzhiyun error_free:
204*4882a593Smuzhiyun kfree(timer);
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
zevio_timer_init(struct device_node * node)208*4882a593Smuzhiyun static int __init zevio_timer_init(struct device_node *node)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun return zevio_timer_add(node);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun TIMER_OF_DECLARE(zevio_timer, "lsi,zevio-timer", zevio_timer_init);
214