1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017 Spreadtrum Communications Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "timer-of.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define TIMER_NAME "sprd_timer"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define TIMER_LOAD_LO 0x0
14*4882a593Smuzhiyun #define TIMER_LOAD_HI 0x4
15*4882a593Smuzhiyun #define TIMER_VALUE_LO 0x8
16*4882a593Smuzhiyun #define TIMER_VALUE_HI 0xc
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define TIMER_CTL 0x10
19*4882a593Smuzhiyun #define TIMER_CTL_PERIOD_MODE BIT(0)
20*4882a593Smuzhiyun #define TIMER_CTL_ENABLE BIT(1)
21*4882a593Smuzhiyun #define TIMER_CTL_64BIT_WIDTH BIT(16)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define TIMER_INT 0x14
24*4882a593Smuzhiyun #define TIMER_INT_EN BIT(0)
25*4882a593Smuzhiyun #define TIMER_INT_RAW_STS BIT(1)
26*4882a593Smuzhiyun #define TIMER_INT_MASK_STS BIT(2)
27*4882a593Smuzhiyun #define TIMER_INT_CLR BIT(3)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define TIMER_VALUE_SHDW_LO 0x18
30*4882a593Smuzhiyun #define TIMER_VALUE_SHDW_HI 0x1c
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define TIMER_VALUE_LO_MASK GENMASK(31, 0)
33*4882a593Smuzhiyun
sprd_timer_enable(void __iomem * base,u32 flag)34*4882a593Smuzhiyun static void sprd_timer_enable(void __iomem *base, u32 flag)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun u32 val = readl_relaxed(base + TIMER_CTL);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun val |= TIMER_CTL_ENABLE;
39*4882a593Smuzhiyun if (flag & TIMER_CTL_64BIT_WIDTH)
40*4882a593Smuzhiyun val |= TIMER_CTL_64BIT_WIDTH;
41*4882a593Smuzhiyun else
42*4882a593Smuzhiyun val &= ~TIMER_CTL_64BIT_WIDTH;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (flag & TIMER_CTL_PERIOD_MODE)
45*4882a593Smuzhiyun val |= TIMER_CTL_PERIOD_MODE;
46*4882a593Smuzhiyun else
47*4882a593Smuzhiyun val &= ~TIMER_CTL_PERIOD_MODE;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun writel_relaxed(val, base + TIMER_CTL);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
sprd_timer_disable(void __iomem * base)52*4882a593Smuzhiyun static void sprd_timer_disable(void __iomem *base)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun u32 val = readl_relaxed(base + TIMER_CTL);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun val &= ~TIMER_CTL_ENABLE;
57*4882a593Smuzhiyun writel_relaxed(val, base + TIMER_CTL);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
sprd_timer_update_counter(void __iomem * base,unsigned long cycles)60*4882a593Smuzhiyun static void sprd_timer_update_counter(void __iomem *base, unsigned long cycles)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun writel_relaxed(cycles & TIMER_VALUE_LO_MASK, base + TIMER_LOAD_LO);
63*4882a593Smuzhiyun writel_relaxed(0, base + TIMER_LOAD_HI);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
sprd_timer_enable_interrupt(void __iomem * base)66*4882a593Smuzhiyun static void sprd_timer_enable_interrupt(void __iomem *base)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun writel_relaxed(TIMER_INT_EN, base + TIMER_INT);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
sprd_timer_clear_interrupt(void __iomem * base)71*4882a593Smuzhiyun static void sprd_timer_clear_interrupt(void __iomem *base)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun u32 val = readl_relaxed(base + TIMER_INT);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun val |= TIMER_INT_CLR;
76*4882a593Smuzhiyun writel_relaxed(val, base + TIMER_INT);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
sprd_timer_set_next_event(unsigned long cycles,struct clock_event_device * ce)79*4882a593Smuzhiyun static int sprd_timer_set_next_event(unsigned long cycles,
80*4882a593Smuzhiyun struct clock_event_device *ce)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct timer_of *to = to_timer_of(ce);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun sprd_timer_disable(timer_of_base(to));
85*4882a593Smuzhiyun sprd_timer_update_counter(timer_of_base(to), cycles);
86*4882a593Smuzhiyun sprd_timer_enable(timer_of_base(to), 0);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
sprd_timer_set_periodic(struct clock_event_device * ce)91*4882a593Smuzhiyun static int sprd_timer_set_periodic(struct clock_event_device *ce)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct timer_of *to = to_timer_of(ce);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun sprd_timer_disable(timer_of_base(to));
96*4882a593Smuzhiyun sprd_timer_update_counter(timer_of_base(to), timer_of_period(to));
97*4882a593Smuzhiyun sprd_timer_enable(timer_of_base(to), TIMER_CTL_PERIOD_MODE);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
sprd_timer_shutdown(struct clock_event_device * ce)102*4882a593Smuzhiyun static int sprd_timer_shutdown(struct clock_event_device *ce)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct timer_of *to = to_timer_of(ce);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun sprd_timer_disable(timer_of_base(to));
107*4882a593Smuzhiyun return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
sprd_timer_interrupt(int irq,void * dev_id)110*4882a593Smuzhiyun static irqreturn_t sprd_timer_interrupt(int irq, void *dev_id)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct clock_event_device *ce = (struct clock_event_device *)dev_id;
113*4882a593Smuzhiyun struct timer_of *to = to_timer_of(ce);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun sprd_timer_clear_interrupt(timer_of_base(to));
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (clockevent_state_oneshot(ce))
118*4882a593Smuzhiyun sprd_timer_disable(timer_of_base(to));
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun ce->event_handler(ce);
121*4882a593Smuzhiyun return IRQ_HANDLED;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static struct timer_of to = {
125*4882a593Smuzhiyun .flags = TIMER_OF_IRQ | TIMER_OF_BASE | TIMER_OF_CLOCK,
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun .clkevt = {
128*4882a593Smuzhiyun .name = TIMER_NAME,
129*4882a593Smuzhiyun .rating = 300,
130*4882a593Smuzhiyun .features = CLOCK_EVT_FEAT_DYNIRQ | CLOCK_EVT_FEAT_PERIODIC |
131*4882a593Smuzhiyun CLOCK_EVT_FEAT_ONESHOT,
132*4882a593Smuzhiyun .set_state_shutdown = sprd_timer_shutdown,
133*4882a593Smuzhiyun .set_state_periodic = sprd_timer_set_periodic,
134*4882a593Smuzhiyun .set_next_event = sprd_timer_set_next_event,
135*4882a593Smuzhiyun .cpumask = cpu_possible_mask,
136*4882a593Smuzhiyun },
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun .of_irq = {
139*4882a593Smuzhiyun .handler = sprd_timer_interrupt,
140*4882a593Smuzhiyun .flags = IRQF_TIMER | IRQF_IRQPOLL,
141*4882a593Smuzhiyun },
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
sprd_timer_init(struct device_node * np)144*4882a593Smuzhiyun static int __init sprd_timer_init(struct device_node *np)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun ret = timer_of_init(np, &to);
149*4882a593Smuzhiyun if (ret)
150*4882a593Smuzhiyun return ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun sprd_timer_enable_interrupt(timer_of_base(&to));
153*4882a593Smuzhiyun clockevents_config_and_register(&to.clkevt, timer_of_rate(&to),
154*4882a593Smuzhiyun 1, UINT_MAX);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static struct timer_of suspend_to = {
160*4882a593Smuzhiyun .flags = TIMER_OF_BASE | TIMER_OF_CLOCK,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
sprd_suspend_timer_read(struct clocksource * cs)163*4882a593Smuzhiyun static u64 sprd_suspend_timer_read(struct clocksource *cs)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun return ~(u64)readl_relaxed(timer_of_base(&suspend_to) +
166*4882a593Smuzhiyun TIMER_VALUE_SHDW_LO) & cs->mask;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
sprd_suspend_timer_enable(struct clocksource * cs)169*4882a593Smuzhiyun static int sprd_suspend_timer_enable(struct clocksource *cs)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun sprd_timer_update_counter(timer_of_base(&suspend_to),
172*4882a593Smuzhiyun TIMER_VALUE_LO_MASK);
173*4882a593Smuzhiyun sprd_timer_enable(timer_of_base(&suspend_to), TIMER_CTL_PERIOD_MODE);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
sprd_suspend_timer_disable(struct clocksource * cs)178*4882a593Smuzhiyun static void sprd_suspend_timer_disable(struct clocksource *cs)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun sprd_timer_disable(timer_of_base(&suspend_to));
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static struct clocksource suspend_clocksource = {
184*4882a593Smuzhiyun .name = "sprd_suspend_timer",
185*4882a593Smuzhiyun .rating = 200,
186*4882a593Smuzhiyun .read = sprd_suspend_timer_read,
187*4882a593Smuzhiyun .enable = sprd_suspend_timer_enable,
188*4882a593Smuzhiyun .disable = sprd_suspend_timer_disable,
189*4882a593Smuzhiyun .mask = CLOCKSOURCE_MASK(32),
190*4882a593Smuzhiyun .flags = CLOCK_SOURCE_IS_CONTINUOUS | CLOCK_SOURCE_SUSPEND_NONSTOP,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
sprd_suspend_timer_init(struct device_node * np)193*4882a593Smuzhiyun static int __init sprd_suspend_timer_init(struct device_node *np)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun int ret;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun ret = timer_of_init(np, &suspend_to);
198*4882a593Smuzhiyun if (ret)
199*4882a593Smuzhiyun return ret;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun clocksource_register_hz(&suspend_clocksource,
202*4882a593Smuzhiyun timer_of_rate(&suspend_to));
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun TIMER_OF_DECLARE(sc9860_timer, "sprd,sc9860-timer", sprd_timer_init);
208*4882a593Smuzhiyun TIMER_OF_DECLARE(sc9860_persistent_timer, "sprd,sc9860-suspend-timer",
209*4882a593Smuzhiyun sprd_suspend_timer_init);
210