1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/clocksource/timer-sp.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1999 - 2003 ARM Limited
6*4882a593Smuzhiyun * Copyright (C) 2000 Deep Blue Solutions Ltd
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clocksource.h>
10*4882a593Smuzhiyun #include <linux/clockchips.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_clk.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/sched_clock.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "timer-sp.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Hisilicon 64-bit timer(a variant of ARM SP804) */
24*4882a593Smuzhiyun #define HISI_TIMER_1_BASE 0x00
25*4882a593Smuzhiyun #define HISI_TIMER_2_BASE 0x40
26*4882a593Smuzhiyun #define HISI_TIMER_LOAD 0x00
27*4882a593Smuzhiyun #define HISI_TIMER_LOAD_H 0x04
28*4882a593Smuzhiyun #define HISI_TIMER_VALUE 0x08
29*4882a593Smuzhiyun #define HISI_TIMER_VALUE_H 0x0c
30*4882a593Smuzhiyun #define HISI_TIMER_CTRL 0x10
31*4882a593Smuzhiyun #define HISI_TIMER_INTCLR 0x14
32*4882a593Smuzhiyun #define HISI_TIMER_RIS 0x18
33*4882a593Smuzhiyun #define HISI_TIMER_MIS 0x1c
34*4882a593Smuzhiyun #define HISI_TIMER_BGLOAD 0x20
35*4882a593Smuzhiyun #define HISI_TIMER_BGLOAD_H 0x24
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct sp804_timer __initdata arm_sp804_timer = {
39*4882a593Smuzhiyun .load = TIMER_LOAD,
40*4882a593Smuzhiyun .value = TIMER_VALUE,
41*4882a593Smuzhiyun .ctrl = TIMER_CTRL,
42*4882a593Smuzhiyun .intclr = TIMER_INTCLR,
43*4882a593Smuzhiyun .timer_base = {TIMER_1_BASE, TIMER_2_BASE},
44*4882a593Smuzhiyun .width = 32,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct sp804_timer __initdata hisi_sp804_timer = {
48*4882a593Smuzhiyun .load = HISI_TIMER_LOAD,
49*4882a593Smuzhiyun .load_h = HISI_TIMER_LOAD_H,
50*4882a593Smuzhiyun .value = HISI_TIMER_VALUE,
51*4882a593Smuzhiyun .value_h = HISI_TIMER_VALUE_H,
52*4882a593Smuzhiyun .ctrl = HISI_TIMER_CTRL,
53*4882a593Smuzhiyun .intclr = HISI_TIMER_INTCLR,
54*4882a593Smuzhiyun .timer_base = {HISI_TIMER_1_BASE, HISI_TIMER_2_BASE},
55*4882a593Smuzhiyun .width = 64,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static struct sp804_clkevt sp804_clkevt[NR_TIMERS];
59*4882a593Smuzhiyun
sp804_get_clock_rate(struct clk * clk,const char * name)60*4882a593Smuzhiyun static long __init sp804_get_clock_rate(struct clk *clk, const char *name)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun long rate;
63*4882a593Smuzhiyun int err;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (!clk)
66*4882a593Smuzhiyun clk = clk_get_sys("sp804", name);
67*4882a593Smuzhiyun if (IS_ERR(clk)) {
68*4882a593Smuzhiyun pr_err("sp804: %s clock not found: %ld\n", name, PTR_ERR(clk));
69*4882a593Smuzhiyun return PTR_ERR(clk);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun err = clk_prepare(clk);
73*4882a593Smuzhiyun if (err) {
74*4882a593Smuzhiyun pr_err("sp804: clock failed to prepare: %d\n", err);
75*4882a593Smuzhiyun clk_put(clk);
76*4882a593Smuzhiyun return err;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun err = clk_enable(clk);
80*4882a593Smuzhiyun if (err) {
81*4882a593Smuzhiyun pr_err("sp804: clock failed to enable: %d\n", err);
82*4882a593Smuzhiyun clk_unprepare(clk);
83*4882a593Smuzhiyun clk_put(clk);
84*4882a593Smuzhiyun return err;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun rate = clk_get_rate(clk);
88*4882a593Smuzhiyun if (rate < 0) {
89*4882a593Smuzhiyun pr_err("sp804: clock failed to get rate: %ld\n", rate);
90*4882a593Smuzhiyun clk_disable(clk);
91*4882a593Smuzhiyun clk_unprepare(clk);
92*4882a593Smuzhiyun clk_put(clk);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return rate;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
sp804_clkevt_get(void __iomem * base)98*4882a593Smuzhiyun static struct sp804_clkevt * __init sp804_clkevt_get(void __iomem *base)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun int i;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun for (i = 0; i < NR_TIMERS; i++) {
103*4882a593Smuzhiyun if (sp804_clkevt[i].base == base)
104*4882a593Smuzhiyun return &sp804_clkevt[i];
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* It's impossible to reach here */
108*4882a593Smuzhiyun WARN_ON(1);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return NULL;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static struct sp804_clkevt *sched_clkevt;
114*4882a593Smuzhiyun
sp804_read(void)115*4882a593Smuzhiyun static u64 notrace sp804_read(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun return ~readl_relaxed(sched_clkevt->value);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
sp804_clocksource_and_sched_clock_init(void __iomem * base,const char * name,struct clk * clk,int use_sched_clock)120*4882a593Smuzhiyun int __init sp804_clocksource_and_sched_clock_init(void __iomem *base,
121*4882a593Smuzhiyun const char *name,
122*4882a593Smuzhiyun struct clk *clk,
123*4882a593Smuzhiyun int use_sched_clock)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun long rate;
126*4882a593Smuzhiyun struct sp804_clkevt *clkevt;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun rate = sp804_get_clock_rate(clk, name);
129*4882a593Smuzhiyun if (rate < 0)
130*4882a593Smuzhiyun return -EINVAL;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun clkevt = sp804_clkevt_get(base);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun writel(0, clkevt->ctrl);
135*4882a593Smuzhiyun writel(0xffffffff, clkevt->load);
136*4882a593Smuzhiyun writel(0xffffffff, clkevt->value);
137*4882a593Smuzhiyun if (clkevt->width == 64) {
138*4882a593Smuzhiyun writel(0xffffffff, clkevt->load_h);
139*4882a593Smuzhiyun writel(0xffffffff, clkevt->value_h);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
142*4882a593Smuzhiyun clkevt->ctrl);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun clocksource_mmio_init(clkevt->value, name,
145*4882a593Smuzhiyun rate, 200, 32, clocksource_mmio_readl_down);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (use_sched_clock) {
148*4882a593Smuzhiyun sched_clkevt = clkevt;
149*4882a593Smuzhiyun sched_clock_register(sp804_read, 32, rate);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static struct sp804_clkevt *common_clkevt;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * IRQ handler for the timer
160*4882a593Smuzhiyun */
sp804_timer_interrupt(int irq,void * dev_id)161*4882a593Smuzhiyun static irqreturn_t sp804_timer_interrupt(int irq, void *dev_id)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct clock_event_device *evt = dev_id;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* clear the interrupt */
166*4882a593Smuzhiyun writel(1, common_clkevt->intclr);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun evt->event_handler(evt);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return IRQ_HANDLED;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
timer_shutdown(struct clock_event_device * evt)173*4882a593Smuzhiyun static inline void timer_shutdown(struct clock_event_device *evt)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun writel(0, common_clkevt->ctrl);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
sp804_shutdown(struct clock_event_device * evt)178*4882a593Smuzhiyun static int sp804_shutdown(struct clock_event_device *evt)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun timer_shutdown(evt);
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
sp804_set_periodic(struct clock_event_device * evt)184*4882a593Smuzhiyun static int sp804_set_periodic(struct clock_event_device *evt)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE |
187*4882a593Smuzhiyun TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun timer_shutdown(evt);
190*4882a593Smuzhiyun writel(common_clkevt->reload, common_clkevt->load);
191*4882a593Smuzhiyun writel(ctrl, common_clkevt->ctrl);
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
sp804_set_next_event(unsigned long next,struct clock_event_device * evt)195*4882a593Smuzhiyun static int sp804_set_next_event(unsigned long next,
196*4882a593Smuzhiyun struct clock_event_device *evt)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE |
199*4882a593Smuzhiyun TIMER_CTRL_ONESHOT | TIMER_CTRL_ENABLE;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun writel(next, common_clkevt->load);
202*4882a593Smuzhiyun writel(ctrl, common_clkevt->ctrl);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static struct clock_event_device sp804_clockevent = {
208*4882a593Smuzhiyun .features = CLOCK_EVT_FEAT_PERIODIC |
209*4882a593Smuzhiyun CLOCK_EVT_FEAT_ONESHOT |
210*4882a593Smuzhiyun CLOCK_EVT_FEAT_DYNIRQ,
211*4882a593Smuzhiyun .set_state_shutdown = sp804_shutdown,
212*4882a593Smuzhiyun .set_state_periodic = sp804_set_periodic,
213*4882a593Smuzhiyun .set_state_oneshot = sp804_shutdown,
214*4882a593Smuzhiyun .tick_resume = sp804_shutdown,
215*4882a593Smuzhiyun .set_next_event = sp804_set_next_event,
216*4882a593Smuzhiyun .rating = 300,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
sp804_clockevents_init(void __iomem * base,unsigned int irq,struct clk * clk,const char * name)219*4882a593Smuzhiyun int __init sp804_clockevents_init(void __iomem *base, unsigned int irq,
220*4882a593Smuzhiyun struct clk *clk, const char *name)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct clock_event_device *evt = &sp804_clockevent;
223*4882a593Smuzhiyun long rate;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun rate = sp804_get_clock_rate(clk, name);
226*4882a593Smuzhiyun if (rate < 0)
227*4882a593Smuzhiyun return -EINVAL;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun common_clkevt = sp804_clkevt_get(base);
230*4882a593Smuzhiyun common_clkevt->reload = DIV_ROUND_CLOSEST(rate, HZ);
231*4882a593Smuzhiyun evt->name = name;
232*4882a593Smuzhiyun evt->irq = irq;
233*4882a593Smuzhiyun evt->cpumask = cpu_possible_mask;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun writel(0, common_clkevt->ctrl);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (request_irq(irq, sp804_timer_interrupt, IRQF_TIMER | IRQF_IRQPOLL,
238*4882a593Smuzhiyun "timer", &sp804_clockevent))
239*4882a593Smuzhiyun pr_err("%s: request_irq() failed\n", "timer");
240*4882a593Smuzhiyun clockevents_config_and_register(evt, rate, 0xf, 0xffffffff);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
sp804_clkevt_init(struct sp804_timer * timer,void __iomem * base)245*4882a593Smuzhiyun static void __init sp804_clkevt_init(struct sp804_timer *timer, void __iomem *base)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun int i;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun for (i = 0; i < NR_TIMERS; i++) {
250*4882a593Smuzhiyun void __iomem *timer_base;
251*4882a593Smuzhiyun struct sp804_clkevt *clkevt;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun timer_base = base + timer->timer_base[i];
254*4882a593Smuzhiyun clkevt = &sp804_clkevt[i];
255*4882a593Smuzhiyun clkevt->base = timer_base;
256*4882a593Smuzhiyun clkevt->load = timer_base + timer->load;
257*4882a593Smuzhiyun clkevt->load_h = timer_base + timer->load_h;
258*4882a593Smuzhiyun clkevt->value = timer_base + timer->value;
259*4882a593Smuzhiyun clkevt->value_h = timer_base + timer->value_h;
260*4882a593Smuzhiyun clkevt->ctrl = timer_base + timer->ctrl;
261*4882a593Smuzhiyun clkevt->intclr = timer_base + timer->intclr;
262*4882a593Smuzhiyun clkevt->width = timer->width;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
sp804_of_init(struct device_node * np,struct sp804_timer * timer)266*4882a593Smuzhiyun static int __init sp804_of_init(struct device_node *np, struct sp804_timer *timer)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun static bool initialized = false;
269*4882a593Smuzhiyun void __iomem *base;
270*4882a593Smuzhiyun void __iomem *timer1_base;
271*4882a593Smuzhiyun void __iomem *timer2_base;
272*4882a593Smuzhiyun int irq, ret = -EINVAL;
273*4882a593Smuzhiyun u32 irq_num = 0;
274*4882a593Smuzhiyun struct clk *clk1, *clk2;
275*4882a593Smuzhiyun const char *name = of_get_property(np, "compatible", NULL);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (initialized) {
278*4882a593Smuzhiyun pr_debug("%pOF: skipping further SP804 timer device\n", np);
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun base = of_iomap(np, 0);
283*4882a593Smuzhiyun if (!base)
284*4882a593Smuzhiyun return -ENXIO;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun timer1_base = base + timer->timer_base[0];
287*4882a593Smuzhiyun timer2_base = base + timer->timer_base[1];
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Ensure timers are disabled */
290*4882a593Smuzhiyun writel(0, timer1_base + timer->ctrl);
291*4882a593Smuzhiyun writel(0, timer2_base + timer->ctrl);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun clk1 = of_clk_get(np, 0);
294*4882a593Smuzhiyun if (IS_ERR(clk1))
295*4882a593Smuzhiyun clk1 = NULL;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Get the 2nd clock if the timer has 3 timer clocks */
298*4882a593Smuzhiyun if (of_clk_get_parent_count(np) == 3) {
299*4882a593Smuzhiyun clk2 = of_clk_get(np, 1);
300*4882a593Smuzhiyun if (IS_ERR(clk2)) {
301*4882a593Smuzhiyun pr_err("sp804: %pOFn clock not found: %d\n", np,
302*4882a593Smuzhiyun (int)PTR_ERR(clk2));
303*4882a593Smuzhiyun clk2 = NULL;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun } else
306*4882a593Smuzhiyun clk2 = clk1;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun irq = irq_of_parse_and_map(np, 0);
309*4882a593Smuzhiyun if (irq <= 0)
310*4882a593Smuzhiyun goto err;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun sp804_clkevt_init(timer, base);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun of_property_read_u32(np, "arm,sp804-has-irq", &irq_num);
315*4882a593Smuzhiyun if (irq_num == 2) {
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ret = sp804_clockevents_init(timer2_base, irq, clk2, name);
318*4882a593Smuzhiyun if (ret)
319*4882a593Smuzhiyun goto err;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun ret = sp804_clocksource_and_sched_clock_init(timer1_base,
322*4882a593Smuzhiyun name, clk1, 1);
323*4882a593Smuzhiyun if (ret)
324*4882a593Smuzhiyun goto err;
325*4882a593Smuzhiyun } else {
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun ret = sp804_clockevents_init(timer1_base, irq, clk1, name);
328*4882a593Smuzhiyun if (ret)
329*4882a593Smuzhiyun goto err;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun ret = sp804_clocksource_and_sched_clock_init(timer2_base,
332*4882a593Smuzhiyun name, clk2, 1);
333*4882a593Smuzhiyun if (ret)
334*4882a593Smuzhiyun goto err;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun initialized = true;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun err:
340*4882a593Smuzhiyun iounmap(base);
341*4882a593Smuzhiyun return ret;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
arm_sp804_of_init(struct device_node * np)344*4882a593Smuzhiyun static int __init arm_sp804_of_init(struct device_node *np)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun return sp804_of_init(np, &arm_sp804_timer);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun TIMER_OF_DECLARE(sp804, "arm,sp804", arm_sp804_of_init);
349*4882a593Smuzhiyun
hisi_sp804_of_init(struct device_node * np)350*4882a593Smuzhiyun static int __init hisi_sp804_of_init(struct device_node *np)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return sp804_of_init(np, &hisi_sp804_timer);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun TIMER_OF_DECLARE(hisi_sp804, "hisilicon,sp804", hisi_sp804_of_init);
355*4882a593Smuzhiyun
integrator_cp_of_init(struct device_node * np)356*4882a593Smuzhiyun static int __init integrator_cp_of_init(struct device_node *np)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun static int init_count = 0;
359*4882a593Smuzhiyun void __iomem *base;
360*4882a593Smuzhiyun int irq, ret = -EINVAL;
361*4882a593Smuzhiyun const char *name = of_get_property(np, "compatible", NULL);
362*4882a593Smuzhiyun struct clk *clk;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun base = of_iomap(np, 0);
365*4882a593Smuzhiyun if (!base) {
366*4882a593Smuzhiyun pr_err("Failed to iomap\n");
367*4882a593Smuzhiyun return -ENXIO;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun clk = of_clk_get(np, 0);
371*4882a593Smuzhiyun if (IS_ERR(clk)) {
372*4882a593Smuzhiyun pr_err("Failed to get clock\n");
373*4882a593Smuzhiyun return PTR_ERR(clk);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Ensure timer is disabled */
377*4882a593Smuzhiyun writel(0, base + arm_sp804_timer.ctrl);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (init_count == 2 || !of_device_is_available(np))
380*4882a593Smuzhiyun goto err;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun sp804_clkevt_init(&arm_sp804_timer, base);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (!init_count) {
385*4882a593Smuzhiyun ret = sp804_clocksource_and_sched_clock_init(base,
386*4882a593Smuzhiyun name, clk, 0);
387*4882a593Smuzhiyun if (ret)
388*4882a593Smuzhiyun goto err;
389*4882a593Smuzhiyun } else {
390*4882a593Smuzhiyun irq = irq_of_parse_and_map(np, 0);
391*4882a593Smuzhiyun if (irq <= 0)
392*4882a593Smuzhiyun goto err;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ret = sp804_clockevents_init(base, irq, clk, name);
395*4882a593Smuzhiyun if (ret)
396*4882a593Smuzhiyun goto err;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun init_count++;
400*4882a593Smuzhiyun return 0;
401*4882a593Smuzhiyun err:
402*4882a593Smuzhiyun iounmap(base);
403*4882a593Smuzhiyun return ret;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun TIMER_OF_DECLARE(intcp, "arm,integrator-cp-timer", integrator_cp_of_init);
406