xref: /OK3568_Linux_fs/kernel/drivers/clocksource/timer-oxnas-rps.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/clocksource/timer-oxnas-rps.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 Oxford Semiconductor Ltd
6*4882a593Smuzhiyun  * Copyright (C) 2013 Ma Haijun <mahaijuns@gmail.com>
7*4882a593Smuzhiyun  * Copyright (C) 2016 Neil Armstrong <narmstrong@baylibre.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define pr_fmt(fmt)	KBUILD_MODNAME ": " fmt
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun #include <linux/clockchips.h>
21*4882a593Smuzhiyun #include <linux/sched_clock.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* TIMER1 used as tick
24*4882a593Smuzhiyun  * TIMER2 used as clocksource
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Registers definitions */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define TIMER_LOAD_REG		0x0
30*4882a593Smuzhiyun #define TIMER_CURR_REG		0x4
31*4882a593Smuzhiyun #define TIMER_CTRL_REG		0x8
32*4882a593Smuzhiyun #define TIMER_CLRINT_REG	0xC
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define TIMER_BITS		24
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define TIMER_MAX_VAL		(BIT(TIMER_BITS) - 1)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define TIMER_PERIODIC		BIT(6)
39*4882a593Smuzhiyun #define TIMER_ENABLE		BIT(7)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define TIMER_DIV1		(0)
42*4882a593Smuzhiyun #define TIMER_DIV16		(1 << 2)
43*4882a593Smuzhiyun #define TIMER_DIV256		(2 << 2)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define TIMER1_REG_OFFSET	0
46*4882a593Smuzhiyun #define TIMER2_REG_OFFSET	0x20
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Clockevent & Clocksource data */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct oxnas_rps_timer {
51*4882a593Smuzhiyun 	struct clock_event_device clkevent;
52*4882a593Smuzhiyun 	void __iomem *clksrc_base;
53*4882a593Smuzhiyun 	void __iomem *clkevt_base;
54*4882a593Smuzhiyun 	unsigned long timer_period;
55*4882a593Smuzhiyun 	unsigned int timer_prescaler;
56*4882a593Smuzhiyun 	struct clk *clk;
57*4882a593Smuzhiyun 	int irq;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
oxnas_rps_timer_irq(int irq,void * dev_id)60*4882a593Smuzhiyun static irqreturn_t oxnas_rps_timer_irq(int irq, void *dev_id)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct oxnas_rps_timer *rps = dev_id;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	writel_relaxed(0, rps->clkevt_base + TIMER_CLRINT_REG);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	rps->clkevent.event_handler(&rps->clkevent);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return IRQ_HANDLED;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
oxnas_rps_timer_config(struct oxnas_rps_timer * rps,unsigned long period,unsigned int periodic)71*4882a593Smuzhiyun static void oxnas_rps_timer_config(struct oxnas_rps_timer *rps,
72*4882a593Smuzhiyun 				   unsigned long period,
73*4882a593Smuzhiyun 				   unsigned int periodic)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	uint32_t cfg = rps->timer_prescaler;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	if (period)
78*4882a593Smuzhiyun 		cfg |= TIMER_ENABLE;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (periodic)
81*4882a593Smuzhiyun 		cfg |= TIMER_PERIODIC;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	writel_relaxed(period, rps->clkevt_base + TIMER_LOAD_REG);
84*4882a593Smuzhiyun 	writel_relaxed(cfg, rps->clkevt_base + TIMER_CTRL_REG);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
oxnas_rps_timer_shutdown(struct clock_event_device * evt)87*4882a593Smuzhiyun static int oxnas_rps_timer_shutdown(struct clock_event_device *evt)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct oxnas_rps_timer *rps =
90*4882a593Smuzhiyun 		container_of(evt, struct oxnas_rps_timer, clkevent);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	oxnas_rps_timer_config(rps, 0, 0);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
oxnas_rps_timer_set_periodic(struct clock_event_device * evt)97*4882a593Smuzhiyun static int oxnas_rps_timer_set_periodic(struct clock_event_device *evt)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	struct oxnas_rps_timer *rps =
100*4882a593Smuzhiyun 		container_of(evt, struct oxnas_rps_timer, clkevent);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	oxnas_rps_timer_config(rps, rps->timer_period, 1);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
oxnas_rps_timer_set_oneshot(struct clock_event_device * evt)107*4882a593Smuzhiyun static int oxnas_rps_timer_set_oneshot(struct clock_event_device *evt)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct oxnas_rps_timer *rps =
110*4882a593Smuzhiyun 		container_of(evt, struct oxnas_rps_timer, clkevent);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	oxnas_rps_timer_config(rps, rps->timer_period, 0);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
oxnas_rps_timer_next_event(unsigned long delta,struct clock_event_device * evt)117*4882a593Smuzhiyun static int oxnas_rps_timer_next_event(unsigned long delta,
118*4882a593Smuzhiyun 				struct clock_event_device *evt)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct oxnas_rps_timer *rps =
121*4882a593Smuzhiyun 		container_of(evt, struct oxnas_rps_timer, clkevent);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	oxnas_rps_timer_config(rps, delta, 0);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
oxnas_rps_clockevent_init(struct oxnas_rps_timer * rps)128*4882a593Smuzhiyun static int __init oxnas_rps_clockevent_init(struct oxnas_rps_timer *rps)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	ulong clk_rate = clk_get_rate(rps->clk);
131*4882a593Smuzhiyun 	ulong timer_rate;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Start with prescaler 1 */
134*4882a593Smuzhiyun 	rps->timer_prescaler = TIMER_DIV1;
135*4882a593Smuzhiyun 	rps->timer_period = DIV_ROUND_UP(clk_rate, HZ);
136*4882a593Smuzhiyun 	timer_rate = clk_rate;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (rps->timer_period > TIMER_MAX_VAL) {
139*4882a593Smuzhiyun 		rps->timer_prescaler = TIMER_DIV16;
140*4882a593Smuzhiyun 		timer_rate = clk_rate / 16;
141*4882a593Smuzhiyun 		rps->timer_period = DIV_ROUND_UP(timer_rate, HZ);
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 	if (rps->timer_period > TIMER_MAX_VAL) {
144*4882a593Smuzhiyun 		rps->timer_prescaler = TIMER_DIV256;
145*4882a593Smuzhiyun 		timer_rate = clk_rate / 256;
146*4882a593Smuzhiyun 		rps->timer_period = DIV_ROUND_UP(timer_rate, HZ);
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	rps->clkevent.name = "oxnas-rps";
150*4882a593Smuzhiyun 	rps->clkevent.features = CLOCK_EVT_FEAT_PERIODIC |
151*4882a593Smuzhiyun 				 CLOCK_EVT_FEAT_ONESHOT |
152*4882a593Smuzhiyun 				 CLOCK_EVT_FEAT_DYNIRQ;
153*4882a593Smuzhiyun 	rps->clkevent.tick_resume = oxnas_rps_timer_shutdown;
154*4882a593Smuzhiyun 	rps->clkevent.set_state_shutdown = oxnas_rps_timer_shutdown;
155*4882a593Smuzhiyun 	rps->clkevent.set_state_periodic = oxnas_rps_timer_set_periodic;
156*4882a593Smuzhiyun 	rps->clkevent.set_state_oneshot = oxnas_rps_timer_set_oneshot;
157*4882a593Smuzhiyun 	rps->clkevent.set_next_event = oxnas_rps_timer_next_event;
158*4882a593Smuzhiyun 	rps->clkevent.rating = 200;
159*4882a593Smuzhiyun 	rps->clkevent.cpumask = cpu_possible_mask;
160*4882a593Smuzhiyun 	rps->clkevent.irq = rps->irq;
161*4882a593Smuzhiyun 	clockevents_config_and_register(&rps->clkevent,
162*4882a593Smuzhiyun 					timer_rate,
163*4882a593Smuzhiyun 					1,
164*4882a593Smuzhiyun 					TIMER_MAX_VAL);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	pr_info("Registered clock event rate %luHz prescaler %x period %lu\n",
167*4882a593Smuzhiyun 			clk_rate,
168*4882a593Smuzhiyun 			rps->timer_prescaler,
169*4882a593Smuzhiyun 			rps->timer_period);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* Clocksource */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static void __iomem *timer_sched_base;
177*4882a593Smuzhiyun 
oxnas_rps_read_sched_clock(void)178*4882a593Smuzhiyun static u64 notrace oxnas_rps_read_sched_clock(void)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	return ~readl_relaxed(timer_sched_base);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
oxnas_rps_clocksource_init(struct oxnas_rps_timer * rps)183*4882a593Smuzhiyun static int __init oxnas_rps_clocksource_init(struct oxnas_rps_timer *rps)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	ulong clk_rate = clk_get_rate(rps->clk);
186*4882a593Smuzhiyun 	int ret;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* use prescale 16 */
189*4882a593Smuzhiyun 	clk_rate = clk_rate / 16;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	writel_relaxed(TIMER_MAX_VAL, rps->clksrc_base + TIMER_LOAD_REG);
192*4882a593Smuzhiyun 	writel_relaxed(TIMER_PERIODIC | TIMER_ENABLE | TIMER_DIV16,
193*4882a593Smuzhiyun 			rps->clksrc_base + TIMER_CTRL_REG);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	timer_sched_base = rps->clksrc_base + TIMER_CURR_REG;
196*4882a593Smuzhiyun 	sched_clock_register(oxnas_rps_read_sched_clock,
197*4882a593Smuzhiyun 			     TIMER_BITS, clk_rate);
198*4882a593Smuzhiyun 	ret = clocksource_mmio_init(timer_sched_base,
199*4882a593Smuzhiyun 				    "oxnas_rps_clocksource_timer",
200*4882a593Smuzhiyun 				    clk_rate, 250, TIMER_BITS,
201*4882a593Smuzhiyun 				    clocksource_mmio_readl_down);
202*4882a593Smuzhiyun 	if (WARN_ON(ret)) {
203*4882a593Smuzhiyun 		pr_err("can't register clocksource\n");
204*4882a593Smuzhiyun 		return ret;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	pr_info("Registered clocksource rate %luHz\n", clk_rate);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
oxnas_rps_timer_init(struct device_node * np)212*4882a593Smuzhiyun static int __init oxnas_rps_timer_init(struct device_node *np)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct oxnas_rps_timer *rps;
215*4882a593Smuzhiyun 	void __iomem *base;
216*4882a593Smuzhiyun 	int ret;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	rps = kzalloc(sizeof(*rps), GFP_KERNEL);
219*4882a593Smuzhiyun 	if (!rps)
220*4882a593Smuzhiyun 		return -ENOMEM;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	rps->clk = of_clk_get(np, 0);
223*4882a593Smuzhiyun 	if (IS_ERR(rps->clk)) {
224*4882a593Smuzhiyun 		ret = PTR_ERR(rps->clk);
225*4882a593Smuzhiyun 		goto err_alloc;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ret = clk_prepare_enable(rps->clk);
229*4882a593Smuzhiyun 	if (ret)
230*4882a593Smuzhiyun 		goto err_clk;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	base = of_iomap(np, 0);
233*4882a593Smuzhiyun 	if (!base) {
234*4882a593Smuzhiyun 		ret = -ENXIO;
235*4882a593Smuzhiyun 		goto err_clk_prepare;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	rps->irq = irq_of_parse_and_map(np, 0);
239*4882a593Smuzhiyun 	if (!rps->irq) {
240*4882a593Smuzhiyun 		ret = -EINVAL;
241*4882a593Smuzhiyun 		goto err_iomap;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	rps->clkevt_base = base + TIMER1_REG_OFFSET;
245*4882a593Smuzhiyun 	rps->clksrc_base = base + TIMER2_REG_OFFSET;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* Disable timers */
248*4882a593Smuzhiyun 	writel_relaxed(0, rps->clkevt_base + TIMER_CTRL_REG);
249*4882a593Smuzhiyun 	writel_relaxed(0, rps->clksrc_base + TIMER_CTRL_REG);
250*4882a593Smuzhiyun 	writel_relaxed(0, rps->clkevt_base + TIMER_LOAD_REG);
251*4882a593Smuzhiyun 	writel_relaxed(0, rps->clksrc_base + TIMER_LOAD_REG);
252*4882a593Smuzhiyun 	writel_relaxed(0, rps->clkevt_base + TIMER_CLRINT_REG);
253*4882a593Smuzhiyun 	writel_relaxed(0, rps->clksrc_base + TIMER_CLRINT_REG);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	ret = request_irq(rps->irq, oxnas_rps_timer_irq,
256*4882a593Smuzhiyun 			  IRQF_TIMER | IRQF_IRQPOLL,
257*4882a593Smuzhiyun 			  "rps-timer", rps);
258*4882a593Smuzhiyun 	if (ret)
259*4882a593Smuzhiyun 		goto err_iomap;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	ret = oxnas_rps_clocksource_init(rps);
262*4882a593Smuzhiyun 	if (ret)
263*4882a593Smuzhiyun 		goto err_irqreq;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ret = oxnas_rps_clockevent_init(rps);
266*4882a593Smuzhiyun 	if (ret)
267*4882a593Smuzhiyun 		goto err_irqreq;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	return 0;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun err_irqreq:
272*4882a593Smuzhiyun 	free_irq(rps->irq, rps);
273*4882a593Smuzhiyun err_iomap:
274*4882a593Smuzhiyun 	iounmap(base);
275*4882a593Smuzhiyun err_clk_prepare:
276*4882a593Smuzhiyun 	clk_disable_unprepare(rps->clk);
277*4882a593Smuzhiyun err_clk:
278*4882a593Smuzhiyun 	clk_put(rps->clk);
279*4882a593Smuzhiyun err_alloc:
280*4882a593Smuzhiyun 	kfree(rps);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return ret;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun TIMER_OF_DECLARE(ox810se_rps,
286*4882a593Smuzhiyun 		       "oxsemi,ox810se-rps-timer", oxnas_rps_timer_init);
287*4882a593Smuzhiyun TIMER_OF_DECLARE(ox820_rps,
288*4882a593Smuzhiyun 		       "oxsemi,ox820-rps-timer", oxnas_rps_timer_init);
289