1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2017-2019 NXP
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/interrupt.h>
6*4882a593Smuzhiyun #include <linux/clockchips.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include "timer-of.h"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define CMP_OFFSET 0x10000
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define CNTCV_LO 0x8
13*4882a593Smuzhiyun #define CNTCV_HI 0xc
14*4882a593Smuzhiyun #define CMPCV_LO (CMP_OFFSET + 0x20)
15*4882a593Smuzhiyun #define CMPCV_HI (CMP_OFFSET + 0x24)
16*4882a593Smuzhiyun #define CMPCR (CMP_OFFSET + 0x2c)
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define SYS_CTR_EN 0x1
19*4882a593Smuzhiyun #define SYS_CTR_IRQ_MASK 0x2
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define SYS_CTR_CLK_DIV 0x3
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static void __iomem *sys_ctr_base;
24*4882a593Smuzhiyun static u32 cmpcr;
25*4882a593Smuzhiyun
sysctr_timer_enable(bool enable)26*4882a593Smuzhiyun static void sysctr_timer_enable(bool enable)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun writel(enable ? cmpcr | SYS_CTR_EN : cmpcr, sys_ctr_base + CMPCR);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
sysctr_irq_acknowledge(void)31*4882a593Smuzhiyun static void sysctr_irq_acknowledge(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * clear the enable bit(EN =0) will clear
35*4882a593Smuzhiyun * the status bit(ISTAT = 0), then the interrupt
36*4882a593Smuzhiyun * signal will be negated(acknowledged).
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun sysctr_timer_enable(false);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
sysctr_read_counter(void)41*4882a593Smuzhiyun static inline u64 sysctr_read_counter(void)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun u32 cnt_hi, tmp_hi, cnt_lo;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun do {
46*4882a593Smuzhiyun cnt_hi = readl_relaxed(sys_ctr_base + CNTCV_HI);
47*4882a593Smuzhiyun cnt_lo = readl_relaxed(sys_ctr_base + CNTCV_LO);
48*4882a593Smuzhiyun tmp_hi = readl_relaxed(sys_ctr_base + CNTCV_HI);
49*4882a593Smuzhiyun } while (tmp_hi != cnt_hi);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun return ((u64) cnt_hi << 32) | cnt_lo;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
sysctr_set_next_event(unsigned long delta,struct clock_event_device * evt)54*4882a593Smuzhiyun static int sysctr_set_next_event(unsigned long delta,
55*4882a593Smuzhiyun struct clock_event_device *evt)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun u32 cmp_hi, cmp_lo;
58*4882a593Smuzhiyun u64 next;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun sysctr_timer_enable(false);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun next = sysctr_read_counter();
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun next += delta;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun cmp_hi = (next >> 32) & 0x00fffff;
67*4882a593Smuzhiyun cmp_lo = next & 0xffffffff;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun writel_relaxed(cmp_hi, sys_ctr_base + CMPCV_HI);
70*4882a593Smuzhiyun writel_relaxed(cmp_lo, sys_ctr_base + CMPCV_LO);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun sysctr_timer_enable(true);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
sysctr_set_state_oneshot(struct clock_event_device * evt)77*4882a593Smuzhiyun static int sysctr_set_state_oneshot(struct clock_event_device *evt)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
sysctr_set_state_shutdown(struct clock_event_device * evt)82*4882a593Smuzhiyun static int sysctr_set_state_shutdown(struct clock_event_device *evt)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun sysctr_timer_enable(false);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
sysctr_timer_interrupt(int irq,void * dev_id)89*4882a593Smuzhiyun static irqreturn_t sysctr_timer_interrupt(int irq, void *dev_id)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct clock_event_device *evt = dev_id;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun sysctr_irq_acknowledge();
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun evt->event_handler(evt);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return IRQ_HANDLED;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static struct timer_of to_sysctr = {
101*4882a593Smuzhiyun .flags = TIMER_OF_IRQ | TIMER_OF_CLOCK | TIMER_OF_BASE,
102*4882a593Smuzhiyun .clkevt = {
103*4882a593Smuzhiyun .name = "i.MX system counter timer",
104*4882a593Smuzhiyun .features = CLOCK_EVT_FEAT_ONESHOT |
105*4882a593Smuzhiyun CLOCK_EVT_FEAT_DYNIRQ,
106*4882a593Smuzhiyun .set_state_oneshot = sysctr_set_state_oneshot,
107*4882a593Smuzhiyun .set_next_event = sysctr_set_next_event,
108*4882a593Smuzhiyun .set_state_shutdown = sysctr_set_state_shutdown,
109*4882a593Smuzhiyun .rating = 200,
110*4882a593Smuzhiyun },
111*4882a593Smuzhiyun .of_irq = {
112*4882a593Smuzhiyun .handler = sysctr_timer_interrupt,
113*4882a593Smuzhiyun .flags = IRQF_TIMER | IRQF_IRQPOLL,
114*4882a593Smuzhiyun },
115*4882a593Smuzhiyun .of_clk = {
116*4882a593Smuzhiyun .name = "per",
117*4882a593Smuzhiyun },
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
sysctr_clockevent_init(void)120*4882a593Smuzhiyun static void __init sysctr_clockevent_init(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun to_sysctr.clkevt.cpumask = cpumask_of(0);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun clockevents_config_and_register(&to_sysctr.clkevt,
125*4882a593Smuzhiyun timer_of_rate(&to_sysctr),
126*4882a593Smuzhiyun 0xff, 0x7fffffff);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
sysctr_timer_init(struct device_node * np)129*4882a593Smuzhiyun static int __init sysctr_timer_init(struct device_node *np)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun int ret = 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun ret = timer_of_init(np, &to_sysctr);
134*4882a593Smuzhiyun if (ret)
135*4882a593Smuzhiyun return ret;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* system counter clock is divided by 3 internally */
138*4882a593Smuzhiyun to_sysctr.of_clk.rate /= SYS_CTR_CLK_DIV;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun sys_ctr_base = timer_of_base(&to_sysctr);
141*4882a593Smuzhiyun cmpcr = readl(sys_ctr_base + CMPCR);
142*4882a593Smuzhiyun cmpcr &= ~SYS_CTR_EN;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun sysctr_clockevent_init();
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun TIMER_OF_DECLARE(sysctr_timer, "nxp,sysctr-timer", sysctr_timer_init);
149