1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2000-2001 Deep Blue Solutions
4*4882a593Smuzhiyun // Copyright (C) 2002 Shane Nay (shane@minirl.com)
5*4882a593Smuzhiyun // Copyright (C) 2006-2007 Pavel Pisa (ppisa@pikron.com)
6*4882a593Smuzhiyun // Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/irq.h>
10*4882a593Smuzhiyun #include <linux/clockchips.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/sched_clock.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <soc/imx/timer.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * There are 4 versions of the timer hardware on Freescale MXC hardware.
23*4882a593Smuzhiyun * - MX1/MXL
24*4882a593Smuzhiyun * - MX21, MX27.
25*4882a593Smuzhiyun * - MX25, MX31, MX35, MX37, MX51, MX6Q(rev1.0)
26*4882a593Smuzhiyun * - MX6DL, MX6SX, MX6Q(rev1.1+)
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* defines common for all i.MX */
30*4882a593Smuzhiyun #define MXC_TCTL 0x00
31*4882a593Smuzhiyun #define MXC_TCTL_TEN (1 << 0) /* Enable module */
32*4882a593Smuzhiyun #define MXC_TPRER 0x04
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* MX1, MX21, MX27 */
35*4882a593Smuzhiyun #define MX1_2_TCTL_CLK_PCLK1 (1 << 1)
36*4882a593Smuzhiyun #define MX1_2_TCTL_IRQEN (1 << 4)
37*4882a593Smuzhiyun #define MX1_2_TCTL_FRR (1 << 8)
38*4882a593Smuzhiyun #define MX1_2_TCMP 0x08
39*4882a593Smuzhiyun #define MX1_2_TCN 0x10
40*4882a593Smuzhiyun #define MX1_2_TSTAT 0x14
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* MX21, MX27 */
43*4882a593Smuzhiyun #define MX2_TSTAT_CAPT (1 << 1)
44*4882a593Smuzhiyun #define MX2_TSTAT_COMP (1 << 0)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* MX31, MX35, MX25, MX5, MX6 */
47*4882a593Smuzhiyun #define V2_TCTL_WAITEN (1 << 3) /* Wait enable mode */
48*4882a593Smuzhiyun #define V2_TCTL_CLK_IPG (1 << 6)
49*4882a593Smuzhiyun #define V2_TCTL_CLK_PER (2 << 6)
50*4882a593Smuzhiyun #define V2_TCTL_CLK_OSC_DIV8 (5 << 6)
51*4882a593Smuzhiyun #define V2_TCTL_FRR (1 << 9)
52*4882a593Smuzhiyun #define V2_TCTL_24MEN (1 << 10)
53*4882a593Smuzhiyun #define V2_TPRER_PRE24M 12
54*4882a593Smuzhiyun #define V2_IR 0x0c
55*4882a593Smuzhiyun #define V2_TSTAT 0x08
56*4882a593Smuzhiyun #define V2_TSTAT_OF1 (1 << 0)
57*4882a593Smuzhiyun #define V2_TCN 0x24
58*4882a593Smuzhiyun #define V2_TCMP 0x10
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define V2_TIMER_RATE_OSC_DIV8 3000000
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct imx_timer {
63*4882a593Smuzhiyun enum imx_gpt_type type;
64*4882a593Smuzhiyun void __iomem *base;
65*4882a593Smuzhiyun int irq;
66*4882a593Smuzhiyun struct clk *clk_per;
67*4882a593Smuzhiyun struct clk *clk_ipg;
68*4882a593Smuzhiyun const struct imx_gpt_data *gpt;
69*4882a593Smuzhiyun struct clock_event_device ced;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct imx_gpt_data {
73*4882a593Smuzhiyun int reg_tstat;
74*4882a593Smuzhiyun int reg_tcn;
75*4882a593Smuzhiyun int reg_tcmp;
76*4882a593Smuzhiyun void (*gpt_setup_tctl)(struct imx_timer *imxtm);
77*4882a593Smuzhiyun void (*gpt_irq_enable)(struct imx_timer *imxtm);
78*4882a593Smuzhiyun void (*gpt_irq_disable)(struct imx_timer *imxtm);
79*4882a593Smuzhiyun void (*gpt_irq_acknowledge)(struct imx_timer *imxtm);
80*4882a593Smuzhiyun int (*set_next_event)(unsigned long evt,
81*4882a593Smuzhiyun struct clock_event_device *ced);
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
to_imx_timer(struct clock_event_device * ced)84*4882a593Smuzhiyun static inline struct imx_timer *to_imx_timer(struct clock_event_device *ced)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun return container_of(ced, struct imx_timer, ced);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
imx1_gpt_irq_disable(struct imx_timer * imxtm)89*4882a593Smuzhiyun static void imx1_gpt_irq_disable(struct imx_timer *imxtm)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun unsigned int tmp;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun tmp = readl_relaxed(imxtm->base + MXC_TCTL);
94*4882a593Smuzhiyun writel_relaxed(tmp & ~MX1_2_TCTL_IRQEN, imxtm->base + MXC_TCTL);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun #define imx21_gpt_irq_disable imx1_gpt_irq_disable
97*4882a593Smuzhiyun
imx31_gpt_irq_disable(struct imx_timer * imxtm)98*4882a593Smuzhiyun static void imx31_gpt_irq_disable(struct imx_timer *imxtm)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun writel_relaxed(0, imxtm->base + V2_IR);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun #define imx6dl_gpt_irq_disable imx31_gpt_irq_disable
103*4882a593Smuzhiyun
imx1_gpt_irq_enable(struct imx_timer * imxtm)104*4882a593Smuzhiyun static void imx1_gpt_irq_enable(struct imx_timer *imxtm)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun unsigned int tmp;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun tmp = readl_relaxed(imxtm->base + MXC_TCTL);
109*4882a593Smuzhiyun writel_relaxed(tmp | MX1_2_TCTL_IRQEN, imxtm->base + MXC_TCTL);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun #define imx21_gpt_irq_enable imx1_gpt_irq_enable
112*4882a593Smuzhiyun
imx31_gpt_irq_enable(struct imx_timer * imxtm)113*4882a593Smuzhiyun static void imx31_gpt_irq_enable(struct imx_timer *imxtm)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun writel_relaxed(1<<0, imxtm->base + V2_IR);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun #define imx6dl_gpt_irq_enable imx31_gpt_irq_enable
118*4882a593Smuzhiyun
imx1_gpt_irq_acknowledge(struct imx_timer * imxtm)119*4882a593Smuzhiyun static void imx1_gpt_irq_acknowledge(struct imx_timer *imxtm)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun writel_relaxed(0, imxtm->base + MX1_2_TSTAT);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
imx21_gpt_irq_acknowledge(struct imx_timer * imxtm)124*4882a593Smuzhiyun static void imx21_gpt_irq_acknowledge(struct imx_timer *imxtm)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun writel_relaxed(MX2_TSTAT_CAPT | MX2_TSTAT_COMP,
127*4882a593Smuzhiyun imxtm->base + MX1_2_TSTAT);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
imx31_gpt_irq_acknowledge(struct imx_timer * imxtm)130*4882a593Smuzhiyun static void imx31_gpt_irq_acknowledge(struct imx_timer *imxtm)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun writel_relaxed(V2_TSTAT_OF1, imxtm->base + V2_TSTAT);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun #define imx6dl_gpt_irq_acknowledge imx31_gpt_irq_acknowledge
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static void __iomem *sched_clock_reg;
137*4882a593Smuzhiyun
mxc_read_sched_clock(void)138*4882a593Smuzhiyun static u64 notrace mxc_read_sched_clock(void)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun return sched_clock_reg ? readl_relaxed(sched_clock_reg) : 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #if defined(CONFIG_ARM)
144*4882a593Smuzhiyun static struct delay_timer imx_delay_timer;
145*4882a593Smuzhiyun
imx_read_current_timer(void)146*4882a593Smuzhiyun static unsigned long imx_read_current_timer(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun return readl_relaxed(sched_clock_reg);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun
mxc_clocksource_init(struct imx_timer * imxtm)152*4882a593Smuzhiyun static int __init mxc_clocksource_init(struct imx_timer *imxtm)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun unsigned int c = clk_get_rate(imxtm->clk_per);
155*4882a593Smuzhiyun void __iomem *reg = imxtm->base + imxtm->gpt->reg_tcn;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #if defined(CONFIG_ARM)
158*4882a593Smuzhiyun imx_delay_timer.read_current_timer = &imx_read_current_timer;
159*4882a593Smuzhiyun imx_delay_timer.freq = c;
160*4882a593Smuzhiyun register_current_timer_delay(&imx_delay_timer);
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun sched_clock_reg = reg;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun sched_clock_register(mxc_read_sched_clock, 32, c);
166*4882a593Smuzhiyun return clocksource_mmio_init(reg, "mxc_timer1", c, 200, 32,
167*4882a593Smuzhiyun clocksource_mmio_readl_up);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* clock event */
171*4882a593Smuzhiyun
mx1_2_set_next_event(unsigned long evt,struct clock_event_device * ced)172*4882a593Smuzhiyun static int mx1_2_set_next_event(unsigned long evt,
173*4882a593Smuzhiyun struct clock_event_device *ced)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct imx_timer *imxtm = to_imx_timer(ced);
176*4882a593Smuzhiyun unsigned long tcmp;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun tcmp = readl_relaxed(imxtm->base + MX1_2_TCN) + evt;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun writel_relaxed(tcmp, imxtm->base + MX1_2_TCMP);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return (int)(tcmp - readl_relaxed(imxtm->base + MX1_2_TCN)) < 0 ?
183*4882a593Smuzhiyun -ETIME : 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
v2_set_next_event(unsigned long evt,struct clock_event_device * ced)186*4882a593Smuzhiyun static int v2_set_next_event(unsigned long evt,
187*4882a593Smuzhiyun struct clock_event_device *ced)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct imx_timer *imxtm = to_imx_timer(ced);
190*4882a593Smuzhiyun unsigned long tcmp;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun tcmp = readl_relaxed(imxtm->base + V2_TCN) + evt;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun writel_relaxed(tcmp, imxtm->base + V2_TCMP);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return evt < 0x7fffffff &&
197*4882a593Smuzhiyun (int)(tcmp - readl_relaxed(imxtm->base + V2_TCN)) < 0 ?
198*4882a593Smuzhiyun -ETIME : 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
mxc_shutdown(struct clock_event_device * ced)201*4882a593Smuzhiyun static int mxc_shutdown(struct clock_event_device *ced)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct imx_timer *imxtm = to_imx_timer(ced);
204*4882a593Smuzhiyun u32 tcn;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Disable interrupt in GPT module */
207*4882a593Smuzhiyun imxtm->gpt->gpt_irq_disable(imxtm);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun tcn = readl_relaxed(imxtm->base + imxtm->gpt->reg_tcn);
210*4882a593Smuzhiyun /* Set event time into far-far future */
211*4882a593Smuzhiyun writel_relaxed(tcn - 3, imxtm->base + imxtm->gpt->reg_tcmp);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Clear pending interrupt */
214*4882a593Smuzhiyun imxtm->gpt->gpt_irq_acknowledge(imxtm);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #ifdef DEBUG
217*4882a593Smuzhiyun printk(KERN_INFO "%s: changing mode\n", __func__);
218*4882a593Smuzhiyun #endif /* DEBUG */
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
mxc_set_oneshot(struct clock_event_device * ced)223*4882a593Smuzhiyun static int mxc_set_oneshot(struct clock_event_device *ced)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct imx_timer *imxtm = to_imx_timer(ced);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Disable interrupt in GPT module */
228*4882a593Smuzhiyun imxtm->gpt->gpt_irq_disable(imxtm);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (!clockevent_state_oneshot(ced)) {
231*4882a593Smuzhiyun u32 tcn = readl_relaxed(imxtm->base + imxtm->gpt->reg_tcn);
232*4882a593Smuzhiyun /* Set event time into far-far future */
233*4882a593Smuzhiyun writel_relaxed(tcn - 3, imxtm->base + imxtm->gpt->reg_tcmp);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Clear pending interrupt */
236*4882a593Smuzhiyun imxtm->gpt->gpt_irq_acknowledge(imxtm);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #ifdef DEBUG
240*4882a593Smuzhiyun printk(KERN_INFO "%s: changing mode\n", __func__);
241*4882a593Smuzhiyun #endif /* DEBUG */
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun * Do not put overhead of interrupt enable/disable into
245*4882a593Smuzhiyun * mxc_set_next_event(), the core has about 4 minutes
246*4882a593Smuzhiyun * to call mxc_set_next_event() or shutdown clock after
247*4882a593Smuzhiyun * mode switching
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun imxtm->gpt->gpt_irq_enable(imxtm);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * IRQ handler for the timer
256*4882a593Smuzhiyun */
mxc_timer_interrupt(int irq,void * dev_id)257*4882a593Smuzhiyun static irqreturn_t mxc_timer_interrupt(int irq, void *dev_id)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct clock_event_device *ced = dev_id;
260*4882a593Smuzhiyun struct imx_timer *imxtm = to_imx_timer(ced);
261*4882a593Smuzhiyun uint32_t tstat;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun tstat = readl_relaxed(imxtm->base + imxtm->gpt->reg_tstat);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun imxtm->gpt->gpt_irq_acknowledge(imxtm);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun ced->event_handler(ced);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return IRQ_HANDLED;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
mxc_clockevent_init(struct imx_timer * imxtm)272*4882a593Smuzhiyun static int __init mxc_clockevent_init(struct imx_timer *imxtm)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct clock_event_device *ced = &imxtm->ced;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ced->name = "mxc_timer1";
277*4882a593Smuzhiyun ced->features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_DYNIRQ;
278*4882a593Smuzhiyun ced->set_state_shutdown = mxc_shutdown;
279*4882a593Smuzhiyun ced->set_state_oneshot = mxc_set_oneshot;
280*4882a593Smuzhiyun ced->tick_resume = mxc_shutdown;
281*4882a593Smuzhiyun ced->set_next_event = imxtm->gpt->set_next_event;
282*4882a593Smuzhiyun ced->rating = 200;
283*4882a593Smuzhiyun ced->cpumask = cpumask_of(0);
284*4882a593Smuzhiyun ced->irq = imxtm->irq;
285*4882a593Smuzhiyun clockevents_config_and_register(ced, clk_get_rate(imxtm->clk_per),
286*4882a593Smuzhiyun 0xff, 0xfffffffe);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return request_irq(imxtm->irq, mxc_timer_interrupt,
289*4882a593Smuzhiyun IRQF_TIMER | IRQF_IRQPOLL, "i.MX Timer Tick", ced);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
imx1_gpt_setup_tctl(struct imx_timer * imxtm)292*4882a593Smuzhiyun static void imx1_gpt_setup_tctl(struct imx_timer *imxtm)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun u32 tctl_val;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun tctl_val = MX1_2_TCTL_FRR | MX1_2_TCTL_CLK_PCLK1 | MXC_TCTL_TEN;
297*4882a593Smuzhiyun writel_relaxed(tctl_val, imxtm->base + MXC_TCTL);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun #define imx21_gpt_setup_tctl imx1_gpt_setup_tctl
300*4882a593Smuzhiyun
imx31_gpt_setup_tctl(struct imx_timer * imxtm)301*4882a593Smuzhiyun static void imx31_gpt_setup_tctl(struct imx_timer *imxtm)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun u32 tctl_val;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun tctl_val = V2_TCTL_FRR | V2_TCTL_WAITEN | MXC_TCTL_TEN;
306*4882a593Smuzhiyun if (clk_get_rate(imxtm->clk_per) == V2_TIMER_RATE_OSC_DIV8)
307*4882a593Smuzhiyun tctl_val |= V2_TCTL_CLK_OSC_DIV8;
308*4882a593Smuzhiyun else
309*4882a593Smuzhiyun tctl_val |= V2_TCTL_CLK_PER;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun writel_relaxed(tctl_val, imxtm->base + MXC_TCTL);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
imx6dl_gpt_setup_tctl(struct imx_timer * imxtm)314*4882a593Smuzhiyun static void imx6dl_gpt_setup_tctl(struct imx_timer *imxtm)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun u32 tctl_val;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun tctl_val = V2_TCTL_FRR | V2_TCTL_WAITEN | MXC_TCTL_TEN;
319*4882a593Smuzhiyun if (clk_get_rate(imxtm->clk_per) == V2_TIMER_RATE_OSC_DIV8) {
320*4882a593Smuzhiyun tctl_val |= V2_TCTL_CLK_OSC_DIV8;
321*4882a593Smuzhiyun /* 24 / 8 = 3 MHz */
322*4882a593Smuzhiyun writel_relaxed(7 << V2_TPRER_PRE24M, imxtm->base + MXC_TPRER);
323*4882a593Smuzhiyun tctl_val |= V2_TCTL_24MEN;
324*4882a593Smuzhiyun } else {
325*4882a593Smuzhiyun tctl_val |= V2_TCTL_CLK_PER;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun writel_relaxed(tctl_val, imxtm->base + MXC_TCTL);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static const struct imx_gpt_data imx1_gpt_data = {
332*4882a593Smuzhiyun .reg_tstat = MX1_2_TSTAT,
333*4882a593Smuzhiyun .reg_tcn = MX1_2_TCN,
334*4882a593Smuzhiyun .reg_tcmp = MX1_2_TCMP,
335*4882a593Smuzhiyun .gpt_irq_enable = imx1_gpt_irq_enable,
336*4882a593Smuzhiyun .gpt_irq_disable = imx1_gpt_irq_disable,
337*4882a593Smuzhiyun .gpt_irq_acknowledge = imx1_gpt_irq_acknowledge,
338*4882a593Smuzhiyun .gpt_setup_tctl = imx1_gpt_setup_tctl,
339*4882a593Smuzhiyun .set_next_event = mx1_2_set_next_event,
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static const struct imx_gpt_data imx21_gpt_data = {
343*4882a593Smuzhiyun .reg_tstat = MX1_2_TSTAT,
344*4882a593Smuzhiyun .reg_tcn = MX1_2_TCN,
345*4882a593Smuzhiyun .reg_tcmp = MX1_2_TCMP,
346*4882a593Smuzhiyun .gpt_irq_enable = imx21_gpt_irq_enable,
347*4882a593Smuzhiyun .gpt_irq_disable = imx21_gpt_irq_disable,
348*4882a593Smuzhiyun .gpt_irq_acknowledge = imx21_gpt_irq_acknowledge,
349*4882a593Smuzhiyun .gpt_setup_tctl = imx21_gpt_setup_tctl,
350*4882a593Smuzhiyun .set_next_event = mx1_2_set_next_event,
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static const struct imx_gpt_data imx31_gpt_data = {
354*4882a593Smuzhiyun .reg_tstat = V2_TSTAT,
355*4882a593Smuzhiyun .reg_tcn = V2_TCN,
356*4882a593Smuzhiyun .reg_tcmp = V2_TCMP,
357*4882a593Smuzhiyun .gpt_irq_enable = imx31_gpt_irq_enable,
358*4882a593Smuzhiyun .gpt_irq_disable = imx31_gpt_irq_disable,
359*4882a593Smuzhiyun .gpt_irq_acknowledge = imx31_gpt_irq_acknowledge,
360*4882a593Smuzhiyun .gpt_setup_tctl = imx31_gpt_setup_tctl,
361*4882a593Smuzhiyun .set_next_event = v2_set_next_event,
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static const struct imx_gpt_data imx6dl_gpt_data = {
365*4882a593Smuzhiyun .reg_tstat = V2_TSTAT,
366*4882a593Smuzhiyun .reg_tcn = V2_TCN,
367*4882a593Smuzhiyun .reg_tcmp = V2_TCMP,
368*4882a593Smuzhiyun .gpt_irq_enable = imx6dl_gpt_irq_enable,
369*4882a593Smuzhiyun .gpt_irq_disable = imx6dl_gpt_irq_disable,
370*4882a593Smuzhiyun .gpt_irq_acknowledge = imx6dl_gpt_irq_acknowledge,
371*4882a593Smuzhiyun .gpt_setup_tctl = imx6dl_gpt_setup_tctl,
372*4882a593Smuzhiyun .set_next_event = v2_set_next_event,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
_mxc_timer_init(struct imx_timer * imxtm)375*4882a593Smuzhiyun static int __init _mxc_timer_init(struct imx_timer *imxtm)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun int ret;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun switch (imxtm->type) {
380*4882a593Smuzhiyun case GPT_TYPE_IMX1:
381*4882a593Smuzhiyun imxtm->gpt = &imx1_gpt_data;
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun case GPT_TYPE_IMX21:
384*4882a593Smuzhiyun imxtm->gpt = &imx21_gpt_data;
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun case GPT_TYPE_IMX31:
387*4882a593Smuzhiyun imxtm->gpt = &imx31_gpt_data;
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun case GPT_TYPE_IMX6DL:
390*4882a593Smuzhiyun imxtm->gpt = &imx6dl_gpt_data;
391*4882a593Smuzhiyun break;
392*4882a593Smuzhiyun default:
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (IS_ERR(imxtm->clk_per)) {
397*4882a593Smuzhiyun pr_err("i.MX timer: unable to get clk\n");
398*4882a593Smuzhiyun return PTR_ERR(imxtm->clk_per);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (!IS_ERR(imxtm->clk_ipg))
402*4882a593Smuzhiyun clk_prepare_enable(imxtm->clk_ipg);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun clk_prepare_enable(imxtm->clk_per);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun * Initialise to a known state (all timers off, and timing reset)
408*4882a593Smuzhiyun */
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun writel_relaxed(0, imxtm->base + MXC_TCTL);
411*4882a593Smuzhiyun writel_relaxed(0, imxtm->base + MXC_TPRER); /* see datasheet note */
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun imxtm->gpt->gpt_setup_tctl(imxtm);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* init and register the timer to the framework */
416*4882a593Smuzhiyun ret = mxc_clocksource_init(imxtm);
417*4882a593Smuzhiyun if (ret)
418*4882a593Smuzhiyun return ret;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return mxc_clockevent_init(imxtm);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
mxc_timer_init(unsigned long pbase,int irq,enum imx_gpt_type type)423*4882a593Smuzhiyun void __init mxc_timer_init(unsigned long pbase, int irq, enum imx_gpt_type type)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct imx_timer *imxtm;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun imxtm = kzalloc(sizeof(*imxtm), GFP_KERNEL);
428*4882a593Smuzhiyun BUG_ON(!imxtm);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun imxtm->clk_per = clk_get_sys("imx-gpt.0", "per");
431*4882a593Smuzhiyun imxtm->clk_ipg = clk_get_sys("imx-gpt.0", "ipg");
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun imxtm->base = ioremap(pbase, SZ_4K);
434*4882a593Smuzhiyun BUG_ON(!imxtm->base);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun imxtm->type = type;
437*4882a593Smuzhiyun imxtm->irq = irq;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun _mxc_timer_init(imxtm);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
mxc_timer_init_dt(struct device_node * np,enum imx_gpt_type type)442*4882a593Smuzhiyun static int __init mxc_timer_init_dt(struct device_node *np, enum imx_gpt_type type)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct imx_timer *imxtm;
445*4882a593Smuzhiyun static int initialized;
446*4882a593Smuzhiyun int ret;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Support one instance only */
449*4882a593Smuzhiyun if (initialized)
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun imxtm = kzalloc(sizeof(*imxtm), GFP_KERNEL);
453*4882a593Smuzhiyun if (!imxtm)
454*4882a593Smuzhiyun return -ENOMEM;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun imxtm->base = of_iomap(np, 0);
457*4882a593Smuzhiyun if (!imxtm->base)
458*4882a593Smuzhiyun return -ENXIO;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun imxtm->irq = irq_of_parse_and_map(np, 0);
461*4882a593Smuzhiyun if (imxtm->irq <= 0)
462*4882a593Smuzhiyun return -EINVAL;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun imxtm->clk_ipg = of_clk_get_by_name(np, "ipg");
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* Try osc_per first, and fall back to per otherwise */
467*4882a593Smuzhiyun imxtm->clk_per = of_clk_get_by_name(np, "osc_per");
468*4882a593Smuzhiyun if (IS_ERR(imxtm->clk_per))
469*4882a593Smuzhiyun imxtm->clk_per = of_clk_get_by_name(np, "per");
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun imxtm->type = type;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun ret = _mxc_timer_init(imxtm);
474*4882a593Smuzhiyun if (ret)
475*4882a593Smuzhiyun return ret;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun initialized = 1;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
imx1_timer_init_dt(struct device_node * np)482*4882a593Smuzhiyun static int __init imx1_timer_init_dt(struct device_node *np)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun return mxc_timer_init_dt(np, GPT_TYPE_IMX1);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
imx21_timer_init_dt(struct device_node * np)487*4882a593Smuzhiyun static int __init imx21_timer_init_dt(struct device_node *np)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun return mxc_timer_init_dt(np, GPT_TYPE_IMX21);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
imx31_timer_init_dt(struct device_node * np)492*4882a593Smuzhiyun static int __init imx31_timer_init_dt(struct device_node *np)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun enum imx_gpt_type type = GPT_TYPE_IMX31;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * We were using the same compatible string for i.MX6Q/D and i.MX6DL/S
498*4882a593Smuzhiyun * GPT device, while they actually have different programming model.
499*4882a593Smuzhiyun * This is a workaround to keep the existing i.MX6DL/S DTBs continue
500*4882a593Smuzhiyun * working with the new kernel.
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx6dl"))
503*4882a593Smuzhiyun type = GPT_TYPE_IMX6DL;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return mxc_timer_init_dt(np, type);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
imx6dl_timer_init_dt(struct device_node * np)508*4882a593Smuzhiyun static int __init imx6dl_timer_init_dt(struct device_node *np)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun return mxc_timer_init_dt(np, GPT_TYPE_IMX6DL);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun TIMER_OF_DECLARE(imx1_timer, "fsl,imx1-gpt", imx1_timer_init_dt);
514*4882a593Smuzhiyun TIMER_OF_DECLARE(imx21_timer, "fsl,imx21-gpt", imx21_timer_init_dt);
515*4882a593Smuzhiyun TIMER_OF_DECLARE(imx27_timer, "fsl,imx27-gpt", imx21_timer_init_dt);
516*4882a593Smuzhiyun TIMER_OF_DECLARE(imx31_timer, "fsl,imx31-gpt", imx31_timer_init_dt);
517*4882a593Smuzhiyun TIMER_OF_DECLARE(imx25_timer, "fsl,imx25-gpt", imx31_timer_init_dt);
518*4882a593Smuzhiyun TIMER_OF_DECLARE(imx50_timer, "fsl,imx50-gpt", imx31_timer_init_dt);
519*4882a593Smuzhiyun TIMER_OF_DECLARE(imx51_timer, "fsl,imx51-gpt", imx31_timer_init_dt);
520*4882a593Smuzhiyun TIMER_OF_DECLARE(imx53_timer, "fsl,imx53-gpt", imx31_timer_init_dt);
521*4882a593Smuzhiyun TIMER_OF_DECLARE(imx6q_timer, "fsl,imx6q-gpt", imx31_timer_init_dt);
522*4882a593Smuzhiyun TIMER_OF_DECLARE(imx6dl_timer, "fsl,imx6dl-gpt", imx6dl_timer_init_dt);
523*4882a593Smuzhiyun TIMER_OF_DECLARE(imx6sl_timer, "fsl,imx6sl-gpt", imx6dl_timer_init_dt);
524*4882a593Smuzhiyun TIMER_OF_DECLARE(imx6sx_timer, "fsl,imx6sx-gpt", imx6dl_timer_init_dt);
525