xref: /OK3568_Linux_fs/kernel/drivers/clocksource/timer-gx6605s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2018 Hangzhou C-SKY Microsystems co.,ltd.
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/init.h>
5*4882a593Smuzhiyun #include <linux/interrupt.h>
6*4882a593Smuzhiyun #include <linux/sched_clock.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "timer-of.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define CLKSRC_OFFSET	0x40
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define TIMER_STATUS	0x00
13*4882a593Smuzhiyun #define TIMER_VALUE	0x04
14*4882a593Smuzhiyun #define TIMER_CONTRL	0x10
15*4882a593Smuzhiyun #define TIMER_CONFIG	0x20
16*4882a593Smuzhiyun #define TIMER_DIV	0x24
17*4882a593Smuzhiyun #define TIMER_INI	0x28
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define GX6605S_STATUS_CLR	BIT(0)
20*4882a593Smuzhiyun #define GX6605S_CONTRL_RST	BIT(0)
21*4882a593Smuzhiyun #define GX6605S_CONTRL_START	BIT(1)
22*4882a593Smuzhiyun #define GX6605S_CONFIG_EN	BIT(0)
23*4882a593Smuzhiyun #define GX6605S_CONFIG_IRQ_EN	BIT(1)
24*4882a593Smuzhiyun 
gx6605s_timer_interrupt(int irq,void * dev)25*4882a593Smuzhiyun static irqreturn_t gx6605s_timer_interrupt(int irq, void *dev)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	struct clock_event_device *ce = dev;
28*4882a593Smuzhiyun 	void __iomem *base = timer_of_base(to_timer_of(ce));
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	writel_relaxed(GX6605S_STATUS_CLR, base + TIMER_STATUS);
31*4882a593Smuzhiyun 	writel_relaxed(0, base + TIMER_INI);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	ce->event_handler(ce);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	return IRQ_HANDLED;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
gx6605s_timer_set_oneshot(struct clock_event_device * ce)38*4882a593Smuzhiyun static int gx6605s_timer_set_oneshot(struct clock_event_device *ce)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	void __iomem *base = timer_of_base(to_timer_of(ce));
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/* reset and stop counter */
43*4882a593Smuzhiyun 	writel_relaxed(GX6605S_CONTRL_RST, base + TIMER_CONTRL);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	/* enable with irq and start */
46*4882a593Smuzhiyun 	writel_relaxed(GX6605S_CONFIG_EN | GX6605S_CONFIG_IRQ_EN,
47*4882a593Smuzhiyun 		       base + TIMER_CONFIG);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
gx6605s_timer_set_next_event(unsigned long delta,struct clock_event_device * ce)52*4882a593Smuzhiyun static int gx6605s_timer_set_next_event(unsigned long delta,
53*4882a593Smuzhiyun 					struct clock_event_device *ce)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	void __iomem *base = timer_of_base(to_timer_of(ce));
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* use reset to pause timer */
58*4882a593Smuzhiyun 	writel_relaxed(GX6605S_CONTRL_RST, base + TIMER_CONTRL);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* config next timeout value */
61*4882a593Smuzhiyun 	writel_relaxed(ULONG_MAX - delta, base + TIMER_INI);
62*4882a593Smuzhiyun 	writel_relaxed(GX6605S_CONTRL_START, base + TIMER_CONTRL);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
gx6605s_timer_shutdown(struct clock_event_device * ce)67*4882a593Smuzhiyun static int gx6605s_timer_shutdown(struct clock_event_device *ce)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	void __iomem *base = timer_of_base(to_timer_of(ce));
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	writel_relaxed(0, base + TIMER_CONTRL);
72*4882a593Smuzhiyun 	writel_relaxed(0, base + TIMER_CONFIG);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static struct timer_of to = {
78*4882a593Smuzhiyun 	.flags = TIMER_OF_IRQ | TIMER_OF_BASE | TIMER_OF_CLOCK,
79*4882a593Smuzhiyun 	.clkevt = {
80*4882a593Smuzhiyun 		.rating			= 300,
81*4882a593Smuzhiyun 		.features		= CLOCK_EVT_FEAT_DYNIRQ |
82*4882a593Smuzhiyun 					  CLOCK_EVT_FEAT_ONESHOT,
83*4882a593Smuzhiyun 		.set_state_shutdown	= gx6605s_timer_shutdown,
84*4882a593Smuzhiyun 		.set_state_oneshot	= gx6605s_timer_set_oneshot,
85*4882a593Smuzhiyun 		.set_next_event		= gx6605s_timer_set_next_event,
86*4882a593Smuzhiyun 		.cpumask		= cpu_possible_mask,
87*4882a593Smuzhiyun 	},
88*4882a593Smuzhiyun 	.of_irq = {
89*4882a593Smuzhiyun 		.handler		= gx6605s_timer_interrupt,
90*4882a593Smuzhiyun 		.flags			= IRQF_TIMER | IRQF_IRQPOLL,
91*4882a593Smuzhiyun 	},
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
gx6605s_sched_clock_read(void)94*4882a593Smuzhiyun static u64 notrace gx6605s_sched_clock_read(void)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	void __iomem *base;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	base = timer_of_base(&to) + CLKSRC_OFFSET;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return (u64)readl_relaxed(base + TIMER_VALUE);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
gx6605s_clkevt_init(void __iomem * base)103*4882a593Smuzhiyun static void gx6605s_clkevt_init(void __iomem *base)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	writel_relaxed(0, base + TIMER_DIV);
106*4882a593Smuzhiyun 	writel_relaxed(0, base + TIMER_CONFIG);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	clockevents_config_and_register(&to.clkevt, timer_of_rate(&to), 2,
109*4882a593Smuzhiyun 					ULONG_MAX);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
gx6605s_clksrc_init(void __iomem * base)112*4882a593Smuzhiyun static int gx6605s_clksrc_init(void __iomem *base)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	writel_relaxed(0, base + TIMER_DIV);
115*4882a593Smuzhiyun 	writel_relaxed(0, base + TIMER_INI);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	writel_relaxed(GX6605S_CONTRL_RST, base + TIMER_CONTRL);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	writel_relaxed(GX6605S_CONFIG_EN, base + TIMER_CONFIG);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	writel_relaxed(GX6605S_CONTRL_START, base + TIMER_CONTRL);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	sched_clock_register(gx6605s_sched_clock_read, 32, timer_of_rate(&to));
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return clocksource_mmio_init(base + TIMER_VALUE, "gx6605s",
126*4882a593Smuzhiyun 			timer_of_rate(&to), 200, 32, clocksource_mmio_readl_up);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
gx6605s_timer_init(struct device_node * np)129*4882a593Smuzhiyun static int __init gx6605s_timer_init(struct device_node *np)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	int ret;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/*
134*4882a593Smuzhiyun 	 * The timer driver is for nationalchip gx6605s SOC and there are two
135*4882a593Smuzhiyun 	 * same timer in gx6605s. We use one for clkevt and another for clksrc.
136*4882a593Smuzhiyun 	 *
137*4882a593Smuzhiyun 	 * The timer is mmio map to access, so we need give mmio address in dts.
138*4882a593Smuzhiyun 	 *
139*4882a593Smuzhiyun 	 * It provides a 32bit countup timer and interrupt will be caused by
140*4882a593Smuzhiyun 	 * count-overflow.
141*4882a593Smuzhiyun 	 * So we need set-next-event by ULONG_MAX - delta in TIMER_INI reg.
142*4882a593Smuzhiyun 	 *
143*4882a593Smuzhiyun 	 * The counter at 0x0  offset is clock event.
144*4882a593Smuzhiyun 	 * The counter at 0x40 offset is clock source.
145*4882a593Smuzhiyun 	 * They are the same in hardware, just different used by driver.
146*4882a593Smuzhiyun 	 */
147*4882a593Smuzhiyun 	ret = timer_of_init(np, &to);
148*4882a593Smuzhiyun 	if (ret)
149*4882a593Smuzhiyun 		return ret;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	gx6605s_clkevt_init(timer_of_base(&to));
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return gx6605s_clksrc_init(timer_of_base(&to) + CLKSRC_OFFSET);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun TIMER_OF_DECLARE(csky_gx6605s_timer, "csky,gx6605s-timer", gx6605s_timer_init);
156