1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * TI DaVinci clocksource driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2019 Texas Instruments
6*4882a593Smuzhiyun * Author: Bartosz Golaszewski <bgolaszewski@baylibre.com>
7*4882a593Smuzhiyun * (with tiny parts adopted from code by Kevin Hilman <khilman@baylibre.com>)
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clockchips.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/sched_clock.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <clocksource/timer-davinci.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #undef pr_fmt
21*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define DAVINCI_TIMER_REG_TIM12 0x10
24*4882a593Smuzhiyun #define DAVINCI_TIMER_REG_TIM34 0x14
25*4882a593Smuzhiyun #define DAVINCI_TIMER_REG_PRD12 0x18
26*4882a593Smuzhiyun #define DAVINCI_TIMER_REG_PRD34 0x1c
27*4882a593Smuzhiyun #define DAVINCI_TIMER_REG_TCR 0x20
28*4882a593Smuzhiyun #define DAVINCI_TIMER_REG_TGCR 0x24
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define DAVINCI_TIMER_TIMMODE_MASK GENMASK(3, 2)
31*4882a593Smuzhiyun #define DAVINCI_TIMER_RESET_MASK GENMASK(1, 0)
32*4882a593Smuzhiyun #define DAVINCI_TIMER_TIMMODE_32BIT_UNCHAINED BIT(2)
33*4882a593Smuzhiyun #define DAVINCI_TIMER_UNRESET GENMASK(1, 0)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define DAVINCI_TIMER_ENAMODE_MASK GENMASK(1, 0)
36*4882a593Smuzhiyun #define DAVINCI_TIMER_ENAMODE_DISABLED 0x00
37*4882a593Smuzhiyun #define DAVINCI_TIMER_ENAMODE_ONESHOT BIT(0)
38*4882a593Smuzhiyun #define DAVINCI_TIMER_ENAMODE_PERIODIC BIT(1)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define DAVINCI_TIMER_ENAMODE_SHIFT_TIM12 6
41*4882a593Smuzhiyun #define DAVINCI_TIMER_ENAMODE_SHIFT_TIM34 22
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define DAVINCI_TIMER_MIN_DELTA 0x01
44*4882a593Smuzhiyun #define DAVINCI_TIMER_MAX_DELTA 0xfffffffe
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DAVINCI_TIMER_CLKSRC_BITS 32
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define DAVINCI_TIMER_TGCR_DEFAULT \
49*4882a593Smuzhiyun (DAVINCI_TIMER_TIMMODE_32BIT_UNCHAINED | DAVINCI_TIMER_UNRESET)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct davinci_clockevent {
52*4882a593Smuzhiyun struct clock_event_device dev;
53*4882a593Smuzhiyun void __iomem *base;
54*4882a593Smuzhiyun unsigned int cmp_off;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * This must be globally accessible by davinci_timer_read_sched_clock(), so
59*4882a593Smuzhiyun * let's keep it here.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun static struct {
62*4882a593Smuzhiyun struct clocksource dev;
63*4882a593Smuzhiyun void __iomem *base;
64*4882a593Smuzhiyun unsigned int tim_off;
65*4882a593Smuzhiyun } davinci_clocksource;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static struct davinci_clockevent *
to_davinci_clockevent(struct clock_event_device * clockevent)68*4882a593Smuzhiyun to_davinci_clockevent(struct clock_event_device *clockevent)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun return container_of(clockevent, struct davinci_clockevent, dev);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static unsigned int
davinci_clockevent_read(struct davinci_clockevent * clockevent,unsigned int reg)74*4882a593Smuzhiyun davinci_clockevent_read(struct davinci_clockevent *clockevent,
75*4882a593Smuzhiyun unsigned int reg)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun return readl_relaxed(clockevent->base + reg);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
davinci_clockevent_write(struct davinci_clockevent * clockevent,unsigned int reg,unsigned int val)80*4882a593Smuzhiyun static void davinci_clockevent_write(struct davinci_clockevent *clockevent,
81*4882a593Smuzhiyun unsigned int reg, unsigned int val)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun writel_relaxed(val, clockevent->base + reg);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
davinci_tim12_shutdown(void __iomem * base)86*4882a593Smuzhiyun static void davinci_tim12_shutdown(void __iomem *base)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun unsigned int tcr;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun tcr = DAVINCI_TIMER_ENAMODE_DISABLED <<
91*4882a593Smuzhiyun DAVINCI_TIMER_ENAMODE_SHIFT_TIM12;
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * This function is only ever called if we're using both timer
94*4882a593Smuzhiyun * halves. In this case TIM34 runs in periodic mode and we must
95*4882a593Smuzhiyun * not modify it.
96*4882a593Smuzhiyun */
97*4882a593Smuzhiyun tcr |= DAVINCI_TIMER_ENAMODE_PERIODIC <<
98*4882a593Smuzhiyun DAVINCI_TIMER_ENAMODE_SHIFT_TIM34;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun writel_relaxed(tcr, base + DAVINCI_TIMER_REG_TCR);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
davinci_tim12_set_oneshot(void __iomem * base)103*4882a593Smuzhiyun static void davinci_tim12_set_oneshot(void __iomem *base)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun unsigned int tcr;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun tcr = DAVINCI_TIMER_ENAMODE_ONESHOT <<
108*4882a593Smuzhiyun DAVINCI_TIMER_ENAMODE_SHIFT_TIM12;
109*4882a593Smuzhiyun /* Same as above. */
110*4882a593Smuzhiyun tcr |= DAVINCI_TIMER_ENAMODE_PERIODIC <<
111*4882a593Smuzhiyun DAVINCI_TIMER_ENAMODE_SHIFT_TIM34;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun writel_relaxed(tcr, base + DAVINCI_TIMER_REG_TCR);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
davinci_clockevent_shutdown(struct clock_event_device * dev)116*4882a593Smuzhiyun static int davinci_clockevent_shutdown(struct clock_event_device *dev)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct davinci_clockevent *clockevent;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun clockevent = to_davinci_clockevent(dev);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun davinci_tim12_shutdown(clockevent->base);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
davinci_clockevent_set_oneshot(struct clock_event_device * dev)127*4882a593Smuzhiyun static int davinci_clockevent_set_oneshot(struct clock_event_device *dev)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct davinci_clockevent *clockevent = to_davinci_clockevent(dev);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun davinci_clockevent_write(clockevent, DAVINCI_TIMER_REG_TIM12, 0x0);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun davinci_tim12_set_oneshot(clockevent->base);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static int
davinci_clockevent_set_next_event_std(unsigned long cycles,struct clock_event_device * dev)139*4882a593Smuzhiyun davinci_clockevent_set_next_event_std(unsigned long cycles,
140*4882a593Smuzhiyun struct clock_event_device *dev)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct davinci_clockevent *clockevent = to_davinci_clockevent(dev);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun davinci_clockevent_shutdown(dev);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun davinci_clockevent_write(clockevent, DAVINCI_TIMER_REG_TIM12, 0x0);
147*4882a593Smuzhiyun davinci_clockevent_write(clockevent, DAVINCI_TIMER_REG_PRD12, cycles);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun davinci_clockevent_set_oneshot(dev);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static int
davinci_clockevent_set_next_event_cmp(unsigned long cycles,struct clock_event_device * dev)155*4882a593Smuzhiyun davinci_clockevent_set_next_event_cmp(unsigned long cycles,
156*4882a593Smuzhiyun struct clock_event_device *dev)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct davinci_clockevent *clockevent = to_davinci_clockevent(dev);
159*4882a593Smuzhiyun unsigned int curr_time;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun curr_time = davinci_clockevent_read(clockevent,
162*4882a593Smuzhiyun DAVINCI_TIMER_REG_TIM12);
163*4882a593Smuzhiyun davinci_clockevent_write(clockevent,
164*4882a593Smuzhiyun clockevent->cmp_off, curr_time + cycles);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
davinci_timer_irq_timer(int irq,void * data)169*4882a593Smuzhiyun static irqreturn_t davinci_timer_irq_timer(int irq, void *data)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct davinci_clockevent *clockevent = data;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (!clockevent_state_oneshot(&clockevent->dev))
174*4882a593Smuzhiyun davinci_tim12_shutdown(clockevent->base);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun clockevent->dev.event_handler(&clockevent->dev);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return IRQ_HANDLED;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
davinci_timer_read_sched_clock(void)181*4882a593Smuzhiyun static u64 notrace davinci_timer_read_sched_clock(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun return readl_relaxed(davinci_clocksource.base +
184*4882a593Smuzhiyun davinci_clocksource.tim_off);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
davinci_clocksource_read(struct clocksource * dev)187*4882a593Smuzhiyun static u64 davinci_clocksource_read(struct clocksource *dev)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return davinci_timer_read_sched_clock();
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * Standard use-case: we're using tim12 for clockevent and tim34 for
194*4882a593Smuzhiyun * clocksource. The default is making the former run in oneshot mode
195*4882a593Smuzhiyun * and the latter in periodic mode.
196*4882a593Smuzhiyun */
davinci_clocksource_init_tim34(void __iomem * base)197*4882a593Smuzhiyun static void davinci_clocksource_init_tim34(void __iomem *base)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun int tcr;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun tcr = DAVINCI_TIMER_ENAMODE_PERIODIC <<
202*4882a593Smuzhiyun DAVINCI_TIMER_ENAMODE_SHIFT_TIM34;
203*4882a593Smuzhiyun tcr |= DAVINCI_TIMER_ENAMODE_ONESHOT <<
204*4882a593Smuzhiyun DAVINCI_TIMER_ENAMODE_SHIFT_TIM12;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun writel_relaxed(0x0, base + DAVINCI_TIMER_REG_TIM34);
207*4882a593Smuzhiyun writel_relaxed(UINT_MAX, base + DAVINCI_TIMER_REG_PRD34);
208*4882a593Smuzhiyun writel_relaxed(tcr, base + DAVINCI_TIMER_REG_TCR);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * Special use-case on da830: the DSP may use tim34. We're using tim12 for
213*4882a593Smuzhiyun * both clocksource and clockevent. We set tim12 to periodic and don't touch
214*4882a593Smuzhiyun * tim34.
215*4882a593Smuzhiyun */
davinci_clocksource_init_tim12(void __iomem * base)216*4882a593Smuzhiyun static void davinci_clocksource_init_tim12(void __iomem *base)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun unsigned int tcr;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun tcr = DAVINCI_TIMER_ENAMODE_PERIODIC <<
221*4882a593Smuzhiyun DAVINCI_TIMER_ENAMODE_SHIFT_TIM12;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun writel_relaxed(0x0, base + DAVINCI_TIMER_REG_TIM12);
224*4882a593Smuzhiyun writel_relaxed(UINT_MAX, base + DAVINCI_TIMER_REG_PRD12);
225*4882a593Smuzhiyun writel_relaxed(tcr, base + DAVINCI_TIMER_REG_TCR);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
davinci_timer_init(void __iomem * base)228*4882a593Smuzhiyun static void davinci_timer_init(void __iomem *base)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun /* Set clock to internal mode and disable it. */
231*4882a593Smuzhiyun writel_relaxed(0x0, base + DAVINCI_TIMER_REG_TCR);
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun * Reset both 32-bit timers, set no prescaler for timer 34, set the
234*4882a593Smuzhiyun * timer to dual 32-bit unchained mode, unreset both 32-bit timers.
235*4882a593Smuzhiyun */
236*4882a593Smuzhiyun writel_relaxed(DAVINCI_TIMER_TGCR_DEFAULT,
237*4882a593Smuzhiyun base + DAVINCI_TIMER_REG_TGCR);
238*4882a593Smuzhiyun /* Init both counters to zero. */
239*4882a593Smuzhiyun writel_relaxed(0x0, base + DAVINCI_TIMER_REG_TIM12);
240*4882a593Smuzhiyun writel_relaxed(0x0, base + DAVINCI_TIMER_REG_TIM34);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
davinci_timer_register(struct clk * clk,const struct davinci_timer_cfg * timer_cfg)243*4882a593Smuzhiyun int __init davinci_timer_register(struct clk *clk,
244*4882a593Smuzhiyun const struct davinci_timer_cfg *timer_cfg)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct davinci_clockevent *clockevent;
247*4882a593Smuzhiyun unsigned int tick_rate;
248*4882a593Smuzhiyun void __iomem *base;
249*4882a593Smuzhiyun int rv;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun rv = clk_prepare_enable(clk);
252*4882a593Smuzhiyun if (rv) {
253*4882a593Smuzhiyun pr_err("Unable to prepare and enable the timer clock\n");
254*4882a593Smuzhiyun return rv;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (!request_mem_region(timer_cfg->reg.start,
258*4882a593Smuzhiyun resource_size(&timer_cfg->reg),
259*4882a593Smuzhiyun "davinci-timer")) {
260*4882a593Smuzhiyun pr_err("Unable to request memory region\n");
261*4882a593Smuzhiyun return -EBUSY;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun base = ioremap(timer_cfg->reg.start, resource_size(&timer_cfg->reg));
265*4882a593Smuzhiyun if (!base) {
266*4882a593Smuzhiyun pr_err("Unable to map the register range\n");
267*4882a593Smuzhiyun return -ENOMEM;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun davinci_timer_init(base);
271*4882a593Smuzhiyun tick_rate = clk_get_rate(clk);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun clockevent = kzalloc(sizeof(*clockevent), GFP_KERNEL);
274*4882a593Smuzhiyun if (!clockevent)
275*4882a593Smuzhiyun return -ENOMEM;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun clockevent->dev.name = "tim12";
278*4882a593Smuzhiyun clockevent->dev.features = CLOCK_EVT_FEAT_ONESHOT;
279*4882a593Smuzhiyun clockevent->dev.cpumask = cpumask_of(0);
280*4882a593Smuzhiyun clockevent->base = base;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (timer_cfg->cmp_off) {
283*4882a593Smuzhiyun clockevent->cmp_off = timer_cfg->cmp_off;
284*4882a593Smuzhiyun clockevent->dev.set_next_event =
285*4882a593Smuzhiyun davinci_clockevent_set_next_event_cmp;
286*4882a593Smuzhiyun } else {
287*4882a593Smuzhiyun clockevent->dev.set_next_event =
288*4882a593Smuzhiyun davinci_clockevent_set_next_event_std;
289*4882a593Smuzhiyun clockevent->dev.set_state_oneshot =
290*4882a593Smuzhiyun davinci_clockevent_set_oneshot;
291*4882a593Smuzhiyun clockevent->dev.set_state_shutdown =
292*4882a593Smuzhiyun davinci_clockevent_shutdown;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun rv = request_irq(timer_cfg->irq[DAVINCI_TIMER_CLOCKEVENT_IRQ].start,
296*4882a593Smuzhiyun davinci_timer_irq_timer, IRQF_TIMER,
297*4882a593Smuzhiyun "clockevent/tim12", clockevent);
298*4882a593Smuzhiyun if (rv) {
299*4882a593Smuzhiyun pr_err("Unable to request the clockevent interrupt\n");
300*4882a593Smuzhiyun return rv;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun davinci_clocksource.dev.rating = 300;
304*4882a593Smuzhiyun davinci_clocksource.dev.read = davinci_clocksource_read;
305*4882a593Smuzhiyun davinci_clocksource.dev.mask =
306*4882a593Smuzhiyun CLOCKSOURCE_MASK(DAVINCI_TIMER_CLKSRC_BITS);
307*4882a593Smuzhiyun davinci_clocksource.dev.flags = CLOCK_SOURCE_IS_CONTINUOUS;
308*4882a593Smuzhiyun davinci_clocksource.base = base;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (timer_cfg->cmp_off) {
311*4882a593Smuzhiyun davinci_clocksource.dev.name = "tim12";
312*4882a593Smuzhiyun davinci_clocksource.tim_off = DAVINCI_TIMER_REG_TIM12;
313*4882a593Smuzhiyun davinci_clocksource_init_tim12(base);
314*4882a593Smuzhiyun } else {
315*4882a593Smuzhiyun davinci_clocksource.dev.name = "tim34";
316*4882a593Smuzhiyun davinci_clocksource.tim_off = DAVINCI_TIMER_REG_TIM34;
317*4882a593Smuzhiyun davinci_clocksource_init_tim34(base);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun clockevents_config_and_register(&clockevent->dev, tick_rate,
321*4882a593Smuzhiyun DAVINCI_TIMER_MIN_DELTA,
322*4882a593Smuzhiyun DAVINCI_TIMER_MAX_DELTA);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun rv = clocksource_register_hz(&davinci_clocksource.dev, tick_rate);
325*4882a593Smuzhiyun if (rv) {
326*4882a593Smuzhiyun pr_err("Unable to register clocksource\n");
327*4882a593Smuzhiyun return rv;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun sched_clock_register(davinci_timer_read_sched_clock,
331*4882a593Smuzhiyun DAVINCI_TIMER_CLKSRC_BITS, tick_rate);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
of_davinci_timer_register(struct device_node * np)336*4882a593Smuzhiyun static int __init of_davinci_timer_register(struct device_node *np)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct davinci_timer_cfg timer_cfg = { };
339*4882a593Smuzhiyun struct clk *clk;
340*4882a593Smuzhiyun int rv;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun rv = of_address_to_resource(np, 0, &timer_cfg.reg);
343*4882a593Smuzhiyun if (rv) {
344*4882a593Smuzhiyun pr_err("Unable to get the register range for timer\n");
345*4882a593Smuzhiyun return rv;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun rv = of_irq_to_resource_table(np, timer_cfg.irq,
349*4882a593Smuzhiyun DAVINCI_TIMER_NUM_IRQS);
350*4882a593Smuzhiyun if (rv != DAVINCI_TIMER_NUM_IRQS) {
351*4882a593Smuzhiyun pr_err("Unable to get the interrupts for timer\n");
352*4882a593Smuzhiyun return rv;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun clk = of_clk_get(np, 0);
356*4882a593Smuzhiyun if (IS_ERR(clk)) {
357*4882a593Smuzhiyun pr_err("Unable to get the timer clock\n");
358*4882a593Smuzhiyun return PTR_ERR(clk);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun rv = davinci_timer_register(clk, &timer_cfg);
362*4882a593Smuzhiyun if (rv)
363*4882a593Smuzhiyun clk_put(clk);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return rv;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun TIMER_OF_DECLARE(davinci_timer, "ti,da830-timer", of_davinci_timer_register);
368