xref: /OK3568_Linux_fs/kernel/drivers/clocksource/timer-atcpit100.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2005-2017 Andes Technology Corporation
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  *  Andestech ATCPIT100 Timer Device Driver Implementation
5*4882a593Smuzhiyun  * Rick Chen, Andes Technology Corporation <rick@andestech.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/irq.h>
10*4882a593Smuzhiyun #include <linux/clocksource.h>
11*4882a593Smuzhiyun #include <linux/clockchips.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/ioport.h>
14*4882a593Smuzhiyun #include <linux/cpufreq.h>
15*4882a593Smuzhiyun #include <linux/sched.h>
16*4882a593Smuzhiyun #include <linux/sched_clock.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun #include "timer-of.h"
21*4882a593Smuzhiyun #ifdef CONFIG_NDS32
22*4882a593Smuzhiyun #include <asm/vdso_timer_info.h>
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * Definition of register offsets
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* ID and Revision Register */
30*4882a593Smuzhiyun #define ID_REV		0x0
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Configuration Register */
33*4882a593Smuzhiyun #define CFG		0x10
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Interrupt Enable Register */
36*4882a593Smuzhiyun #define INT_EN		0x14
37*4882a593Smuzhiyun #define CH_INT_EN(c, i)	((1<<i)<<(4*c))
38*4882a593Smuzhiyun #define CH0INT0EN	0x01
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* Interrupt Status Register */
41*4882a593Smuzhiyun #define INT_STA		0x18
42*4882a593Smuzhiyun #define CH0INT0		0x01
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Channel Enable Register */
45*4882a593Smuzhiyun #define CH_EN		0x1C
46*4882a593Smuzhiyun #define CH0TMR0EN	0x1
47*4882a593Smuzhiyun #define CH1TMR0EN	0x10
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Channel 0 , 1 Control Register */
50*4882a593Smuzhiyun #define CH0_CTL		(0x20)
51*4882a593Smuzhiyun #define CH1_CTL		(0x20 + 0x10)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* Channel clock source , bit 3 , 0:External clock , 1:APB clock */
54*4882a593Smuzhiyun #define APB_CLK		BIT(3)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Channel mode , bit 0~2 */
57*4882a593Smuzhiyun #define TMR_32		0x1
58*4882a593Smuzhiyun #define TMR_16		0x2
59*4882a593Smuzhiyun #define TMR_8		0x3
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Channel 0 , 1 Reload Register */
62*4882a593Smuzhiyun #define CH0_REL		(0x24)
63*4882a593Smuzhiyun #define CH1_REL		(0x24 + 0x10)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Channel 0 , 1 Counter Register */
66*4882a593Smuzhiyun #define CH0_CNT		(0x28)
67*4882a593Smuzhiyun #define CH1_CNT		(0x28 + 0x10)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define TIMER_SYNC_TICKS	3
70*4882a593Smuzhiyun 
atcpit100_ch1_tmr0_en(void __iomem * base)71*4882a593Smuzhiyun static void atcpit100_ch1_tmr0_en(void __iomem *base)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	writel(~0, base + CH1_REL);
74*4882a593Smuzhiyun 	writel(APB_CLK|TMR_32, base + CH1_CTL);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
atcpit100_ch0_tmr0_en(void __iomem * base)77*4882a593Smuzhiyun static void atcpit100_ch0_tmr0_en(void __iomem *base)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	writel(APB_CLK|TMR_32, base + CH0_CTL);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
atcpit100_clkevt_time_setup(void __iomem * base,unsigned long delay)82*4882a593Smuzhiyun static void atcpit100_clkevt_time_setup(void __iomem *base, unsigned long delay)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	writel(delay, base + CH0_CNT);
85*4882a593Smuzhiyun 	writel(delay, base + CH0_REL);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
atcpit100_timer_clear_interrupt(void __iomem * base)88*4882a593Smuzhiyun static void atcpit100_timer_clear_interrupt(void __iomem *base)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	u32 val;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	val = readl(base + INT_STA);
93*4882a593Smuzhiyun 	writel(val | CH0INT0, base + INT_STA);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
atcpit100_clocksource_start(void __iomem * base)96*4882a593Smuzhiyun static void atcpit100_clocksource_start(void __iomem *base)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	u32 val;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	val = readl(base + CH_EN);
101*4882a593Smuzhiyun 	writel(val | CH1TMR0EN, base + CH_EN);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
atcpit100_clkevt_time_start(void __iomem * base)104*4882a593Smuzhiyun static void atcpit100_clkevt_time_start(void __iomem *base)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	u32 val;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	val = readl(base + CH_EN);
109*4882a593Smuzhiyun 	writel(val | CH0TMR0EN, base + CH_EN);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
atcpit100_clkevt_time_stop(void __iomem * base)112*4882a593Smuzhiyun static void atcpit100_clkevt_time_stop(void __iomem *base)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	u32 val;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	atcpit100_timer_clear_interrupt(base);
117*4882a593Smuzhiyun 	val = readl(base + CH_EN);
118*4882a593Smuzhiyun 	writel(val & ~CH0TMR0EN, base + CH_EN);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
atcpit100_clkevt_next_event(unsigned long evt,struct clock_event_device * clkevt)121*4882a593Smuzhiyun static int atcpit100_clkevt_next_event(unsigned long evt,
122*4882a593Smuzhiyun 	struct clock_event_device *clkevt)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	u32 val;
125*4882a593Smuzhiyun 	struct timer_of *to = to_timer_of(clkevt);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	val = readl(timer_of_base(to) + CH_EN);
128*4882a593Smuzhiyun 	writel(val & ~CH0TMR0EN, timer_of_base(to) + CH_EN);
129*4882a593Smuzhiyun 	writel(evt, timer_of_base(to) + CH0_REL);
130*4882a593Smuzhiyun 	writel(val | CH0TMR0EN, timer_of_base(to) + CH_EN);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
atcpit100_clkevt_set_periodic(struct clock_event_device * evt)135*4882a593Smuzhiyun static int atcpit100_clkevt_set_periodic(struct clock_event_device *evt)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct timer_of *to = to_timer_of(evt);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	atcpit100_clkevt_time_setup(timer_of_base(to), timer_of_period(to));
140*4882a593Smuzhiyun 	atcpit100_clkevt_time_start(timer_of_base(to));
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return 0;
143*4882a593Smuzhiyun }
atcpit100_clkevt_shutdown(struct clock_event_device * evt)144*4882a593Smuzhiyun static int atcpit100_clkevt_shutdown(struct clock_event_device *evt)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct timer_of *to = to_timer_of(evt);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	atcpit100_clkevt_time_stop(timer_of_base(to));
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
atcpit100_clkevt_set_oneshot(struct clock_event_device * evt)152*4882a593Smuzhiyun static int atcpit100_clkevt_set_oneshot(struct clock_event_device *evt)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct timer_of *to = to_timer_of(evt);
155*4882a593Smuzhiyun 	u32 val;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	writel(~0x0, timer_of_base(to) + CH0_REL);
158*4882a593Smuzhiyun 	val = readl(timer_of_base(to) + CH_EN);
159*4882a593Smuzhiyun 	writel(val | CH0TMR0EN, timer_of_base(to) + CH_EN);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
atcpit100_timer_interrupt(int irq,void * dev_id)164*4882a593Smuzhiyun static irqreturn_t atcpit100_timer_interrupt(int irq, void *dev_id)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct clock_event_device *evt = (struct clock_event_device *)dev_id;
167*4882a593Smuzhiyun 	struct timer_of *to = to_timer_of(evt);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	atcpit100_timer_clear_interrupt(timer_of_base(to));
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	evt->event_handler(evt);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return IRQ_HANDLED;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct timer_of to = {
177*4882a593Smuzhiyun 	.flags = TIMER_OF_IRQ | TIMER_OF_CLOCK | TIMER_OF_BASE,
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	.clkevt = {
180*4882a593Smuzhiyun 		.name = "atcpit100_tick",
181*4882a593Smuzhiyun 		.rating = 300,
182*4882a593Smuzhiyun 		.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
183*4882a593Smuzhiyun 		.set_state_shutdown = atcpit100_clkevt_shutdown,
184*4882a593Smuzhiyun 		.set_state_periodic = atcpit100_clkevt_set_periodic,
185*4882a593Smuzhiyun 		.set_state_oneshot = atcpit100_clkevt_set_oneshot,
186*4882a593Smuzhiyun 		.tick_resume = atcpit100_clkevt_shutdown,
187*4882a593Smuzhiyun 		.set_next_event = atcpit100_clkevt_next_event,
188*4882a593Smuzhiyun 		.cpumask = cpu_possible_mask,
189*4882a593Smuzhiyun 	},
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	.of_irq = {
192*4882a593Smuzhiyun 		.handler = atcpit100_timer_interrupt,
193*4882a593Smuzhiyun 		.flags = IRQF_TIMER | IRQF_IRQPOLL,
194*4882a593Smuzhiyun 	},
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/*
197*4882a593Smuzhiyun 	 * FIXME: we currently only support clocking using PCLK
198*4882a593Smuzhiyun 	 * and using EXTCLK is not supported in the driver.
199*4882a593Smuzhiyun 	 */
200*4882a593Smuzhiyun 	.of_clk = {
201*4882a593Smuzhiyun 		.name = "PCLK",
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
atcpit100_timer_sched_read(void)205*4882a593Smuzhiyun static u64 notrace atcpit100_timer_sched_read(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	return ~readl(timer_of_base(&to) + CH1_CNT);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #ifdef CONFIG_NDS32
fill_vdso_need_info(struct device_node * node)211*4882a593Smuzhiyun static void fill_vdso_need_info(struct device_node *node)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct resource timer_res;
214*4882a593Smuzhiyun 	of_address_to_resource(node, 0, &timer_res);
215*4882a593Smuzhiyun 	timer_info.mapping_base = (unsigned long)timer_res.start;
216*4882a593Smuzhiyun 	timer_info.cycle_count_down = true;
217*4882a593Smuzhiyun 	timer_info.cycle_count_reg_offset = CH1_CNT;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun 
atcpit100_timer_init(struct device_node * node)221*4882a593Smuzhiyun static int __init atcpit100_timer_init(struct device_node *node)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	int ret;
224*4882a593Smuzhiyun 	u32 val;
225*4882a593Smuzhiyun 	void __iomem *base;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	ret = timer_of_init(node, &to);
228*4882a593Smuzhiyun 	if (ret)
229*4882a593Smuzhiyun 		return ret;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	base = timer_of_base(&to);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	sched_clock_register(atcpit100_timer_sched_read, 32,
234*4882a593Smuzhiyun 		timer_of_rate(&to));
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	ret = clocksource_mmio_init(base + CH1_CNT,
237*4882a593Smuzhiyun 		node->name, timer_of_rate(&to), 300, 32,
238*4882a593Smuzhiyun 		clocksource_mmio_readl_down);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (ret) {
241*4882a593Smuzhiyun 		pr_err("Failed to register clocksource\n");
242*4882a593Smuzhiyun 		return ret;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* clear channel 0 timer0 interrupt */
246*4882a593Smuzhiyun 	atcpit100_timer_clear_interrupt(base);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	clockevents_config_and_register(&to.clkevt, timer_of_rate(&to),
249*4882a593Smuzhiyun 					TIMER_SYNC_TICKS, 0xffffffff);
250*4882a593Smuzhiyun 	atcpit100_ch0_tmr0_en(base);
251*4882a593Smuzhiyun 	atcpit100_ch1_tmr0_en(base);
252*4882a593Smuzhiyun 	atcpit100_clocksource_start(base);
253*4882a593Smuzhiyun 	atcpit100_clkevt_time_start(base);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* Enable channel 0 timer0 interrupt */
256*4882a593Smuzhiyun 	val = readl(base + INT_EN);
257*4882a593Smuzhiyun 	writel(val | CH0INT0EN, base + INT_EN);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #ifdef CONFIG_NDS32
260*4882a593Smuzhiyun 	fill_vdso_need_info(node);
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return ret;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun TIMER_OF_DECLARE(atcpit100, "andestech,atcpit100", atcpit100_timer_init);
267