1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SuperH Timer Support - MTU2
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Magnus Damm
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clockchips.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/ioport.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pm_domain.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include <linux/sh_timer.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/spinlock.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #ifdef CONFIG_SUPERH
27*4882a593Smuzhiyun #include <asm/platform_early.h>
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct sh_mtu2_device;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct sh_mtu2_channel {
33*4882a593Smuzhiyun struct sh_mtu2_device *mtu;
34*4882a593Smuzhiyun unsigned int index;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun void __iomem *base;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct clock_event_device ced;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct sh_mtu2_device {
42*4882a593Smuzhiyun struct platform_device *pdev;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun void __iomem *mapbase;
45*4882a593Smuzhiyun struct clk *clk;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun raw_spinlock_t lock; /* Protect the shared registers */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct sh_mtu2_channel *channels;
50*4882a593Smuzhiyun unsigned int num_channels;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun bool has_clockevent;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define TSTR -1 /* shared register */
56*4882a593Smuzhiyun #define TCR 0 /* channel register */
57*4882a593Smuzhiyun #define TMDR 1 /* channel register */
58*4882a593Smuzhiyun #define TIOR 2 /* channel register */
59*4882a593Smuzhiyun #define TIER 3 /* channel register */
60*4882a593Smuzhiyun #define TSR 4 /* channel register */
61*4882a593Smuzhiyun #define TCNT 5 /* channel register */
62*4882a593Smuzhiyun #define TGR 6 /* channel register */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define TCR_CCLR_NONE (0 << 5)
65*4882a593Smuzhiyun #define TCR_CCLR_TGRA (1 << 5)
66*4882a593Smuzhiyun #define TCR_CCLR_TGRB (2 << 5)
67*4882a593Smuzhiyun #define TCR_CCLR_SYNC (3 << 5)
68*4882a593Smuzhiyun #define TCR_CCLR_TGRC (5 << 5)
69*4882a593Smuzhiyun #define TCR_CCLR_TGRD (6 << 5)
70*4882a593Smuzhiyun #define TCR_CCLR_MASK (7 << 5)
71*4882a593Smuzhiyun #define TCR_CKEG_RISING (0 << 3)
72*4882a593Smuzhiyun #define TCR_CKEG_FALLING (1 << 3)
73*4882a593Smuzhiyun #define TCR_CKEG_BOTH (2 << 3)
74*4882a593Smuzhiyun #define TCR_CKEG_MASK (3 << 3)
75*4882a593Smuzhiyun /* Values 4 to 7 are channel-dependent */
76*4882a593Smuzhiyun #define TCR_TPSC_P1 (0 << 0)
77*4882a593Smuzhiyun #define TCR_TPSC_P4 (1 << 0)
78*4882a593Smuzhiyun #define TCR_TPSC_P16 (2 << 0)
79*4882a593Smuzhiyun #define TCR_TPSC_P64 (3 << 0)
80*4882a593Smuzhiyun #define TCR_TPSC_CH0_TCLKA (4 << 0)
81*4882a593Smuzhiyun #define TCR_TPSC_CH0_TCLKB (5 << 0)
82*4882a593Smuzhiyun #define TCR_TPSC_CH0_TCLKC (6 << 0)
83*4882a593Smuzhiyun #define TCR_TPSC_CH0_TCLKD (7 << 0)
84*4882a593Smuzhiyun #define TCR_TPSC_CH1_TCLKA (4 << 0)
85*4882a593Smuzhiyun #define TCR_TPSC_CH1_TCLKB (5 << 0)
86*4882a593Smuzhiyun #define TCR_TPSC_CH1_P256 (6 << 0)
87*4882a593Smuzhiyun #define TCR_TPSC_CH1_TCNT2 (7 << 0)
88*4882a593Smuzhiyun #define TCR_TPSC_CH2_TCLKA (4 << 0)
89*4882a593Smuzhiyun #define TCR_TPSC_CH2_TCLKB (5 << 0)
90*4882a593Smuzhiyun #define TCR_TPSC_CH2_TCLKC (6 << 0)
91*4882a593Smuzhiyun #define TCR_TPSC_CH2_P1024 (7 << 0)
92*4882a593Smuzhiyun #define TCR_TPSC_CH34_P256 (4 << 0)
93*4882a593Smuzhiyun #define TCR_TPSC_CH34_P1024 (5 << 0)
94*4882a593Smuzhiyun #define TCR_TPSC_CH34_TCLKA (6 << 0)
95*4882a593Smuzhiyun #define TCR_TPSC_CH34_TCLKB (7 << 0)
96*4882a593Smuzhiyun #define TCR_TPSC_MASK (7 << 0)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define TMDR_BFE (1 << 6)
99*4882a593Smuzhiyun #define TMDR_BFB (1 << 5)
100*4882a593Smuzhiyun #define TMDR_BFA (1 << 4)
101*4882a593Smuzhiyun #define TMDR_MD_NORMAL (0 << 0)
102*4882a593Smuzhiyun #define TMDR_MD_PWM_1 (2 << 0)
103*4882a593Smuzhiyun #define TMDR_MD_PWM_2 (3 << 0)
104*4882a593Smuzhiyun #define TMDR_MD_PHASE_1 (4 << 0)
105*4882a593Smuzhiyun #define TMDR_MD_PHASE_2 (5 << 0)
106*4882a593Smuzhiyun #define TMDR_MD_PHASE_3 (6 << 0)
107*4882a593Smuzhiyun #define TMDR_MD_PHASE_4 (7 << 0)
108*4882a593Smuzhiyun #define TMDR_MD_PWM_SYNC (8 << 0)
109*4882a593Smuzhiyun #define TMDR_MD_PWM_COMP_CREST (13 << 0)
110*4882a593Smuzhiyun #define TMDR_MD_PWM_COMP_TROUGH (14 << 0)
111*4882a593Smuzhiyun #define TMDR_MD_PWM_COMP_BOTH (15 << 0)
112*4882a593Smuzhiyun #define TMDR_MD_MASK (15 << 0)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define TIOC_IOCH(n) ((n) << 4)
115*4882a593Smuzhiyun #define TIOC_IOCL(n) ((n) << 0)
116*4882a593Smuzhiyun #define TIOR_OC_RETAIN (0 << 0)
117*4882a593Smuzhiyun #define TIOR_OC_0_CLEAR (1 << 0)
118*4882a593Smuzhiyun #define TIOR_OC_0_SET (2 << 0)
119*4882a593Smuzhiyun #define TIOR_OC_0_TOGGLE (3 << 0)
120*4882a593Smuzhiyun #define TIOR_OC_1_CLEAR (5 << 0)
121*4882a593Smuzhiyun #define TIOR_OC_1_SET (6 << 0)
122*4882a593Smuzhiyun #define TIOR_OC_1_TOGGLE (7 << 0)
123*4882a593Smuzhiyun #define TIOR_IC_RISING (8 << 0)
124*4882a593Smuzhiyun #define TIOR_IC_FALLING (9 << 0)
125*4882a593Smuzhiyun #define TIOR_IC_BOTH (10 << 0)
126*4882a593Smuzhiyun #define TIOR_IC_TCNT (12 << 0)
127*4882a593Smuzhiyun #define TIOR_MASK (15 << 0)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define TIER_TTGE (1 << 7)
130*4882a593Smuzhiyun #define TIER_TTGE2 (1 << 6)
131*4882a593Smuzhiyun #define TIER_TCIEU (1 << 5)
132*4882a593Smuzhiyun #define TIER_TCIEV (1 << 4)
133*4882a593Smuzhiyun #define TIER_TGIED (1 << 3)
134*4882a593Smuzhiyun #define TIER_TGIEC (1 << 2)
135*4882a593Smuzhiyun #define TIER_TGIEB (1 << 1)
136*4882a593Smuzhiyun #define TIER_TGIEA (1 << 0)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define TSR_TCFD (1 << 7)
139*4882a593Smuzhiyun #define TSR_TCFU (1 << 5)
140*4882a593Smuzhiyun #define TSR_TCFV (1 << 4)
141*4882a593Smuzhiyun #define TSR_TGFD (1 << 3)
142*4882a593Smuzhiyun #define TSR_TGFC (1 << 2)
143*4882a593Smuzhiyun #define TSR_TGFB (1 << 1)
144*4882a593Smuzhiyun #define TSR_TGFA (1 << 0)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static unsigned long mtu2_reg_offs[] = {
147*4882a593Smuzhiyun [TCR] = 0,
148*4882a593Smuzhiyun [TMDR] = 1,
149*4882a593Smuzhiyun [TIOR] = 2,
150*4882a593Smuzhiyun [TIER] = 4,
151*4882a593Smuzhiyun [TSR] = 5,
152*4882a593Smuzhiyun [TCNT] = 6,
153*4882a593Smuzhiyun [TGR] = 8,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
sh_mtu2_read(struct sh_mtu2_channel * ch,int reg_nr)156*4882a593Smuzhiyun static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun unsigned long offs;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (reg_nr == TSTR)
161*4882a593Smuzhiyun return ioread8(ch->mtu->mapbase + 0x280);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun offs = mtu2_reg_offs[reg_nr];
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if ((reg_nr == TCNT) || (reg_nr == TGR))
166*4882a593Smuzhiyun return ioread16(ch->base + offs);
167*4882a593Smuzhiyun else
168*4882a593Smuzhiyun return ioread8(ch->base + offs);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
sh_mtu2_write(struct sh_mtu2_channel * ch,int reg_nr,unsigned long value)171*4882a593Smuzhiyun static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr,
172*4882a593Smuzhiyun unsigned long value)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun unsigned long offs;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (reg_nr == TSTR)
177*4882a593Smuzhiyun return iowrite8(value, ch->mtu->mapbase + 0x280);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun offs = mtu2_reg_offs[reg_nr];
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if ((reg_nr == TCNT) || (reg_nr == TGR))
182*4882a593Smuzhiyun iowrite16(value, ch->base + offs);
183*4882a593Smuzhiyun else
184*4882a593Smuzhiyun iowrite8(value, ch->base + offs);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
sh_mtu2_start_stop_ch(struct sh_mtu2_channel * ch,int start)187*4882a593Smuzhiyun static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun unsigned long flags, value;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* start stop register shared by multiple timer channels */
192*4882a593Smuzhiyun raw_spin_lock_irqsave(&ch->mtu->lock, flags);
193*4882a593Smuzhiyun value = sh_mtu2_read(ch, TSTR);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (start)
196*4882a593Smuzhiyun value |= 1 << ch->index;
197*4882a593Smuzhiyun else
198*4882a593Smuzhiyun value &= ~(1 << ch->index);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun sh_mtu2_write(ch, TSTR, value);
201*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&ch->mtu->lock, flags);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
sh_mtu2_enable(struct sh_mtu2_channel * ch)204*4882a593Smuzhiyun static int sh_mtu2_enable(struct sh_mtu2_channel *ch)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun unsigned long periodic;
207*4882a593Smuzhiyun unsigned long rate;
208*4882a593Smuzhiyun int ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun pm_runtime_get_sync(&ch->mtu->pdev->dev);
211*4882a593Smuzhiyun dev_pm_syscore_device(&ch->mtu->pdev->dev, true);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* enable clock */
214*4882a593Smuzhiyun ret = clk_enable(ch->mtu->clk);
215*4882a593Smuzhiyun if (ret) {
216*4882a593Smuzhiyun dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n",
217*4882a593Smuzhiyun ch->index);
218*4882a593Smuzhiyun return ret;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* make sure channel is disabled */
222*4882a593Smuzhiyun sh_mtu2_start_stop_ch(ch, 0);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun rate = clk_get_rate(ch->mtu->clk) / 64;
225*4882a593Smuzhiyun periodic = (rate + HZ/2) / HZ;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * "Periodic Counter Operation"
229*4882a593Smuzhiyun * Clear on TGRA compare match, divide clock by 64.
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun sh_mtu2_write(ch, TCR, TCR_CCLR_TGRA | TCR_TPSC_P64);
232*4882a593Smuzhiyun sh_mtu2_write(ch, TIOR, TIOC_IOCH(TIOR_OC_0_CLEAR) |
233*4882a593Smuzhiyun TIOC_IOCL(TIOR_OC_0_CLEAR));
234*4882a593Smuzhiyun sh_mtu2_write(ch, TGR, periodic);
235*4882a593Smuzhiyun sh_mtu2_write(ch, TCNT, 0);
236*4882a593Smuzhiyun sh_mtu2_write(ch, TMDR, TMDR_MD_NORMAL);
237*4882a593Smuzhiyun sh_mtu2_write(ch, TIER, TIER_TGIEA);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* enable channel */
240*4882a593Smuzhiyun sh_mtu2_start_stop_ch(ch, 1);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
sh_mtu2_disable(struct sh_mtu2_channel * ch)245*4882a593Smuzhiyun static void sh_mtu2_disable(struct sh_mtu2_channel *ch)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun /* disable channel */
248*4882a593Smuzhiyun sh_mtu2_start_stop_ch(ch, 0);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* stop clock */
251*4882a593Smuzhiyun clk_disable(ch->mtu->clk);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun dev_pm_syscore_device(&ch->mtu->pdev->dev, false);
254*4882a593Smuzhiyun pm_runtime_put(&ch->mtu->pdev->dev);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
sh_mtu2_interrupt(int irq,void * dev_id)257*4882a593Smuzhiyun static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct sh_mtu2_channel *ch = dev_id;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* acknowledge interrupt */
262*4882a593Smuzhiyun sh_mtu2_read(ch, TSR);
263*4882a593Smuzhiyun sh_mtu2_write(ch, TSR, ~TSR_TGFA);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* notify clockevent layer */
266*4882a593Smuzhiyun ch->ced.event_handler(&ch->ced);
267*4882a593Smuzhiyun return IRQ_HANDLED;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
ced_to_sh_mtu2(struct clock_event_device * ced)270*4882a593Smuzhiyun static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun return container_of(ced, struct sh_mtu2_channel, ced);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
sh_mtu2_clock_event_shutdown(struct clock_event_device * ced)275*4882a593Smuzhiyun static int sh_mtu2_clock_event_shutdown(struct clock_event_device *ced)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (clockevent_state_periodic(ced))
280*4882a593Smuzhiyun sh_mtu2_disable(ch);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
sh_mtu2_clock_event_set_periodic(struct clock_event_device * ced)285*4882a593Smuzhiyun static int sh_mtu2_clock_event_set_periodic(struct clock_event_device *ced)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (clockevent_state_periodic(ced))
290*4882a593Smuzhiyun sh_mtu2_disable(ch);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun dev_info(&ch->mtu->pdev->dev, "ch%u: used for periodic clock events\n",
293*4882a593Smuzhiyun ch->index);
294*4882a593Smuzhiyun sh_mtu2_enable(ch);
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
sh_mtu2_clock_event_suspend(struct clock_event_device * ced)298*4882a593Smuzhiyun static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun dev_pm_genpd_suspend(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
sh_mtu2_clock_event_resume(struct clock_event_device * ced)303*4882a593Smuzhiyun static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun dev_pm_genpd_resume(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
sh_mtu2_register_clockevent(struct sh_mtu2_channel * ch,const char * name)308*4882a593Smuzhiyun static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch,
309*4882a593Smuzhiyun const char *name)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct clock_event_device *ced = &ch->ced;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ced->name = name;
314*4882a593Smuzhiyun ced->features = CLOCK_EVT_FEAT_PERIODIC;
315*4882a593Smuzhiyun ced->rating = 200;
316*4882a593Smuzhiyun ced->cpumask = cpu_possible_mask;
317*4882a593Smuzhiyun ced->set_state_shutdown = sh_mtu2_clock_event_shutdown;
318*4882a593Smuzhiyun ced->set_state_periodic = sh_mtu2_clock_event_set_periodic;
319*4882a593Smuzhiyun ced->suspend = sh_mtu2_clock_event_suspend;
320*4882a593Smuzhiyun ced->resume = sh_mtu2_clock_event_resume;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n",
323*4882a593Smuzhiyun ch->index);
324*4882a593Smuzhiyun clockevents_register_device(ced);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
sh_mtu2_register(struct sh_mtu2_channel * ch,const char * name)327*4882a593Smuzhiyun static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun ch->mtu->has_clockevent = true;
330*4882a593Smuzhiyun sh_mtu2_register_clockevent(ch, name);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const unsigned int sh_mtu2_channel_offsets[] = {
336*4882a593Smuzhiyun 0x300, 0x380, 0x000,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
sh_mtu2_setup_channel(struct sh_mtu2_channel * ch,unsigned int index,struct sh_mtu2_device * mtu)339*4882a593Smuzhiyun static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch, unsigned int index,
340*4882a593Smuzhiyun struct sh_mtu2_device *mtu)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun char name[6];
343*4882a593Smuzhiyun int irq;
344*4882a593Smuzhiyun int ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun ch->mtu = mtu;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun sprintf(name, "tgi%ua", index);
349*4882a593Smuzhiyun irq = platform_get_irq_byname(mtu->pdev, name);
350*4882a593Smuzhiyun if (irq < 0) {
351*4882a593Smuzhiyun /* Skip channels with no declared interrupt. */
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun ret = request_irq(irq, sh_mtu2_interrupt,
356*4882a593Smuzhiyun IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
357*4882a593Smuzhiyun dev_name(&ch->mtu->pdev->dev), ch);
358*4882a593Smuzhiyun if (ret) {
359*4882a593Smuzhiyun dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n",
360*4882a593Smuzhiyun index, irq);
361*4882a593Smuzhiyun return ret;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun ch->base = mtu->mapbase + sh_mtu2_channel_offsets[index];
365*4882a593Smuzhiyun ch->index = index;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev));
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
sh_mtu2_map_memory(struct sh_mtu2_device * mtu)370*4882a593Smuzhiyun static int sh_mtu2_map_memory(struct sh_mtu2_device *mtu)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct resource *res;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0);
375*4882a593Smuzhiyun if (!res) {
376*4882a593Smuzhiyun dev_err(&mtu->pdev->dev, "failed to get I/O memory\n");
377*4882a593Smuzhiyun return -ENXIO;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun mtu->mapbase = ioremap(res->start, resource_size(res));
381*4882a593Smuzhiyun if (mtu->mapbase == NULL)
382*4882a593Smuzhiyun return -ENXIO;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return 0;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
sh_mtu2_setup(struct sh_mtu2_device * mtu,struct platform_device * pdev)387*4882a593Smuzhiyun static int sh_mtu2_setup(struct sh_mtu2_device *mtu,
388*4882a593Smuzhiyun struct platform_device *pdev)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun unsigned int i;
391*4882a593Smuzhiyun int ret;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun mtu->pdev = pdev;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun raw_spin_lock_init(&mtu->lock);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* Get hold of clock. */
398*4882a593Smuzhiyun mtu->clk = clk_get(&mtu->pdev->dev, "fck");
399*4882a593Smuzhiyun if (IS_ERR(mtu->clk)) {
400*4882a593Smuzhiyun dev_err(&mtu->pdev->dev, "cannot get clock\n");
401*4882a593Smuzhiyun return PTR_ERR(mtu->clk);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun ret = clk_prepare(mtu->clk);
405*4882a593Smuzhiyun if (ret < 0)
406*4882a593Smuzhiyun goto err_clk_put;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Map the memory resource. */
409*4882a593Smuzhiyun ret = sh_mtu2_map_memory(mtu);
410*4882a593Smuzhiyun if (ret < 0) {
411*4882a593Smuzhiyun dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n");
412*4882a593Smuzhiyun goto err_clk_unprepare;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Allocate and setup the channels. */
416*4882a593Smuzhiyun ret = platform_irq_count(pdev);
417*4882a593Smuzhiyun if (ret < 0)
418*4882a593Smuzhiyun goto err_unmap;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun mtu->num_channels = min_t(unsigned int, ret,
421*4882a593Smuzhiyun ARRAY_SIZE(sh_mtu2_channel_offsets));
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun mtu->channels = kcalloc(mtu->num_channels, sizeof(*mtu->channels),
424*4882a593Smuzhiyun GFP_KERNEL);
425*4882a593Smuzhiyun if (mtu->channels == NULL) {
426*4882a593Smuzhiyun ret = -ENOMEM;
427*4882a593Smuzhiyun goto err_unmap;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun for (i = 0; i < mtu->num_channels; ++i) {
431*4882a593Smuzhiyun ret = sh_mtu2_setup_channel(&mtu->channels[i], i, mtu);
432*4882a593Smuzhiyun if (ret < 0)
433*4882a593Smuzhiyun goto err_unmap;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun platform_set_drvdata(pdev, mtu);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun err_unmap:
441*4882a593Smuzhiyun kfree(mtu->channels);
442*4882a593Smuzhiyun iounmap(mtu->mapbase);
443*4882a593Smuzhiyun err_clk_unprepare:
444*4882a593Smuzhiyun clk_unprepare(mtu->clk);
445*4882a593Smuzhiyun err_clk_put:
446*4882a593Smuzhiyun clk_put(mtu->clk);
447*4882a593Smuzhiyun return ret;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
sh_mtu2_probe(struct platform_device * pdev)450*4882a593Smuzhiyun static int sh_mtu2_probe(struct platform_device *pdev)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct sh_mtu2_device *mtu = platform_get_drvdata(pdev);
453*4882a593Smuzhiyun int ret;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (!is_sh_early_platform_device(pdev)) {
456*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
457*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (mtu) {
461*4882a593Smuzhiyun dev_info(&pdev->dev, "kept as earlytimer\n");
462*4882a593Smuzhiyun goto out;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun mtu = kzalloc(sizeof(*mtu), GFP_KERNEL);
466*4882a593Smuzhiyun if (mtu == NULL)
467*4882a593Smuzhiyun return -ENOMEM;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun ret = sh_mtu2_setup(mtu, pdev);
470*4882a593Smuzhiyun if (ret) {
471*4882a593Smuzhiyun kfree(mtu);
472*4882a593Smuzhiyun pm_runtime_idle(&pdev->dev);
473*4882a593Smuzhiyun return ret;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun if (is_sh_early_platform_device(pdev))
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun out:
479*4882a593Smuzhiyun if (mtu->has_clockevent)
480*4882a593Smuzhiyun pm_runtime_irq_safe(&pdev->dev);
481*4882a593Smuzhiyun else
482*4882a593Smuzhiyun pm_runtime_idle(&pdev->dev);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun return 0;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
sh_mtu2_remove(struct platform_device * pdev)487*4882a593Smuzhiyun static int sh_mtu2_remove(struct platform_device *pdev)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun return -EBUSY; /* cannot unregister clockevent */
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static const struct platform_device_id sh_mtu2_id_table[] = {
493*4882a593Smuzhiyun { "sh-mtu2", 0 },
494*4882a593Smuzhiyun { },
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, sh_mtu2_id_table);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static const struct of_device_id sh_mtu2_of_table[] __maybe_unused = {
499*4882a593Smuzhiyun { .compatible = "renesas,mtu2" },
500*4882a593Smuzhiyun { }
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sh_mtu2_of_table);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static struct platform_driver sh_mtu2_device_driver = {
505*4882a593Smuzhiyun .probe = sh_mtu2_probe,
506*4882a593Smuzhiyun .remove = sh_mtu2_remove,
507*4882a593Smuzhiyun .driver = {
508*4882a593Smuzhiyun .name = "sh_mtu2",
509*4882a593Smuzhiyun .of_match_table = of_match_ptr(sh_mtu2_of_table),
510*4882a593Smuzhiyun },
511*4882a593Smuzhiyun .id_table = sh_mtu2_id_table,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
sh_mtu2_init(void)514*4882a593Smuzhiyun static int __init sh_mtu2_init(void)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun return platform_driver_register(&sh_mtu2_device_driver);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
sh_mtu2_exit(void)519*4882a593Smuzhiyun static void __exit sh_mtu2_exit(void)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun platform_driver_unregister(&sh_mtu2_device_driver);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun #ifdef CONFIG_SUPERH
525*4882a593Smuzhiyun sh_early_platform_init("earlytimer", &sh_mtu2_device_driver);
526*4882a593Smuzhiyun #endif
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun subsys_initcall(sh_mtu2_init);
529*4882a593Smuzhiyun module_exit(sh_mtu2_exit);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun MODULE_AUTHOR("Magnus Damm");
532*4882a593Smuzhiyun MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
533*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
534