xref: /OK3568_Linux_fs/kernel/drivers/clocksource/samsung_pwm_timer.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun  *		http://www.samsung.com/
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * samsung - Common hr-timer support (s3c and s5p)
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clockchips.h>
14*4882a593Smuzhiyun #include <linux/list.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/sched_clock.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <clocksource/samsung_pwm.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * Clocksource driver
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define REG_TCFG0			0x00
31*4882a593Smuzhiyun #define REG_TCFG1			0x04
32*4882a593Smuzhiyun #define REG_TCON			0x08
33*4882a593Smuzhiyun #define REG_TINT_CSTAT			0x44
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define REG_TCNTB(chan)			(0x0c + 12 * (chan))
36*4882a593Smuzhiyun #define REG_TCMPB(chan)			(0x10 + 12 * (chan))
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define TCFG0_PRESCALER_MASK		0xff
39*4882a593Smuzhiyun #define TCFG0_PRESCALER1_SHIFT		8
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define TCFG1_SHIFT(x)	  		((x) * 4)
42*4882a593Smuzhiyun #define TCFG1_MUX_MASK	  		0xf
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * Each channel occupies 4 bits in TCON register, but there is a gap of 4
46*4882a593Smuzhiyun  * bits (one channel) after channel 0, so channels have different numbering
47*4882a593Smuzhiyun  * when accessing TCON register.
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
50*4882a593Smuzhiyun  * in its set of bits is 2 as opposed to 3 for other channels.
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun #define TCON_START(chan)		(1 << (4 * (chan) + 0))
53*4882a593Smuzhiyun #define TCON_MANUALUPDATE(chan)		(1 << (4 * (chan) + 1))
54*4882a593Smuzhiyun #define TCON_INVERT(chan)		(1 << (4 * (chan) + 2))
55*4882a593Smuzhiyun #define _TCON_AUTORELOAD(chan)		(1 << (4 * (chan) + 3))
56*4882a593Smuzhiyun #define _TCON_AUTORELOAD4(chan)		(1 << (4 * (chan) + 2))
57*4882a593Smuzhiyun #define TCON_AUTORELOAD(chan)		\
58*4882a593Smuzhiyun 	((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun DEFINE_SPINLOCK(samsung_pwm_lock);
61*4882a593Smuzhiyun EXPORT_SYMBOL(samsung_pwm_lock);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct samsung_pwm_clocksource {
64*4882a593Smuzhiyun 	void __iomem *base;
65*4882a593Smuzhiyun 	void __iomem *source_reg;
66*4882a593Smuzhiyun 	unsigned int irq[SAMSUNG_PWM_NUM];
67*4882a593Smuzhiyun 	struct samsung_pwm_variant variant;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	struct clk *timerclk;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	unsigned int event_id;
72*4882a593Smuzhiyun 	unsigned int source_id;
73*4882a593Smuzhiyun 	unsigned int tcnt_max;
74*4882a593Smuzhiyun 	unsigned int tscaler_div;
75*4882a593Smuzhiyun 	unsigned int tdiv;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	unsigned long clock_count_per_tick;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static struct samsung_pwm_clocksource pwm;
81*4882a593Smuzhiyun 
samsung_timer_set_prescale(unsigned int channel,u16 prescale)82*4882a593Smuzhiyun static void samsung_timer_set_prescale(unsigned int channel, u16 prescale)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	unsigned long flags;
85*4882a593Smuzhiyun 	u8 shift = 0;
86*4882a593Smuzhiyun 	u32 reg;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if (channel >= 2)
89*4882a593Smuzhiyun 		shift = TCFG0_PRESCALER1_SHIFT;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	spin_lock_irqsave(&samsung_pwm_lock, flags);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	reg = readl(pwm.base + REG_TCFG0);
94*4882a593Smuzhiyun 	reg &= ~(TCFG0_PRESCALER_MASK << shift);
95*4882a593Smuzhiyun 	reg |= (prescale - 1) << shift;
96*4882a593Smuzhiyun 	writel(reg, pwm.base + REG_TCFG0);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	spin_unlock_irqrestore(&samsung_pwm_lock, flags);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
samsung_timer_set_divisor(unsigned int channel,u8 divisor)101*4882a593Smuzhiyun static void samsung_timer_set_divisor(unsigned int channel, u8 divisor)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	u8 shift = TCFG1_SHIFT(channel);
104*4882a593Smuzhiyun 	unsigned long flags;
105*4882a593Smuzhiyun 	u32 reg;
106*4882a593Smuzhiyun 	u8 bits;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	bits = (fls(divisor) - 1) - pwm.variant.div_base;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	spin_lock_irqsave(&samsung_pwm_lock, flags);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	reg = readl(pwm.base + REG_TCFG1);
113*4882a593Smuzhiyun 	reg &= ~(TCFG1_MUX_MASK << shift);
114*4882a593Smuzhiyun 	reg |= bits << shift;
115*4882a593Smuzhiyun 	writel(reg, pwm.base + REG_TCFG1);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	spin_unlock_irqrestore(&samsung_pwm_lock, flags);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
samsung_time_stop(unsigned int channel)120*4882a593Smuzhiyun static void samsung_time_stop(unsigned int channel)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	unsigned long tcon;
123*4882a593Smuzhiyun 	unsigned long flags;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (channel > 0)
126*4882a593Smuzhiyun 		++channel;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	spin_lock_irqsave(&samsung_pwm_lock, flags);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	tcon = readl_relaxed(pwm.base + REG_TCON);
131*4882a593Smuzhiyun 	tcon &= ~TCON_START(channel);
132*4882a593Smuzhiyun 	writel_relaxed(tcon, pwm.base + REG_TCON);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	spin_unlock_irqrestore(&samsung_pwm_lock, flags);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
samsung_time_setup(unsigned int channel,unsigned long tcnt)137*4882a593Smuzhiyun static void samsung_time_setup(unsigned int channel, unsigned long tcnt)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	unsigned long tcon;
140*4882a593Smuzhiyun 	unsigned long flags;
141*4882a593Smuzhiyun 	unsigned int tcon_chan = channel;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (tcon_chan > 0)
144*4882a593Smuzhiyun 		++tcon_chan;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	spin_lock_irqsave(&samsung_pwm_lock, flags);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	tcon = readl_relaxed(pwm.base + REG_TCON);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	tcon &= ~(TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan));
151*4882a593Smuzhiyun 	tcon |= TCON_MANUALUPDATE(tcon_chan);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	writel_relaxed(tcnt, pwm.base + REG_TCNTB(channel));
154*4882a593Smuzhiyun 	writel_relaxed(tcnt, pwm.base + REG_TCMPB(channel));
155*4882a593Smuzhiyun 	writel_relaxed(tcon, pwm.base + REG_TCON);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	spin_unlock_irqrestore(&samsung_pwm_lock, flags);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
samsung_time_start(unsigned int channel,bool periodic)160*4882a593Smuzhiyun static void samsung_time_start(unsigned int channel, bool periodic)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	unsigned long tcon;
163*4882a593Smuzhiyun 	unsigned long flags;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (channel > 0)
166*4882a593Smuzhiyun 		++channel;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	spin_lock_irqsave(&samsung_pwm_lock, flags);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	tcon = readl_relaxed(pwm.base + REG_TCON);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	tcon &= ~TCON_MANUALUPDATE(channel);
173*4882a593Smuzhiyun 	tcon |= TCON_START(channel);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (periodic)
176*4882a593Smuzhiyun 		tcon |= TCON_AUTORELOAD(channel);
177*4882a593Smuzhiyun 	else
178*4882a593Smuzhiyun 		tcon &= ~TCON_AUTORELOAD(channel);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	writel_relaxed(tcon, pwm.base + REG_TCON);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	spin_unlock_irqrestore(&samsung_pwm_lock, flags);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
samsung_set_next_event(unsigned long cycles,struct clock_event_device * evt)185*4882a593Smuzhiyun static int samsung_set_next_event(unsigned long cycles,
186*4882a593Smuzhiyun 				struct clock_event_device *evt)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	/*
189*4882a593Smuzhiyun 	 * This check is needed to account for internal rounding
190*4882a593Smuzhiyun 	 * errors inside clockevents core, which might result in
191*4882a593Smuzhiyun 	 * passing cycles = 0, which in turn would not generate any
192*4882a593Smuzhiyun 	 * timer interrupt and hang the system.
193*4882a593Smuzhiyun 	 *
194*4882a593Smuzhiyun 	 * Another solution would be to set up the clockevent device
195*4882a593Smuzhiyun 	 * with min_delta = 2, but this would unnecessarily increase
196*4882a593Smuzhiyun 	 * the minimum sleep period.
197*4882a593Smuzhiyun 	 */
198*4882a593Smuzhiyun 	if (!cycles)
199*4882a593Smuzhiyun 		cycles = 1;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	samsung_time_setup(pwm.event_id, cycles);
202*4882a593Smuzhiyun 	samsung_time_start(pwm.event_id, false);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
samsung_shutdown(struct clock_event_device * evt)207*4882a593Smuzhiyun static int samsung_shutdown(struct clock_event_device *evt)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	samsung_time_stop(pwm.event_id);
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
samsung_set_periodic(struct clock_event_device * evt)213*4882a593Smuzhiyun static int samsung_set_periodic(struct clock_event_device *evt)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	samsung_time_stop(pwm.event_id);
216*4882a593Smuzhiyun 	samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick - 1);
217*4882a593Smuzhiyun 	samsung_time_start(pwm.event_id, true);
218*4882a593Smuzhiyun 	return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
samsung_clockevent_resume(struct clock_event_device * cev)221*4882a593Smuzhiyun static void samsung_clockevent_resume(struct clock_event_device *cev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
224*4882a593Smuzhiyun 	samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (pwm.variant.has_tint_cstat) {
227*4882a593Smuzhiyun 		u32 mask = (1 << pwm.event_id);
228*4882a593Smuzhiyun 		writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct clock_event_device time_event_device = {
233*4882a593Smuzhiyun 	.name			= "samsung_event_timer",
234*4882a593Smuzhiyun 	.features		= CLOCK_EVT_FEAT_PERIODIC |
235*4882a593Smuzhiyun 				  CLOCK_EVT_FEAT_ONESHOT,
236*4882a593Smuzhiyun 	.rating			= 200,
237*4882a593Smuzhiyun 	.set_next_event		= samsung_set_next_event,
238*4882a593Smuzhiyun 	.set_state_shutdown	= samsung_shutdown,
239*4882a593Smuzhiyun 	.set_state_periodic	= samsung_set_periodic,
240*4882a593Smuzhiyun 	.set_state_oneshot	= samsung_shutdown,
241*4882a593Smuzhiyun 	.tick_resume		= samsung_shutdown,
242*4882a593Smuzhiyun 	.resume			= samsung_clockevent_resume,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
samsung_clock_event_isr(int irq,void * dev_id)245*4882a593Smuzhiyun static irqreturn_t samsung_clock_event_isr(int irq, void *dev_id)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct clock_event_device *evt = dev_id;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (pwm.variant.has_tint_cstat) {
250*4882a593Smuzhiyun 		u32 mask = (1 << pwm.event_id);
251*4882a593Smuzhiyun 		writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	evt->event_handler(evt);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return IRQ_HANDLED;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
samsung_clockevent_init(void)259*4882a593Smuzhiyun static void __init samsung_clockevent_init(void)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	unsigned long pclk;
262*4882a593Smuzhiyun 	unsigned long clock_rate;
263*4882a593Smuzhiyun 	unsigned int irq_number;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	pclk = clk_get_rate(pwm.timerclk);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
268*4882a593Smuzhiyun 	samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
271*4882a593Smuzhiyun 	pwm.clock_count_per_tick = clock_rate / HZ;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	time_event_device.cpumask = cpumask_of(0);
274*4882a593Smuzhiyun 	clockevents_config_and_register(&time_event_device,
275*4882a593Smuzhiyun 						clock_rate, 1, pwm.tcnt_max);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	irq_number = pwm.irq[pwm.event_id];
278*4882a593Smuzhiyun 	if (request_irq(irq_number, samsung_clock_event_isr,
279*4882a593Smuzhiyun 			IRQF_TIMER | IRQF_IRQPOLL, "samsung_time_irq",
280*4882a593Smuzhiyun 			&time_event_device))
281*4882a593Smuzhiyun 		pr_err("%s: request_irq() failed\n", "samsung_time_irq");
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (pwm.variant.has_tint_cstat) {
284*4882a593Smuzhiyun 		u32 mask = (1 << pwm.event_id);
285*4882a593Smuzhiyun 		writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
samsung_clocksource_suspend(struct clocksource * cs)289*4882a593Smuzhiyun static void samsung_clocksource_suspend(struct clocksource *cs)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	samsung_time_stop(pwm.source_id);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
samsung_clocksource_resume(struct clocksource * cs)294*4882a593Smuzhiyun static void samsung_clocksource_resume(struct clocksource *cs)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
297*4882a593Smuzhiyun 	samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	samsung_time_setup(pwm.source_id, pwm.tcnt_max);
300*4882a593Smuzhiyun 	samsung_time_start(pwm.source_id, true);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
samsung_clocksource_read(struct clocksource * c)303*4882a593Smuzhiyun static u64 notrace samsung_clocksource_read(struct clocksource *c)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	return ~readl_relaxed(pwm.source_reg);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static struct clocksource samsung_clocksource = {
309*4882a593Smuzhiyun 	.name		= "samsung_clocksource_timer",
310*4882a593Smuzhiyun 	.rating		= 250,
311*4882a593Smuzhiyun 	.read		= samsung_clocksource_read,
312*4882a593Smuzhiyun 	.suspend	= samsung_clocksource_suspend,
313*4882a593Smuzhiyun 	.resume		= samsung_clocksource_resume,
314*4882a593Smuzhiyun 	.flags		= CLOCK_SOURCE_IS_CONTINUOUS,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun  * Override the global weak sched_clock symbol with this
319*4882a593Smuzhiyun  * local implementation which uses the clocksource to get some
320*4882a593Smuzhiyun  * better resolution when scheduling the kernel. We accept that
321*4882a593Smuzhiyun  * this wraps around for now, since it is just a relative time
322*4882a593Smuzhiyun  * stamp. (Inspired by U300 implementation.)
323*4882a593Smuzhiyun  */
samsung_read_sched_clock(void)324*4882a593Smuzhiyun static u64 notrace samsung_read_sched_clock(void)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	return samsung_clocksource_read(NULL);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
samsung_clocksource_init(void)329*4882a593Smuzhiyun static int __init samsung_clocksource_init(void)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	unsigned long pclk;
332*4882a593Smuzhiyun 	unsigned long clock_rate;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	pclk = clk_get_rate(pwm.timerclk);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
337*4882a593Smuzhiyun 	samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	samsung_time_setup(pwm.source_id, pwm.tcnt_max);
342*4882a593Smuzhiyun 	samsung_time_start(pwm.source_id, true);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (pwm.source_id == 4)
345*4882a593Smuzhiyun 		pwm.source_reg = pwm.base + 0x40;
346*4882a593Smuzhiyun 	else
347*4882a593Smuzhiyun 		pwm.source_reg = pwm.base + pwm.source_id * 0x0c + 0x14;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	sched_clock_register(samsung_read_sched_clock,
350*4882a593Smuzhiyun 						pwm.variant.bits, clock_rate);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	samsung_clocksource.mask = CLOCKSOURCE_MASK(pwm.variant.bits);
353*4882a593Smuzhiyun 	return clocksource_register_hz(&samsung_clocksource, clock_rate);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
samsung_timer_resources(void)356*4882a593Smuzhiyun static void __init samsung_timer_resources(void)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	clk_prepare_enable(pwm.timerclk);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	pwm.tcnt_max = (1UL << pwm.variant.bits) - 1;
361*4882a593Smuzhiyun 	if (pwm.variant.bits == 16) {
362*4882a593Smuzhiyun 		pwm.tscaler_div = 25;
363*4882a593Smuzhiyun 		pwm.tdiv = 2;
364*4882a593Smuzhiyun 	} else {
365*4882a593Smuzhiyun 		pwm.tscaler_div = 2;
366*4882a593Smuzhiyun 		pwm.tdiv = 1;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /*
371*4882a593Smuzhiyun  * PWM master driver
372*4882a593Smuzhiyun  */
_samsung_pwm_clocksource_init(void)373*4882a593Smuzhiyun static int __init _samsung_pwm_clocksource_init(void)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	u8 mask;
376*4882a593Smuzhiyun 	int channel;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	mask = ~pwm.variant.output_mask & ((1 << SAMSUNG_PWM_NUM) - 1);
379*4882a593Smuzhiyun 	channel = fls(mask) - 1;
380*4882a593Smuzhiyun 	if (channel < 0) {
381*4882a593Smuzhiyun 		pr_crit("failed to find PWM channel for clocksource\n");
382*4882a593Smuzhiyun 		return -EINVAL;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 	pwm.source_id = channel;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	mask &= ~(1 << channel);
387*4882a593Smuzhiyun 	channel = fls(mask) - 1;
388*4882a593Smuzhiyun 	if (channel < 0) {
389*4882a593Smuzhiyun 		pr_crit("failed to find PWM channel for clock event\n");
390*4882a593Smuzhiyun 		return -EINVAL;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	pwm.event_id = channel;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	samsung_timer_resources();
395*4882a593Smuzhiyun 	samsung_clockevent_init();
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return samsung_clocksource_init();
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
samsung_pwm_clocksource_init(void __iomem * base,unsigned int * irqs,struct samsung_pwm_variant * variant)400*4882a593Smuzhiyun void __init samsung_pwm_clocksource_init(void __iomem *base,
401*4882a593Smuzhiyun 			unsigned int *irqs, struct samsung_pwm_variant *variant)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	pwm.base = base;
404*4882a593Smuzhiyun 	memcpy(&pwm.variant, variant, sizeof(pwm.variant));
405*4882a593Smuzhiyun 	memcpy(pwm.irq, irqs, SAMSUNG_PWM_NUM * sizeof(*irqs));
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	pwm.timerclk = clk_get(NULL, "timers");
408*4882a593Smuzhiyun 	if (IS_ERR(pwm.timerclk))
409*4882a593Smuzhiyun 		panic("failed to get timers clock for timer");
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	_samsung_pwm_clocksource_init();
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #ifdef CONFIG_TIMER_OF
samsung_pwm_alloc(struct device_node * np,const struct samsung_pwm_variant * variant)415*4882a593Smuzhiyun static int __init samsung_pwm_alloc(struct device_node *np,
416*4882a593Smuzhiyun 				    const struct samsung_pwm_variant *variant)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct property *prop;
419*4882a593Smuzhiyun 	const __be32 *cur;
420*4882a593Smuzhiyun 	u32 val;
421*4882a593Smuzhiyun 	int i;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	memcpy(&pwm.variant, variant, sizeof(pwm.variant));
424*4882a593Smuzhiyun 	for (i = 0; i < SAMSUNG_PWM_NUM; ++i)
425*4882a593Smuzhiyun 		pwm.irq[i] = irq_of_parse_and_map(np, i);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
428*4882a593Smuzhiyun 		if (val >= SAMSUNG_PWM_NUM) {
429*4882a593Smuzhiyun 			pr_warn("%s: invalid channel index in samsung,pwm-outputs property\n", __func__);
430*4882a593Smuzhiyun 			continue;
431*4882a593Smuzhiyun 		}
432*4882a593Smuzhiyun 		pwm.variant.output_mask |= 1 << val;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	pwm.base = of_iomap(np, 0);
436*4882a593Smuzhiyun 	if (!pwm.base) {
437*4882a593Smuzhiyun 		pr_err("%s: failed to map PWM registers\n", __func__);
438*4882a593Smuzhiyun 		return -ENXIO;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	pwm.timerclk = of_clk_get_by_name(np, "timers");
442*4882a593Smuzhiyun 	if (IS_ERR(pwm.timerclk)) {
443*4882a593Smuzhiyun 		pr_crit("failed to get timers clock for timer\n");
444*4882a593Smuzhiyun 		return PTR_ERR(pwm.timerclk);
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return _samsung_pwm_clocksource_init();
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static const struct samsung_pwm_variant s3c24xx_variant = {
451*4882a593Smuzhiyun 	.bits		= 16,
452*4882a593Smuzhiyun 	.div_base	= 1,
453*4882a593Smuzhiyun 	.has_tint_cstat	= false,
454*4882a593Smuzhiyun 	.tclk_mask	= (1 << 4),
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
s3c2410_pwm_clocksource_init(struct device_node * np)457*4882a593Smuzhiyun static int __init s3c2410_pwm_clocksource_init(struct device_node *np)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	return samsung_pwm_alloc(np, &s3c24xx_variant);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun TIMER_OF_DECLARE(s3c2410_pwm, "samsung,s3c2410-pwm", s3c2410_pwm_clocksource_init);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static const struct samsung_pwm_variant s3c64xx_variant = {
464*4882a593Smuzhiyun 	.bits		= 32,
465*4882a593Smuzhiyun 	.div_base	= 0,
466*4882a593Smuzhiyun 	.has_tint_cstat	= true,
467*4882a593Smuzhiyun 	.tclk_mask	= (1 << 7) | (1 << 6) | (1 << 5),
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
s3c64xx_pwm_clocksource_init(struct device_node * np)470*4882a593Smuzhiyun static int __init s3c64xx_pwm_clocksource_init(struct device_node *np)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	return samsung_pwm_alloc(np, &s3c64xx_variant);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun TIMER_OF_DECLARE(s3c6400_pwm, "samsung,s3c6400-pwm", s3c64xx_pwm_clocksource_init);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const struct samsung_pwm_variant s5p64x0_variant = {
477*4882a593Smuzhiyun 	.bits		= 32,
478*4882a593Smuzhiyun 	.div_base	= 0,
479*4882a593Smuzhiyun 	.has_tint_cstat	= true,
480*4882a593Smuzhiyun 	.tclk_mask	= 0,
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
s5p64x0_pwm_clocksource_init(struct device_node * np)483*4882a593Smuzhiyun static int __init s5p64x0_pwm_clocksource_init(struct device_node *np)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	return samsung_pwm_alloc(np, &s5p64x0_variant);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun TIMER_OF_DECLARE(s5p6440_pwm, "samsung,s5p6440-pwm", s5p64x0_pwm_clocksource_init);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static const struct samsung_pwm_variant s5p_variant = {
490*4882a593Smuzhiyun 	.bits		= 32,
491*4882a593Smuzhiyun 	.div_base	= 0,
492*4882a593Smuzhiyun 	.has_tint_cstat	= true,
493*4882a593Smuzhiyun 	.tclk_mask	= (1 << 5),
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
s5p_pwm_clocksource_init(struct device_node * np)496*4882a593Smuzhiyun static int __init s5p_pwm_clocksource_init(struct device_node *np)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	return samsung_pwm_alloc(np, &s5p_variant);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun TIMER_OF_DECLARE(s5pc100_pwm, "samsung,s5pc100-pwm", s5p_pwm_clocksource_init);
501*4882a593Smuzhiyun #endif
502