xref: /OK3568_Linux_fs/kernel/drivers/clocksource/h8300_tpu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  H8S TPU Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright 2015 Yoshinori Sato <ysato@users.sourcefoge.jp>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/clocksource.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define TCR	0x0
20*4882a593Smuzhiyun #define TSR	0x5
21*4882a593Smuzhiyun #define TCNT	0x6
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define TCFV	0x10
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct tpu_priv {
26*4882a593Smuzhiyun 	struct clocksource cs;
27*4882a593Smuzhiyun 	void __iomem *mapbase1;
28*4882a593Smuzhiyun 	void __iomem *mapbase2;
29*4882a593Smuzhiyun 	raw_spinlock_t lock;
30*4882a593Smuzhiyun 	unsigned int cs_enabled;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
read_tcnt32(struct tpu_priv * p)33*4882a593Smuzhiyun static inline unsigned long read_tcnt32(struct tpu_priv *p)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	unsigned long tcnt;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	tcnt = ioread16be(p->mapbase1 + TCNT) << 16;
38*4882a593Smuzhiyun 	tcnt |= ioread16be(p->mapbase2 + TCNT);
39*4882a593Smuzhiyun 	return tcnt;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
tpu_get_counter(struct tpu_priv * p,unsigned long long * val)42*4882a593Smuzhiyun static int tpu_get_counter(struct tpu_priv *p, unsigned long long *val)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	unsigned long v1, v2, v3;
45*4882a593Smuzhiyun 	int o1, o2;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	o1 = ioread8(p->mapbase1 + TSR) & TCFV;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* Make sure the timer value is stable. Stolen from acpi_pm.c */
50*4882a593Smuzhiyun 	do {
51*4882a593Smuzhiyun 		o2 = o1;
52*4882a593Smuzhiyun 		v1 = read_tcnt32(p);
53*4882a593Smuzhiyun 		v2 = read_tcnt32(p);
54*4882a593Smuzhiyun 		v3 = read_tcnt32(p);
55*4882a593Smuzhiyun 		o1 = ioread8(p->mapbase1 + TSR) & TCFV;
56*4882a593Smuzhiyun 	} while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
57*4882a593Smuzhiyun 			  || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	*val = v2;
60*4882a593Smuzhiyun 	return o1;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
cs_to_priv(struct clocksource * cs)63*4882a593Smuzhiyun static inline struct tpu_priv *cs_to_priv(struct clocksource *cs)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	return container_of(cs, struct tpu_priv, cs);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
tpu_clocksource_read(struct clocksource * cs)68*4882a593Smuzhiyun static u64 tpu_clocksource_read(struct clocksource *cs)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct tpu_priv *p = cs_to_priv(cs);
71*4882a593Smuzhiyun 	unsigned long flags;
72*4882a593Smuzhiyun 	unsigned long long value;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&p->lock, flags);
75*4882a593Smuzhiyun 	if (tpu_get_counter(p, &value))
76*4882a593Smuzhiyun 		value += 0x100000000;
77*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&p->lock, flags);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return value;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
tpu_clocksource_enable(struct clocksource * cs)82*4882a593Smuzhiyun static int tpu_clocksource_enable(struct clocksource *cs)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct tpu_priv *p = cs_to_priv(cs);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	WARN_ON(p->cs_enabled);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	iowrite16be(0, p->mapbase1 + TCNT);
89*4882a593Smuzhiyun 	iowrite16be(0, p->mapbase2 + TCNT);
90*4882a593Smuzhiyun 	iowrite8(0x0f, p->mapbase1 + TCR);
91*4882a593Smuzhiyun 	iowrite8(0x03, p->mapbase2 + TCR);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	p->cs_enabled = true;
94*4882a593Smuzhiyun 	return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
tpu_clocksource_disable(struct clocksource * cs)97*4882a593Smuzhiyun static void tpu_clocksource_disable(struct clocksource *cs)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	struct tpu_priv *p = cs_to_priv(cs);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	WARN_ON(!p->cs_enabled);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	iowrite8(0, p->mapbase1 + TCR);
104*4882a593Smuzhiyun 	iowrite8(0, p->mapbase2 + TCR);
105*4882a593Smuzhiyun 	p->cs_enabled = false;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static struct tpu_priv tpu_priv = {
109*4882a593Smuzhiyun 	.cs = {
110*4882a593Smuzhiyun 		.name = "H8S_TPU",
111*4882a593Smuzhiyun 		.rating = 200,
112*4882a593Smuzhiyun 		.read = tpu_clocksource_read,
113*4882a593Smuzhiyun 		.enable = tpu_clocksource_enable,
114*4882a593Smuzhiyun 		.disable = tpu_clocksource_disable,
115*4882a593Smuzhiyun 		.mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8),
116*4882a593Smuzhiyun 		.flags = CLOCK_SOURCE_IS_CONTINUOUS,
117*4882a593Smuzhiyun 	},
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define CH_L 0
121*4882a593Smuzhiyun #define CH_H 1
122*4882a593Smuzhiyun 
h8300_tpu_init(struct device_node * node)123*4882a593Smuzhiyun static int __init h8300_tpu_init(struct device_node *node)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	void __iomem *base[2];
126*4882a593Smuzhiyun 	struct clk *clk;
127*4882a593Smuzhiyun 	int ret = -ENXIO;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	clk = of_clk_get(node, 0);
130*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
131*4882a593Smuzhiyun 		pr_err("failed to get clock for clocksource\n");
132*4882a593Smuzhiyun 		return PTR_ERR(clk);
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	base[CH_L] = of_iomap(node, CH_L);
136*4882a593Smuzhiyun 	if (!base[CH_L]) {
137*4882a593Smuzhiyun 		pr_err("failed to map registers for clocksource\n");
138*4882a593Smuzhiyun 		goto free_clk;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 	base[CH_H] = of_iomap(node, CH_H);
141*4882a593Smuzhiyun 	if (!base[CH_H]) {
142*4882a593Smuzhiyun 		pr_err("failed to map registers for clocksource\n");
143*4882a593Smuzhiyun 		goto unmap_L;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	tpu_priv.mapbase1 = base[CH_L];
147*4882a593Smuzhiyun 	tpu_priv.mapbase2 = base[CH_H];
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return clocksource_register_hz(&tpu_priv.cs, clk_get_rate(clk) / 64);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun unmap_L:
152*4882a593Smuzhiyun 	iounmap(base[CH_H]);
153*4882a593Smuzhiyun free_clk:
154*4882a593Smuzhiyun 	clk_put(clk);
155*4882a593Smuzhiyun 	return ret;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun TIMER_OF_DECLARE(h8300_tpu, "renesas,tpu", h8300_tpu_init);
159