xref: /OK3568_Linux_fs/kernel/drivers/clocksource/h8300_timer16.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  H8/300 16bit Timer driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright 2015 Yoshinori Sato <ysato@users.sourcefoge.jp>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/clocksource.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define TSTR	0
18*4882a593Smuzhiyun #define TISRC	6
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define TCR	0
21*4882a593Smuzhiyun #define TCNT	2
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define bset(b, a) iowrite8(ioread8(a) | (1 << (b)), (a))
24*4882a593Smuzhiyun #define bclr(b, a) iowrite8(ioread8(a) & ~(1 << (b)), (a))
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct timer16_priv {
27*4882a593Smuzhiyun 	struct clocksource cs;
28*4882a593Smuzhiyun 	unsigned long total_cycles;
29*4882a593Smuzhiyun 	void __iomem *mapbase;
30*4882a593Smuzhiyun 	void __iomem *mapcommon;
31*4882a593Smuzhiyun 	unsigned short cs_enabled;
32*4882a593Smuzhiyun 	unsigned char enb;
33*4882a593Smuzhiyun 	unsigned char ovf;
34*4882a593Smuzhiyun 	unsigned char ovie;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
timer16_get_counter(struct timer16_priv * p)37*4882a593Smuzhiyun static unsigned long timer16_get_counter(struct timer16_priv *p)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	unsigned short v1, v2, v3;
40*4882a593Smuzhiyun 	unsigned char  o1, o2;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	o1 = ioread8(p->mapcommon + TISRC) & p->ovf;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/* Make sure the timer value is stable. Stolen from acpi_pm.c */
45*4882a593Smuzhiyun 	do {
46*4882a593Smuzhiyun 		o2 = o1;
47*4882a593Smuzhiyun 		v1 = ioread16be(p->mapbase + TCNT);
48*4882a593Smuzhiyun 		v2 = ioread16be(p->mapbase + TCNT);
49*4882a593Smuzhiyun 		v3 = ioread16be(p->mapbase + TCNT);
50*4882a593Smuzhiyun 		o1 = ioread8(p->mapcommon + TISRC) & p->ovf;
51*4882a593Smuzhiyun 	} while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
52*4882a593Smuzhiyun 			  || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (likely(!o1))
55*4882a593Smuzhiyun 		return v2;
56*4882a593Smuzhiyun 	else
57*4882a593Smuzhiyun 		return v2 + 0x10000;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 
timer16_interrupt(int irq,void * dev_id)61*4882a593Smuzhiyun static irqreturn_t timer16_interrupt(int irq, void *dev_id)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct timer16_priv *p = (struct timer16_priv *)dev_id;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	bclr(p->ovf, p->mapcommon + TISRC);
66*4882a593Smuzhiyun 	p->total_cycles += 0x10000;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return IRQ_HANDLED;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
cs_to_priv(struct clocksource * cs)71*4882a593Smuzhiyun static inline struct timer16_priv *cs_to_priv(struct clocksource *cs)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	return container_of(cs, struct timer16_priv, cs);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
timer16_clocksource_read(struct clocksource * cs)76*4882a593Smuzhiyun static u64 timer16_clocksource_read(struct clocksource *cs)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct timer16_priv *p = cs_to_priv(cs);
79*4882a593Smuzhiyun 	unsigned long raw, value;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	value = p->total_cycles;
82*4882a593Smuzhiyun 	raw = timer16_get_counter(p);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return value + raw;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
timer16_enable(struct clocksource * cs)87*4882a593Smuzhiyun static int timer16_enable(struct clocksource *cs)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct timer16_priv *p = cs_to_priv(cs);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	WARN_ON(p->cs_enabled);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	p->total_cycles = 0;
94*4882a593Smuzhiyun 	iowrite16be(0x0000, p->mapbase + TCNT);
95*4882a593Smuzhiyun 	iowrite8(0x83, p->mapbase + TCR);
96*4882a593Smuzhiyun 	bset(p->ovie, p->mapcommon + TISRC);
97*4882a593Smuzhiyun 	bset(p->enb, p->mapcommon + TSTR);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	p->cs_enabled = true;
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
timer16_disable(struct clocksource * cs)103*4882a593Smuzhiyun static void timer16_disable(struct clocksource *cs)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct timer16_priv *p = cs_to_priv(cs);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	WARN_ON(!p->cs_enabled);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	bclr(p->ovie, p->mapcommon + TISRC);
110*4882a593Smuzhiyun 	bclr(p->enb, p->mapcommon + TSTR);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	p->cs_enabled = false;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static struct timer16_priv timer16_priv = {
116*4882a593Smuzhiyun 	.cs = {
117*4882a593Smuzhiyun 		.name = "h8300_16timer",
118*4882a593Smuzhiyun 		.rating = 200,
119*4882a593Smuzhiyun 		.read = timer16_clocksource_read,
120*4882a593Smuzhiyun 		.enable = timer16_enable,
121*4882a593Smuzhiyun 		.disable = timer16_disable,
122*4882a593Smuzhiyun 		.mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8),
123*4882a593Smuzhiyun 		.flags = CLOCK_SOURCE_IS_CONTINUOUS,
124*4882a593Smuzhiyun 	},
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define REG_CH   0
128*4882a593Smuzhiyun #define REG_COMM 1
129*4882a593Smuzhiyun 
h8300_16timer_init(struct device_node * node)130*4882a593Smuzhiyun static int __init h8300_16timer_init(struct device_node *node)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	void __iomem *base[2];
133*4882a593Smuzhiyun 	int ret, irq;
134*4882a593Smuzhiyun 	unsigned int ch;
135*4882a593Smuzhiyun 	struct clk *clk;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	clk = of_clk_get(node, 0);
138*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
139*4882a593Smuzhiyun 		pr_err("failed to get clock for clocksource\n");
140*4882a593Smuzhiyun 		return PTR_ERR(clk);
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	ret = -ENXIO;
144*4882a593Smuzhiyun 	base[REG_CH] = of_iomap(node, 0);
145*4882a593Smuzhiyun 	if (!base[REG_CH]) {
146*4882a593Smuzhiyun 		pr_err("failed to map registers for clocksource\n");
147*4882a593Smuzhiyun 		goto free_clk;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	base[REG_COMM] = of_iomap(node, 1);
151*4882a593Smuzhiyun 	if (!base[REG_COMM]) {
152*4882a593Smuzhiyun 		pr_err("failed to map registers for clocksource\n");
153*4882a593Smuzhiyun 		goto unmap_ch;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	ret = -EINVAL;
157*4882a593Smuzhiyun 	irq = irq_of_parse_and_map(node, 0);
158*4882a593Smuzhiyun 	if (!irq) {
159*4882a593Smuzhiyun 		pr_err("failed to get irq for clockevent\n");
160*4882a593Smuzhiyun 		goto unmap_comm;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	of_property_read_u32(node, "renesas,channel", &ch);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	timer16_priv.mapbase = base[REG_CH];
166*4882a593Smuzhiyun 	timer16_priv.mapcommon = base[REG_COMM];
167*4882a593Smuzhiyun 	timer16_priv.enb = ch;
168*4882a593Smuzhiyun 	timer16_priv.ovf = ch;
169*4882a593Smuzhiyun 	timer16_priv.ovie = 4 + ch;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	ret = request_irq(irq, timer16_interrupt,
172*4882a593Smuzhiyun 			  IRQF_TIMER, timer16_priv.cs.name, &timer16_priv);
173*4882a593Smuzhiyun 	if (ret < 0) {
174*4882a593Smuzhiyun 		pr_err("failed to request irq %d of clocksource\n", irq);
175*4882a593Smuzhiyun 		goto unmap_comm;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	clocksource_register_hz(&timer16_priv.cs,
179*4882a593Smuzhiyun 				clk_get_rate(clk) / 8);
180*4882a593Smuzhiyun 	return 0;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun unmap_comm:
183*4882a593Smuzhiyun 	iounmap(base[REG_COMM]);
184*4882a593Smuzhiyun unmap_ch:
185*4882a593Smuzhiyun 	iounmap(base[REG_CH]);
186*4882a593Smuzhiyun free_clk:
187*4882a593Smuzhiyun 	clk_put(clk);
188*4882a593Smuzhiyun 	return ret;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun TIMER_OF_DECLARE(h8300_16bit, "renesas,16bit-timer",
192*4882a593Smuzhiyun 			   h8300_16timer_init);
193