xref: /OK3568_Linux_fs/kernel/drivers/clocksource/exynos_mct.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* linux/arch/arm/mach-exynos4/mct.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5*4882a593Smuzhiyun  *		http://www.samsung.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Exynos4 MCT(Multi-Core Timer) support
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/clockchips.h>
15*4882a593Smuzhiyun #include <linux/cpu.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/percpu.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/clocksource.h>
22*4882a593Smuzhiyun #include <linux/sched_clock.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define EXYNOS4_MCTREG(x)		(x)
25*4882a593Smuzhiyun #define EXYNOS4_MCT_G_CNT_L		EXYNOS4_MCTREG(0x100)
26*4882a593Smuzhiyun #define EXYNOS4_MCT_G_CNT_U		EXYNOS4_MCTREG(0x104)
27*4882a593Smuzhiyun #define EXYNOS4_MCT_G_CNT_WSTAT		EXYNOS4_MCTREG(0x110)
28*4882a593Smuzhiyun #define EXYNOS4_MCT_G_COMP0_L		EXYNOS4_MCTREG(0x200)
29*4882a593Smuzhiyun #define EXYNOS4_MCT_G_COMP0_U		EXYNOS4_MCTREG(0x204)
30*4882a593Smuzhiyun #define EXYNOS4_MCT_G_COMP0_ADD_INCR	EXYNOS4_MCTREG(0x208)
31*4882a593Smuzhiyun #define EXYNOS4_MCT_G_TCON		EXYNOS4_MCTREG(0x240)
32*4882a593Smuzhiyun #define EXYNOS4_MCT_G_INT_CSTAT		EXYNOS4_MCTREG(0x244)
33*4882a593Smuzhiyun #define EXYNOS4_MCT_G_INT_ENB		EXYNOS4_MCTREG(0x248)
34*4882a593Smuzhiyun #define EXYNOS4_MCT_G_WSTAT		EXYNOS4_MCTREG(0x24C)
35*4882a593Smuzhiyun #define _EXYNOS4_MCT_L_BASE		EXYNOS4_MCTREG(0x300)
36*4882a593Smuzhiyun #define EXYNOS4_MCT_L_BASE(x)		(_EXYNOS4_MCT_L_BASE + (0x100 * x))
37*4882a593Smuzhiyun #define EXYNOS4_MCT_L_MASK		(0xffffff00)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define MCT_L_TCNTB_OFFSET		(0x00)
40*4882a593Smuzhiyun #define MCT_L_ICNTB_OFFSET		(0x08)
41*4882a593Smuzhiyun #define MCT_L_TCON_OFFSET		(0x20)
42*4882a593Smuzhiyun #define MCT_L_INT_CSTAT_OFFSET		(0x30)
43*4882a593Smuzhiyun #define MCT_L_INT_ENB_OFFSET		(0x34)
44*4882a593Smuzhiyun #define MCT_L_WSTAT_OFFSET		(0x40)
45*4882a593Smuzhiyun #define MCT_G_TCON_START		(1 << 8)
46*4882a593Smuzhiyun #define MCT_G_TCON_COMP0_AUTO_INC	(1 << 1)
47*4882a593Smuzhiyun #define MCT_G_TCON_COMP0_ENABLE		(1 << 0)
48*4882a593Smuzhiyun #define MCT_L_TCON_INTERVAL_MODE	(1 << 2)
49*4882a593Smuzhiyun #define MCT_L_TCON_INT_START		(1 << 1)
50*4882a593Smuzhiyun #define MCT_L_TCON_TIMER_START		(1 << 0)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define TICK_BASE_CNT	1
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun enum {
55*4882a593Smuzhiyun 	MCT_INT_SPI,
56*4882a593Smuzhiyun 	MCT_INT_PPI
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun enum {
60*4882a593Smuzhiyun 	MCT_G0_IRQ,
61*4882a593Smuzhiyun 	MCT_G1_IRQ,
62*4882a593Smuzhiyun 	MCT_G2_IRQ,
63*4882a593Smuzhiyun 	MCT_G3_IRQ,
64*4882a593Smuzhiyun 	MCT_L0_IRQ,
65*4882a593Smuzhiyun 	MCT_L1_IRQ,
66*4882a593Smuzhiyun 	MCT_L2_IRQ,
67*4882a593Smuzhiyun 	MCT_L3_IRQ,
68*4882a593Smuzhiyun 	MCT_L4_IRQ,
69*4882a593Smuzhiyun 	MCT_L5_IRQ,
70*4882a593Smuzhiyun 	MCT_L6_IRQ,
71*4882a593Smuzhiyun 	MCT_L7_IRQ,
72*4882a593Smuzhiyun 	MCT_NR_IRQS,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static void __iomem *reg_base;
76*4882a593Smuzhiyun static unsigned long clk_rate;
77*4882a593Smuzhiyun static unsigned int mct_int_type;
78*4882a593Smuzhiyun static int mct_irqs[MCT_NR_IRQS];
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct mct_clock_event_device {
81*4882a593Smuzhiyun 	struct clock_event_device evt;
82*4882a593Smuzhiyun 	unsigned long base;
83*4882a593Smuzhiyun 	char name[10];
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
exynos4_mct_write(unsigned int value,unsigned long offset)86*4882a593Smuzhiyun static void exynos4_mct_write(unsigned int value, unsigned long offset)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	unsigned long stat_addr;
89*4882a593Smuzhiyun 	u32 mask;
90*4882a593Smuzhiyun 	u32 i;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	writel_relaxed(value, reg_base + offset);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (likely(offset >= EXYNOS4_MCT_L_BASE(0))) {
95*4882a593Smuzhiyun 		stat_addr = (offset & EXYNOS4_MCT_L_MASK) + MCT_L_WSTAT_OFFSET;
96*4882a593Smuzhiyun 		switch (offset & ~EXYNOS4_MCT_L_MASK) {
97*4882a593Smuzhiyun 		case MCT_L_TCON_OFFSET:
98*4882a593Smuzhiyun 			mask = 1 << 3;		/* L_TCON write status */
99*4882a593Smuzhiyun 			break;
100*4882a593Smuzhiyun 		case MCT_L_ICNTB_OFFSET:
101*4882a593Smuzhiyun 			mask = 1 << 1;		/* L_ICNTB write status */
102*4882a593Smuzhiyun 			break;
103*4882a593Smuzhiyun 		case MCT_L_TCNTB_OFFSET:
104*4882a593Smuzhiyun 			mask = 1 << 0;		/* L_TCNTB write status */
105*4882a593Smuzhiyun 			break;
106*4882a593Smuzhiyun 		default:
107*4882a593Smuzhiyun 			return;
108*4882a593Smuzhiyun 		}
109*4882a593Smuzhiyun 	} else {
110*4882a593Smuzhiyun 		switch (offset) {
111*4882a593Smuzhiyun 		case EXYNOS4_MCT_G_TCON:
112*4882a593Smuzhiyun 			stat_addr = EXYNOS4_MCT_G_WSTAT;
113*4882a593Smuzhiyun 			mask = 1 << 16;		/* G_TCON write status */
114*4882a593Smuzhiyun 			break;
115*4882a593Smuzhiyun 		case EXYNOS4_MCT_G_COMP0_L:
116*4882a593Smuzhiyun 			stat_addr = EXYNOS4_MCT_G_WSTAT;
117*4882a593Smuzhiyun 			mask = 1 << 0;		/* G_COMP0_L write status */
118*4882a593Smuzhiyun 			break;
119*4882a593Smuzhiyun 		case EXYNOS4_MCT_G_COMP0_U:
120*4882a593Smuzhiyun 			stat_addr = EXYNOS4_MCT_G_WSTAT;
121*4882a593Smuzhiyun 			mask = 1 << 1;		/* G_COMP0_U write status */
122*4882a593Smuzhiyun 			break;
123*4882a593Smuzhiyun 		case EXYNOS4_MCT_G_COMP0_ADD_INCR:
124*4882a593Smuzhiyun 			stat_addr = EXYNOS4_MCT_G_WSTAT;
125*4882a593Smuzhiyun 			mask = 1 << 2;		/* G_COMP0_ADD_INCR w status */
126*4882a593Smuzhiyun 			break;
127*4882a593Smuzhiyun 		case EXYNOS4_MCT_G_CNT_L:
128*4882a593Smuzhiyun 			stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
129*4882a593Smuzhiyun 			mask = 1 << 0;		/* G_CNT_L write status */
130*4882a593Smuzhiyun 			break;
131*4882a593Smuzhiyun 		case EXYNOS4_MCT_G_CNT_U:
132*4882a593Smuzhiyun 			stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
133*4882a593Smuzhiyun 			mask = 1 << 1;		/* G_CNT_U write status */
134*4882a593Smuzhiyun 			break;
135*4882a593Smuzhiyun 		default:
136*4882a593Smuzhiyun 			return;
137*4882a593Smuzhiyun 		}
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* Wait maximum 1 ms until written values are applied */
141*4882a593Smuzhiyun 	for (i = 0; i < loops_per_jiffy / 1000 * HZ; i++)
142*4882a593Smuzhiyun 		if (readl_relaxed(reg_base + stat_addr) & mask) {
143*4882a593Smuzhiyun 			writel_relaxed(mask, reg_base + stat_addr);
144*4882a593Smuzhiyun 			return;
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	panic("MCT hangs after writing %d (offset:0x%lx)\n", value, offset);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Clocksource handling */
exynos4_mct_frc_start(void)151*4882a593Smuzhiyun static void exynos4_mct_frc_start(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	u32 reg;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	reg = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
156*4882a593Smuzhiyun 	reg |= MCT_G_TCON_START;
157*4882a593Smuzhiyun 	exynos4_mct_write(reg, EXYNOS4_MCT_G_TCON);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /**
161*4882a593Smuzhiyun  * exynos4_read_count_64 - Read all 64-bits of the global counter
162*4882a593Smuzhiyun  *
163*4882a593Smuzhiyun  * This will read all 64-bits of the global counter taking care to make sure
164*4882a593Smuzhiyun  * that the upper and lower half match.  Note that reading the MCT can be quite
165*4882a593Smuzhiyun  * slow (hundreds of nanoseconds) so you should use the 32-bit (lower half
166*4882a593Smuzhiyun  * only) version when possible.
167*4882a593Smuzhiyun  *
168*4882a593Smuzhiyun  * Returns the number of cycles in the global counter.
169*4882a593Smuzhiyun  */
exynos4_read_count_64(void)170*4882a593Smuzhiyun static u64 exynos4_read_count_64(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	unsigned int lo, hi;
173*4882a593Smuzhiyun 	u32 hi2 = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_U);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	do {
176*4882a593Smuzhiyun 		hi = hi2;
177*4882a593Smuzhiyun 		lo = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_L);
178*4882a593Smuzhiyun 		hi2 = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_U);
179*4882a593Smuzhiyun 	} while (hi != hi2);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return ((u64)hi << 32) | lo;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /**
185*4882a593Smuzhiyun  * exynos4_read_count_32 - Read the lower 32-bits of the global counter
186*4882a593Smuzhiyun  *
187*4882a593Smuzhiyun  * This will read just the lower 32-bits of the global counter.  This is marked
188*4882a593Smuzhiyun  * as notrace so it can be used by the scheduler clock.
189*4882a593Smuzhiyun  *
190*4882a593Smuzhiyun  * Returns the number of cycles in the global counter (lower 32 bits).
191*4882a593Smuzhiyun  */
exynos4_read_count_32(void)192*4882a593Smuzhiyun static u32 notrace exynos4_read_count_32(void)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	return readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_L);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
exynos4_frc_read(struct clocksource * cs)197*4882a593Smuzhiyun static u64 exynos4_frc_read(struct clocksource *cs)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	return exynos4_read_count_32();
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
exynos4_frc_resume(struct clocksource * cs)202*4882a593Smuzhiyun static void exynos4_frc_resume(struct clocksource *cs)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	exynos4_mct_frc_start();
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct clocksource mct_frc = {
208*4882a593Smuzhiyun 	.name		= "mct-frc",
209*4882a593Smuzhiyun 	.rating		= 450,	/* use value higher than ARM arch timer */
210*4882a593Smuzhiyun 	.read		= exynos4_frc_read,
211*4882a593Smuzhiyun 	.mask		= CLOCKSOURCE_MASK(32),
212*4882a593Smuzhiyun 	.flags		= CLOCK_SOURCE_IS_CONTINUOUS,
213*4882a593Smuzhiyun 	.resume		= exynos4_frc_resume,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
exynos4_read_sched_clock(void)216*4882a593Smuzhiyun static u64 notrace exynos4_read_sched_clock(void)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	return exynos4_read_count_32();
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #if defined(CONFIG_ARM)
222*4882a593Smuzhiyun static struct delay_timer exynos4_delay_timer;
223*4882a593Smuzhiyun 
exynos4_read_current_timer(void)224*4882a593Smuzhiyun static cycles_t exynos4_read_current_timer(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	BUILD_BUG_ON_MSG(sizeof(cycles_t) != sizeof(u32),
227*4882a593Smuzhiyun 			 "cycles_t needs to move to 32-bit for ARM64 usage");
228*4882a593Smuzhiyun 	return exynos4_read_count_32();
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun #endif
231*4882a593Smuzhiyun 
exynos4_clocksource_init(void)232*4882a593Smuzhiyun static int __init exynos4_clocksource_init(void)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	exynos4_mct_frc_start();
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #if defined(CONFIG_ARM)
237*4882a593Smuzhiyun 	exynos4_delay_timer.read_current_timer = &exynos4_read_current_timer;
238*4882a593Smuzhiyun 	exynos4_delay_timer.freq = clk_rate;
239*4882a593Smuzhiyun 	register_current_timer_delay(&exynos4_delay_timer);
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (clocksource_register_hz(&mct_frc, clk_rate))
243*4882a593Smuzhiyun 		panic("%s: can't register clocksource\n", mct_frc.name);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	sched_clock_register(exynos4_read_sched_clock, 32, clk_rate);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
exynos4_mct_comp0_stop(void)250*4882a593Smuzhiyun static void exynos4_mct_comp0_stop(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	unsigned int tcon;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	tcon = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
255*4882a593Smuzhiyun 	tcon &= ~(MCT_G_TCON_COMP0_ENABLE | MCT_G_TCON_COMP0_AUTO_INC);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	exynos4_mct_write(tcon, EXYNOS4_MCT_G_TCON);
258*4882a593Smuzhiyun 	exynos4_mct_write(0, EXYNOS4_MCT_G_INT_ENB);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
exynos4_mct_comp0_start(bool periodic,unsigned long cycles)261*4882a593Smuzhiyun static void exynos4_mct_comp0_start(bool periodic, unsigned long cycles)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	unsigned int tcon;
264*4882a593Smuzhiyun 	u64 comp_cycle;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	tcon = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (periodic) {
269*4882a593Smuzhiyun 		tcon |= MCT_G_TCON_COMP0_AUTO_INC;
270*4882a593Smuzhiyun 		exynos4_mct_write(cycles, EXYNOS4_MCT_G_COMP0_ADD_INCR);
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	comp_cycle = exynos4_read_count_64() + cycles;
274*4882a593Smuzhiyun 	exynos4_mct_write((u32)comp_cycle, EXYNOS4_MCT_G_COMP0_L);
275*4882a593Smuzhiyun 	exynos4_mct_write((u32)(comp_cycle >> 32), EXYNOS4_MCT_G_COMP0_U);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_ENB);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	tcon |= MCT_G_TCON_COMP0_ENABLE;
280*4882a593Smuzhiyun 	exynos4_mct_write(tcon , EXYNOS4_MCT_G_TCON);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
exynos4_comp_set_next_event(unsigned long cycles,struct clock_event_device * evt)283*4882a593Smuzhiyun static int exynos4_comp_set_next_event(unsigned long cycles,
284*4882a593Smuzhiyun 				       struct clock_event_device *evt)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	exynos4_mct_comp0_start(false, cycles);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
mct_set_state_shutdown(struct clock_event_device * evt)291*4882a593Smuzhiyun static int mct_set_state_shutdown(struct clock_event_device *evt)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	exynos4_mct_comp0_stop();
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
mct_set_state_periodic(struct clock_event_device * evt)297*4882a593Smuzhiyun static int mct_set_state_periodic(struct clock_event_device *evt)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	unsigned long cycles_per_jiffy;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	cycles_per_jiffy = (((unsigned long long)NSEC_PER_SEC / HZ * evt->mult)
302*4882a593Smuzhiyun 			    >> evt->shift);
303*4882a593Smuzhiyun 	exynos4_mct_comp0_stop();
304*4882a593Smuzhiyun 	exynos4_mct_comp0_start(true, cycles_per_jiffy);
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static struct clock_event_device mct_comp_device = {
309*4882a593Smuzhiyun 	.name			= "mct-comp",
310*4882a593Smuzhiyun 	.features		= CLOCK_EVT_FEAT_PERIODIC |
311*4882a593Smuzhiyun 				  CLOCK_EVT_FEAT_ONESHOT,
312*4882a593Smuzhiyun 	.rating			= 250,
313*4882a593Smuzhiyun 	.set_next_event		= exynos4_comp_set_next_event,
314*4882a593Smuzhiyun 	.set_state_periodic	= mct_set_state_periodic,
315*4882a593Smuzhiyun 	.set_state_shutdown	= mct_set_state_shutdown,
316*4882a593Smuzhiyun 	.set_state_oneshot	= mct_set_state_shutdown,
317*4882a593Smuzhiyun 	.set_state_oneshot_stopped = mct_set_state_shutdown,
318*4882a593Smuzhiyun 	.tick_resume		= mct_set_state_shutdown,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
exynos4_mct_comp_isr(int irq,void * dev_id)321*4882a593Smuzhiyun static irqreturn_t exynos4_mct_comp_isr(int irq, void *dev_id)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct clock_event_device *evt = dev_id;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_CSTAT);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	evt->event_handler(evt);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return IRQ_HANDLED;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
exynos4_clockevent_init(void)332*4882a593Smuzhiyun static int exynos4_clockevent_init(void)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	mct_comp_device.cpumask = cpumask_of(0);
335*4882a593Smuzhiyun 	clockevents_config_and_register(&mct_comp_device, clk_rate,
336*4882a593Smuzhiyun 					0xf, 0xffffffff);
337*4882a593Smuzhiyun 	if (request_irq(mct_irqs[MCT_G0_IRQ], exynos4_mct_comp_isr,
338*4882a593Smuzhiyun 			IRQF_TIMER | IRQF_IRQPOLL, "mct_comp_irq",
339*4882a593Smuzhiyun 			&mct_comp_device))
340*4882a593Smuzhiyun 		pr_err("%s: request_irq() failed\n", "mct_comp_irq");
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun static DEFINE_PER_CPU(struct mct_clock_event_device, percpu_mct_tick);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /* Clock event handling */
exynos4_mct_tick_stop(struct mct_clock_event_device * mevt)348*4882a593Smuzhiyun static void exynos4_mct_tick_stop(struct mct_clock_event_device *mevt)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	unsigned long tmp;
351*4882a593Smuzhiyun 	unsigned long mask = MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START;
352*4882a593Smuzhiyun 	unsigned long offset = mevt->base + MCT_L_TCON_OFFSET;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	tmp = readl_relaxed(reg_base + offset);
355*4882a593Smuzhiyun 	if (tmp & mask) {
356*4882a593Smuzhiyun 		tmp &= ~mask;
357*4882a593Smuzhiyun 		exynos4_mct_write(tmp, offset);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
exynos4_mct_tick_start(unsigned long cycles,struct mct_clock_event_device * mevt)361*4882a593Smuzhiyun static void exynos4_mct_tick_start(unsigned long cycles,
362*4882a593Smuzhiyun 				   struct mct_clock_event_device *mevt)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	unsigned long tmp;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	exynos4_mct_tick_stop(mevt);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	tmp = (1 << 31) | cycles;	/* MCT_L_UPDATE_ICNTB */
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* update interrupt count buffer */
371*4882a593Smuzhiyun 	exynos4_mct_write(tmp, mevt->base + MCT_L_ICNTB_OFFSET);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* enable MCT tick interrupt */
374*4882a593Smuzhiyun 	exynos4_mct_write(0x1, mevt->base + MCT_L_INT_ENB_OFFSET);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	tmp = readl_relaxed(reg_base + mevt->base + MCT_L_TCON_OFFSET);
377*4882a593Smuzhiyun 	tmp |= MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START |
378*4882a593Smuzhiyun 	       MCT_L_TCON_INTERVAL_MODE;
379*4882a593Smuzhiyun 	exynos4_mct_write(tmp, mevt->base + MCT_L_TCON_OFFSET);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
exynos4_mct_tick_clear(struct mct_clock_event_device * mevt)382*4882a593Smuzhiyun static void exynos4_mct_tick_clear(struct mct_clock_event_device *mevt)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	/* Clear the MCT tick interrupt */
385*4882a593Smuzhiyun 	if (readl_relaxed(reg_base + mevt->base + MCT_L_INT_CSTAT_OFFSET) & 1)
386*4882a593Smuzhiyun 		exynos4_mct_write(0x1, mevt->base + MCT_L_INT_CSTAT_OFFSET);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
exynos4_tick_set_next_event(unsigned long cycles,struct clock_event_device * evt)389*4882a593Smuzhiyun static int exynos4_tick_set_next_event(unsigned long cycles,
390*4882a593Smuzhiyun 				       struct clock_event_device *evt)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct mct_clock_event_device *mevt;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	mevt = container_of(evt, struct mct_clock_event_device, evt);
395*4882a593Smuzhiyun 	exynos4_mct_tick_start(cycles, mevt);
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
set_state_shutdown(struct clock_event_device * evt)399*4882a593Smuzhiyun static int set_state_shutdown(struct clock_event_device *evt)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct mct_clock_event_device *mevt;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	mevt = container_of(evt, struct mct_clock_event_device, evt);
404*4882a593Smuzhiyun 	exynos4_mct_tick_stop(mevt);
405*4882a593Smuzhiyun 	exynos4_mct_tick_clear(mevt);
406*4882a593Smuzhiyun 	return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
set_state_periodic(struct clock_event_device * evt)409*4882a593Smuzhiyun static int set_state_periodic(struct clock_event_device *evt)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	struct mct_clock_event_device *mevt;
412*4882a593Smuzhiyun 	unsigned long cycles_per_jiffy;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	mevt = container_of(evt, struct mct_clock_event_device, evt);
415*4882a593Smuzhiyun 	cycles_per_jiffy = (((unsigned long long)NSEC_PER_SEC / HZ * evt->mult)
416*4882a593Smuzhiyun 			    >> evt->shift);
417*4882a593Smuzhiyun 	exynos4_mct_tick_stop(mevt);
418*4882a593Smuzhiyun 	exynos4_mct_tick_start(cycles_per_jiffy, mevt);
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
exynos4_mct_tick_isr(int irq,void * dev_id)422*4882a593Smuzhiyun static irqreturn_t exynos4_mct_tick_isr(int irq, void *dev_id)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct mct_clock_event_device *mevt = dev_id;
425*4882a593Smuzhiyun 	struct clock_event_device *evt = &mevt->evt;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/*
428*4882a593Smuzhiyun 	 * This is for supporting oneshot mode.
429*4882a593Smuzhiyun 	 * Mct would generate interrupt periodically
430*4882a593Smuzhiyun 	 * without explicit stopping.
431*4882a593Smuzhiyun 	 */
432*4882a593Smuzhiyun 	if (!clockevent_state_periodic(&mevt->evt))
433*4882a593Smuzhiyun 		exynos4_mct_tick_stop(mevt);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	exynos4_mct_tick_clear(mevt);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	evt->event_handler(evt);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return IRQ_HANDLED;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
exynos4_mct_starting_cpu(unsigned int cpu)442*4882a593Smuzhiyun static int exynos4_mct_starting_cpu(unsigned int cpu)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct mct_clock_event_device *mevt =
445*4882a593Smuzhiyun 		per_cpu_ptr(&percpu_mct_tick, cpu);
446*4882a593Smuzhiyun 	struct clock_event_device *evt = &mevt->evt;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	mevt->base = EXYNOS4_MCT_L_BASE(cpu);
449*4882a593Smuzhiyun 	snprintf(mevt->name, sizeof(mevt->name), "mct_tick%d", cpu);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	evt->name = mevt->name;
452*4882a593Smuzhiyun 	evt->cpumask = cpumask_of(cpu);
453*4882a593Smuzhiyun 	evt->set_next_event = exynos4_tick_set_next_event;
454*4882a593Smuzhiyun 	evt->set_state_periodic = set_state_periodic;
455*4882a593Smuzhiyun 	evt->set_state_shutdown = set_state_shutdown;
456*4882a593Smuzhiyun 	evt->set_state_oneshot = set_state_shutdown;
457*4882a593Smuzhiyun 	evt->set_state_oneshot_stopped = set_state_shutdown;
458*4882a593Smuzhiyun 	evt->tick_resume = set_state_shutdown;
459*4882a593Smuzhiyun 	evt->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
460*4882a593Smuzhiyun 	evt->rating = 500;	/* use value higher than ARM arch timer */
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	exynos4_mct_write(TICK_BASE_CNT, mevt->base + MCT_L_TCNTB_OFFSET);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (mct_int_type == MCT_INT_SPI) {
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		if (evt->irq == -1)
467*4882a593Smuzhiyun 			return -EIO;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		irq_force_affinity(evt->irq, cpumask_of(cpu));
470*4882a593Smuzhiyun 		enable_irq(evt->irq);
471*4882a593Smuzhiyun 	} else {
472*4882a593Smuzhiyun 		enable_percpu_irq(mct_irqs[MCT_L0_IRQ], 0);
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 	clockevents_config_and_register(evt, clk_rate / (TICK_BASE_CNT + 1),
475*4882a593Smuzhiyun 					0xf, 0x7fffffff);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	return 0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
exynos4_mct_dying_cpu(unsigned int cpu)480*4882a593Smuzhiyun static int exynos4_mct_dying_cpu(unsigned int cpu)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct mct_clock_event_device *mevt =
483*4882a593Smuzhiyun 		per_cpu_ptr(&percpu_mct_tick, cpu);
484*4882a593Smuzhiyun 	struct clock_event_device *evt = &mevt->evt;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	evt->set_state_shutdown(evt);
487*4882a593Smuzhiyun 	if (mct_int_type == MCT_INT_SPI) {
488*4882a593Smuzhiyun 		if (evt->irq != -1)
489*4882a593Smuzhiyun 			disable_irq_nosync(evt->irq);
490*4882a593Smuzhiyun 		exynos4_mct_write(0x1, mevt->base + MCT_L_INT_CSTAT_OFFSET);
491*4882a593Smuzhiyun 	} else {
492*4882a593Smuzhiyun 		disable_percpu_irq(mct_irqs[MCT_L0_IRQ]);
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 	return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
exynos4_timer_resources(struct device_node * np)497*4882a593Smuzhiyun static int __init exynos4_timer_resources(struct device_node *np)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct clk *mct_clk, *tick_clk;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
502*4882a593Smuzhiyun 	if (!reg_base)
503*4882a593Smuzhiyun 		panic("%s: unable to ioremap mct address space\n", __func__);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	tick_clk = of_clk_get_by_name(np, "fin_pll");
506*4882a593Smuzhiyun 	if (IS_ERR(tick_clk))
507*4882a593Smuzhiyun 		panic("%s: unable to determine tick clock rate\n", __func__);
508*4882a593Smuzhiyun 	clk_rate = clk_get_rate(tick_clk);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	mct_clk = of_clk_get_by_name(np, "mct");
511*4882a593Smuzhiyun 	if (IS_ERR(mct_clk))
512*4882a593Smuzhiyun 		panic("%s: unable to retrieve mct clock instance\n", __func__);
513*4882a593Smuzhiyun 	clk_prepare_enable(mct_clk);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
exynos4_timer_interrupts(struct device_node * np,unsigned int int_type)518*4882a593Smuzhiyun static int __init exynos4_timer_interrupts(struct device_node *np,
519*4882a593Smuzhiyun 					   unsigned int int_type)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	int nr_irqs, i, err, cpu;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	mct_int_type = int_type;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	/* This driver uses only one global timer interrupt */
526*4882a593Smuzhiyun 	mct_irqs[MCT_G0_IRQ] = irq_of_parse_and_map(np, MCT_G0_IRQ);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/*
529*4882a593Smuzhiyun 	 * Find out the number of local irqs specified. The local
530*4882a593Smuzhiyun 	 * timer irqs are specified after the four global timer
531*4882a593Smuzhiyun 	 * irqs are specified.
532*4882a593Smuzhiyun 	 */
533*4882a593Smuzhiyun 	nr_irqs = of_irq_count(np);
534*4882a593Smuzhiyun 	if (nr_irqs > ARRAY_SIZE(mct_irqs)) {
535*4882a593Smuzhiyun 		pr_err("exynos-mct: too many (%d) interrupts configured in DT\n",
536*4882a593Smuzhiyun 			nr_irqs);
537*4882a593Smuzhiyun 		nr_irqs = ARRAY_SIZE(mct_irqs);
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 	for (i = MCT_L0_IRQ; i < nr_irqs; i++)
540*4882a593Smuzhiyun 		mct_irqs[i] = irq_of_parse_and_map(np, i);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (mct_int_type == MCT_INT_PPI) {
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 		err = request_percpu_irq(mct_irqs[MCT_L0_IRQ],
545*4882a593Smuzhiyun 					 exynos4_mct_tick_isr, "MCT",
546*4882a593Smuzhiyun 					 &percpu_mct_tick);
547*4882a593Smuzhiyun 		WARN(err, "MCT: can't request IRQ %d (%d)\n",
548*4882a593Smuzhiyun 		     mct_irqs[MCT_L0_IRQ], err);
549*4882a593Smuzhiyun 	} else {
550*4882a593Smuzhiyun 		for_each_possible_cpu(cpu) {
551*4882a593Smuzhiyun 			int mct_irq;
552*4882a593Smuzhiyun 			struct mct_clock_event_device *pcpu_mevt =
553*4882a593Smuzhiyun 				per_cpu_ptr(&percpu_mct_tick, cpu);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 			pcpu_mevt->evt.irq = -1;
556*4882a593Smuzhiyun 			if (MCT_L0_IRQ + cpu >= ARRAY_SIZE(mct_irqs))
557*4882a593Smuzhiyun 				break;
558*4882a593Smuzhiyun 			mct_irq = mct_irqs[MCT_L0_IRQ + cpu];
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 			irq_set_status_flags(mct_irq, IRQ_NOAUTOEN);
561*4882a593Smuzhiyun 			if (request_irq(mct_irq,
562*4882a593Smuzhiyun 					exynos4_mct_tick_isr,
563*4882a593Smuzhiyun 					IRQF_TIMER | IRQF_NOBALANCING,
564*4882a593Smuzhiyun 					pcpu_mevt->name, pcpu_mevt)) {
565*4882a593Smuzhiyun 				pr_err("exynos-mct: cannot register IRQ (cpu%d)\n",
566*4882a593Smuzhiyun 									cpu);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 				continue;
569*4882a593Smuzhiyun 			}
570*4882a593Smuzhiyun 			pcpu_mevt->evt.irq = mct_irq;
571*4882a593Smuzhiyun 		}
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* Install hotplug callbacks which configure the timer on this CPU */
575*4882a593Smuzhiyun 	err = cpuhp_setup_state(CPUHP_AP_EXYNOS4_MCT_TIMER_STARTING,
576*4882a593Smuzhiyun 				"clockevents/exynos4/mct_timer:starting",
577*4882a593Smuzhiyun 				exynos4_mct_starting_cpu,
578*4882a593Smuzhiyun 				exynos4_mct_dying_cpu);
579*4882a593Smuzhiyun 	if (err)
580*4882a593Smuzhiyun 		goto out_irq;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return 0;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun out_irq:
585*4882a593Smuzhiyun 	if (mct_int_type == MCT_INT_PPI) {
586*4882a593Smuzhiyun 		free_percpu_irq(mct_irqs[MCT_L0_IRQ], &percpu_mct_tick);
587*4882a593Smuzhiyun 	} else {
588*4882a593Smuzhiyun 		for_each_possible_cpu(cpu) {
589*4882a593Smuzhiyun 			struct mct_clock_event_device *pcpu_mevt =
590*4882a593Smuzhiyun 				per_cpu_ptr(&percpu_mct_tick, cpu);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 			if (pcpu_mevt->evt.irq != -1) {
593*4882a593Smuzhiyun 				free_irq(pcpu_mevt->evt.irq, pcpu_mevt);
594*4882a593Smuzhiyun 				pcpu_mevt->evt.irq = -1;
595*4882a593Smuzhiyun 			}
596*4882a593Smuzhiyun 		}
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 	return err;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
mct_init_dt(struct device_node * np,unsigned int int_type)601*4882a593Smuzhiyun static int __init mct_init_dt(struct device_node *np, unsigned int int_type)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	int ret;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	ret = exynos4_timer_resources(np);
606*4882a593Smuzhiyun 	if (ret)
607*4882a593Smuzhiyun 		return ret;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	ret = exynos4_timer_interrupts(np, int_type);
610*4882a593Smuzhiyun 	if (ret)
611*4882a593Smuzhiyun 		return ret;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	ret = exynos4_clocksource_init();
614*4882a593Smuzhiyun 	if (ret)
615*4882a593Smuzhiyun 		return ret;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return exynos4_clockevent_init();
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 
mct_init_spi(struct device_node * np)621*4882a593Smuzhiyun static int __init mct_init_spi(struct device_node *np)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	return mct_init_dt(np, MCT_INT_SPI);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
mct_init_ppi(struct device_node * np)626*4882a593Smuzhiyun static int __init mct_init_ppi(struct device_node *np)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	return mct_init_dt(np, MCT_INT_PPI);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun TIMER_OF_DECLARE(exynos4210, "samsung,exynos4210-mct", mct_init_spi);
631*4882a593Smuzhiyun TIMER_OF_DECLARE(exynos4412, "samsung,exynos4412-mct", mct_init_ppi);
632