1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2012 Altera Corporation
4*4882a593Smuzhiyun * Copyright (c) 2011 Picochip Ltd., Jamie Iles
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Modified from mach-picoxcell/time.c
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/dw_apb_timer.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/reset.h>
15*4882a593Smuzhiyun #include <linux/sched_clock.h>
16*4882a593Smuzhiyun
timer_get_base_and_rate(struct device_node * np,void __iomem ** base,u32 * rate)17*4882a593Smuzhiyun static void __init timer_get_base_and_rate(struct device_node *np,
18*4882a593Smuzhiyun void __iomem **base, u32 *rate)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun struct clk *timer_clk;
21*4882a593Smuzhiyun struct clk *pclk;
22*4882a593Smuzhiyun struct reset_control *rstc;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun *base = of_iomap(np, 0);
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun if (!*base)
27*4882a593Smuzhiyun panic("Unable to map regs for %pOFn", np);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * Reset the timer if the reset control is available, wiping
31*4882a593Smuzhiyun * out the state the firmware may have left it
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun rstc = of_reset_control_get(np, NULL);
34*4882a593Smuzhiyun if (!IS_ERR(rstc)) {
35*4882a593Smuzhiyun reset_control_assert(rstc);
36*4882a593Smuzhiyun reset_control_deassert(rstc);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun * Not all implementations use a periphal clock, so don't panic
41*4882a593Smuzhiyun * if it's not present
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun pclk = of_clk_get_by_name(np, "pclk");
44*4882a593Smuzhiyun if (!IS_ERR(pclk))
45*4882a593Smuzhiyun if (clk_prepare_enable(pclk))
46*4882a593Smuzhiyun pr_warn("pclk for %pOFn is present, but could not be activated\n",
47*4882a593Smuzhiyun np);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun timer_clk = of_clk_get_by_name(np, "timer");
50*4882a593Smuzhiyun if (IS_ERR(timer_clk))
51*4882a593Smuzhiyun goto try_clock_freq;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (!clk_prepare_enable(timer_clk)) {
54*4882a593Smuzhiyun *rate = clk_get_rate(timer_clk);
55*4882a593Smuzhiyun return;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun try_clock_freq:
59*4882a593Smuzhiyun if (of_property_read_u32(np, "clock-freq", rate) &&
60*4882a593Smuzhiyun of_property_read_u32(np, "clock-frequency", rate))
61*4882a593Smuzhiyun panic("No clock nor clock-frequency property for %pOFn", np);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
add_clockevent(struct device_node * event_timer)64*4882a593Smuzhiyun static void __init add_clockevent(struct device_node *event_timer)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun void __iomem *iobase;
67*4882a593Smuzhiyun struct dw_apb_clock_event_device *ced;
68*4882a593Smuzhiyun u32 irq, rate;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun irq = irq_of_parse_and_map(event_timer, 0);
71*4882a593Smuzhiyun if (irq == 0)
72*4882a593Smuzhiyun panic("No IRQ for clock event timer");
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun timer_get_base_and_rate(event_timer, &iobase, &rate);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun ced = dw_apb_clockevent_init(-1, event_timer->name, 300, iobase, irq,
77*4882a593Smuzhiyun rate);
78*4882a593Smuzhiyun if (!ced)
79*4882a593Smuzhiyun panic("Unable to initialise clockevent device");
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun dw_apb_clockevent_register(ced);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static void __iomem *sched_io_base;
85*4882a593Smuzhiyun static u32 sched_rate;
86*4882a593Smuzhiyun
add_clocksource(struct device_node * source_timer)87*4882a593Smuzhiyun static void __init add_clocksource(struct device_node *source_timer)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun void __iomem *iobase;
90*4882a593Smuzhiyun struct dw_apb_clocksource *cs;
91*4882a593Smuzhiyun u32 rate;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun timer_get_base_and_rate(source_timer, &iobase, &rate);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun cs = dw_apb_clocksource_init(300, source_timer->name, iobase, rate);
96*4882a593Smuzhiyun if (!cs)
97*4882a593Smuzhiyun panic("Unable to initialise clocksource device");
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun dw_apb_clocksource_start(cs);
100*4882a593Smuzhiyun dw_apb_clocksource_register(cs);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * Fallback to use the clocksource as sched_clock if no separate
104*4882a593Smuzhiyun * timer is found. sched_io_base then points to the current_value
105*4882a593Smuzhiyun * register of the clocksource timer.
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun sched_io_base = iobase + 0x04;
108*4882a593Smuzhiyun sched_rate = rate;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
read_sched_clock(void)111*4882a593Smuzhiyun static u64 notrace read_sched_clock(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun return ~readl_relaxed(sched_io_base);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct of_device_id sptimer_ids[] __initconst = {
117*4882a593Smuzhiyun { .compatible = "picochip,pc3x2-rtc" },
118*4882a593Smuzhiyun { /* Sentinel */ },
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
init_sched_clock(void)121*4882a593Smuzhiyun static void __init init_sched_clock(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct device_node *sched_timer;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun sched_timer = of_find_matching_node(NULL, sptimer_ids);
126*4882a593Smuzhiyun if (sched_timer) {
127*4882a593Smuzhiyun timer_get_base_and_rate(sched_timer, &sched_io_base,
128*4882a593Smuzhiyun &sched_rate);
129*4882a593Smuzhiyun of_node_put(sched_timer);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun sched_clock_register(read_sched_clock, 32, sched_rate);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #ifdef CONFIG_ARM
dw_apb_delay_timer_read(void)136*4882a593Smuzhiyun static unsigned long dw_apb_delay_timer_read(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return ~readl_relaxed(sched_io_base);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static struct delay_timer dw_apb_delay_timer = {
142*4882a593Smuzhiyun .read_current_timer = dw_apb_delay_timer_read,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static int num_called;
dw_apb_timer_init(struct device_node * timer)147*4882a593Smuzhiyun static int __init dw_apb_timer_init(struct device_node *timer)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun switch (num_called) {
150*4882a593Smuzhiyun case 1:
151*4882a593Smuzhiyun pr_debug("%s: found clocksource timer\n", __func__);
152*4882a593Smuzhiyun add_clocksource(timer);
153*4882a593Smuzhiyun init_sched_clock();
154*4882a593Smuzhiyun #ifdef CONFIG_ARM
155*4882a593Smuzhiyun dw_apb_delay_timer.freq = sched_rate;
156*4882a593Smuzhiyun register_current_timer_delay(&dw_apb_delay_timer);
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun default:
160*4882a593Smuzhiyun pr_debug("%s: found clockevent timer\n", __func__);
161*4882a593Smuzhiyun add_clockevent(timer);
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun num_called++;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun TIMER_OF_DECLARE(pc3x2_timer, "picochip,pc3x2-timer", dw_apb_timer_init);
170*4882a593Smuzhiyun TIMER_OF_DECLARE(apb_timer_osc, "snps,dw-apb-timer-osc", dw_apb_timer_init);
171*4882a593Smuzhiyun TIMER_OF_DECLARE(apb_timer_sp, "snps,dw-apb-timer-sp", dw_apb_timer_init);
172*4882a593Smuzhiyun TIMER_OF_DECLARE(apb_timer, "snps,dw-apb-timer", dw_apb_timer_init);
173