1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 Oleksij Rempel <linux@rempel-privat.de>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/sched.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clocksource.h>
12*4882a593Smuzhiyun #include <linux/clockchips.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_irq.h>
17*4882a593Smuzhiyun #include <linux/bitops.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DRIVER_NAME "asm9260-timer"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * this device provide 4 offsets for each register:
23*4882a593Smuzhiyun * 0x0 - plain read write mode
24*4882a593Smuzhiyun * 0x4 - set mode, OR logic.
25*4882a593Smuzhiyun * 0x8 - clr mode, XOR logic.
26*4882a593Smuzhiyun * 0xc - togle mode.
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun #define SET_REG 4
29*4882a593Smuzhiyun #define CLR_REG 8
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define HW_IR 0x0000 /* RW. Interrupt */
32*4882a593Smuzhiyun #define BM_IR_CR0 BIT(4)
33*4882a593Smuzhiyun #define BM_IR_MR3 BIT(3)
34*4882a593Smuzhiyun #define BM_IR_MR2 BIT(2)
35*4882a593Smuzhiyun #define BM_IR_MR1 BIT(1)
36*4882a593Smuzhiyun #define BM_IR_MR0 BIT(0)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define HW_TCR 0x0010 /* RW. Timer controller */
39*4882a593Smuzhiyun /* BM_C*_RST
40*4882a593Smuzhiyun * Timer Counter and the Prescale Counter are synchronously reset on the
41*4882a593Smuzhiyun * next positive edge of PCLK. The counters remain reset until TCR[1] is
42*4882a593Smuzhiyun * returned to zero. */
43*4882a593Smuzhiyun #define BM_C3_RST BIT(7)
44*4882a593Smuzhiyun #define BM_C2_RST BIT(6)
45*4882a593Smuzhiyun #define BM_C1_RST BIT(5)
46*4882a593Smuzhiyun #define BM_C0_RST BIT(4)
47*4882a593Smuzhiyun /* BM_C*_EN
48*4882a593Smuzhiyun * 1 - Timer Counter and Prescale Counter are enabled for counting
49*4882a593Smuzhiyun * 0 - counters are disabled */
50*4882a593Smuzhiyun #define BM_C3_EN BIT(3)
51*4882a593Smuzhiyun #define BM_C2_EN BIT(2)
52*4882a593Smuzhiyun #define BM_C1_EN BIT(1)
53*4882a593Smuzhiyun #define BM_C0_EN BIT(0)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define HW_DIR 0x0020 /* RW. Direction? */
56*4882a593Smuzhiyun /* 00 - count up
57*4882a593Smuzhiyun * 01 - count down
58*4882a593Smuzhiyun * 10 - ?? 2^n/2 */
59*4882a593Smuzhiyun #define BM_DIR_COUNT_UP 0
60*4882a593Smuzhiyun #define BM_DIR_COUNT_DOWN 1
61*4882a593Smuzhiyun #define BM_DIR0_SHIFT 0
62*4882a593Smuzhiyun #define BM_DIR1_SHIFT 4
63*4882a593Smuzhiyun #define BM_DIR2_SHIFT 8
64*4882a593Smuzhiyun #define BM_DIR3_SHIFT 12
65*4882a593Smuzhiyun #define BM_DIR_DEFAULT (BM_DIR_COUNT_UP << BM_DIR0_SHIFT | \
66*4882a593Smuzhiyun BM_DIR_COUNT_UP << BM_DIR1_SHIFT | \
67*4882a593Smuzhiyun BM_DIR_COUNT_UP << BM_DIR2_SHIFT | \
68*4882a593Smuzhiyun BM_DIR_COUNT_UP << BM_DIR3_SHIFT)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define HW_TC0 0x0030 /* RO. Timer counter 0 */
71*4882a593Smuzhiyun /* HW_TC*. Timer counter owerflow (0xffff.ffff to 0x0000.0000) do not generate
72*4882a593Smuzhiyun * interrupt. This registers can be used to detect overflow */
73*4882a593Smuzhiyun #define HW_TC1 0x0040
74*4882a593Smuzhiyun #define HW_TC2 0x0050
75*4882a593Smuzhiyun #define HW_TC3 0x0060
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define HW_PR 0x0070 /* RW. prescaler */
78*4882a593Smuzhiyun #define BM_PR_DISABLE 0
79*4882a593Smuzhiyun #define HW_PC 0x0080 /* RO. Prescaler counter */
80*4882a593Smuzhiyun #define HW_MCR 0x0090 /* RW. Match control */
81*4882a593Smuzhiyun /* enable interrupt on match */
82*4882a593Smuzhiyun #define BM_MCR_INT_EN(n) (1 << (n * 3 + 0))
83*4882a593Smuzhiyun /* enable TC reset on match */
84*4882a593Smuzhiyun #define BM_MCR_RES_EN(n) (1 << (n * 3 + 1))
85*4882a593Smuzhiyun /* enable stop TC on match */
86*4882a593Smuzhiyun #define BM_MCR_STOP_EN(n) (1 << (n * 3 + 2))
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define HW_MR0 0x00a0 /* RW. Match reg */
89*4882a593Smuzhiyun #define HW_MR1 0x00b0
90*4882a593Smuzhiyun #define HW_MR2 0x00C0
91*4882a593Smuzhiyun #define HW_MR3 0x00D0
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define HW_CTCR 0x0180 /* Counter control */
94*4882a593Smuzhiyun #define BM_CTCR0_SHIFT 0
95*4882a593Smuzhiyun #define BM_CTCR1_SHIFT 2
96*4882a593Smuzhiyun #define BM_CTCR2_SHIFT 4
97*4882a593Smuzhiyun #define BM_CTCR3_SHIFT 6
98*4882a593Smuzhiyun #define BM_CTCR_TM 0 /* Timer mode. Every rising PCLK edge. */
99*4882a593Smuzhiyun #define BM_CTCR_DEFAULT (BM_CTCR_TM << BM_CTCR0_SHIFT | \
100*4882a593Smuzhiyun BM_CTCR_TM << BM_CTCR1_SHIFT | \
101*4882a593Smuzhiyun BM_CTCR_TM << BM_CTCR2_SHIFT | \
102*4882a593Smuzhiyun BM_CTCR_TM << BM_CTCR3_SHIFT)
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static struct asm9260_timer_priv {
105*4882a593Smuzhiyun void __iomem *base;
106*4882a593Smuzhiyun unsigned long ticks_per_jiffy;
107*4882a593Smuzhiyun } priv;
108*4882a593Smuzhiyun
asm9260_timer_set_next_event(unsigned long delta,struct clock_event_device * evt)109*4882a593Smuzhiyun static int asm9260_timer_set_next_event(unsigned long delta,
110*4882a593Smuzhiyun struct clock_event_device *evt)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun /* configure match count for TC0 */
113*4882a593Smuzhiyun writel_relaxed(delta, priv.base + HW_MR0);
114*4882a593Smuzhiyun /* enable TC0 */
115*4882a593Smuzhiyun writel_relaxed(BM_C0_EN, priv.base + HW_TCR + SET_REG);
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
__asm9260_timer_shutdown(struct clock_event_device * evt)119*4882a593Smuzhiyun static inline void __asm9260_timer_shutdown(struct clock_event_device *evt)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun /* stop timer0 */
122*4882a593Smuzhiyun writel_relaxed(BM_C0_EN, priv.base + HW_TCR + CLR_REG);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
asm9260_timer_shutdown(struct clock_event_device * evt)125*4882a593Smuzhiyun static int asm9260_timer_shutdown(struct clock_event_device *evt)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun __asm9260_timer_shutdown(evt);
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
asm9260_timer_set_oneshot(struct clock_event_device * evt)131*4882a593Smuzhiyun static int asm9260_timer_set_oneshot(struct clock_event_device *evt)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun __asm9260_timer_shutdown(evt);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* enable reset and stop on match */
136*4882a593Smuzhiyun writel_relaxed(BM_MCR_RES_EN(0) | BM_MCR_STOP_EN(0),
137*4882a593Smuzhiyun priv.base + HW_MCR + SET_REG);
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
asm9260_timer_set_periodic(struct clock_event_device * evt)141*4882a593Smuzhiyun static int asm9260_timer_set_periodic(struct clock_event_device *evt)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun __asm9260_timer_shutdown(evt);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* disable reset and stop on match */
146*4882a593Smuzhiyun writel_relaxed(BM_MCR_RES_EN(0) | BM_MCR_STOP_EN(0),
147*4882a593Smuzhiyun priv.base + HW_MCR + CLR_REG);
148*4882a593Smuzhiyun /* configure match count for TC0 */
149*4882a593Smuzhiyun writel_relaxed(priv.ticks_per_jiffy, priv.base + HW_MR0);
150*4882a593Smuzhiyun /* enable TC0 */
151*4882a593Smuzhiyun writel_relaxed(BM_C0_EN, priv.base + HW_TCR + SET_REG);
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static struct clock_event_device event_dev = {
156*4882a593Smuzhiyun .name = DRIVER_NAME,
157*4882a593Smuzhiyun .rating = 200,
158*4882a593Smuzhiyun .features = CLOCK_EVT_FEAT_PERIODIC |
159*4882a593Smuzhiyun CLOCK_EVT_FEAT_ONESHOT,
160*4882a593Smuzhiyun .set_next_event = asm9260_timer_set_next_event,
161*4882a593Smuzhiyun .set_state_shutdown = asm9260_timer_shutdown,
162*4882a593Smuzhiyun .set_state_periodic = asm9260_timer_set_periodic,
163*4882a593Smuzhiyun .set_state_oneshot = asm9260_timer_set_oneshot,
164*4882a593Smuzhiyun .tick_resume = asm9260_timer_shutdown,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
asm9260_timer_interrupt(int irq,void * dev_id)167*4882a593Smuzhiyun static irqreturn_t asm9260_timer_interrupt(int irq, void *dev_id)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct clock_event_device *evt = dev_id;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun evt->event_handler(evt);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun writel_relaxed(BM_IR_MR0, priv.base + HW_IR);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return IRQ_HANDLED;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * ---------------------------------------------------------------------------
180*4882a593Smuzhiyun * Timer initialization
181*4882a593Smuzhiyun * ---------------------------------------------------------------------------
182*4882a593Smuzhiyun */
asm9260_timer_init(struct device_node * np)183*4882a593Smuzhiyun static int __init asm9260_timer_init(struct device_node *np)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int irq;
186*4882a593Smuzhiyun struct clk *clk;
187*4882a593Smuzhiyun int ret;
188*4882a593Smuzhiyun unsigned long rate;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun priv.base = of_io_request_and_map(np, 0, np->name);
191*4882a593Smuzhiyun if (IS_ERR(priv.base)) {
192*4882a593Smuzhiyun pr_err("%pOFn: unable to map resource\n", np);
193*4882a593Smuzhiyun return PTR_ERR(priv.base);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun clk = of_clk_get(np, 0);
197*4882a593Smuzhiyun if (IS_ERR(clk)) {
198*4882a593Smuzhiyun pr_err("Failed to get clk!\n");
199*4882a593Smuzhiyun return PTR_ERR(clk);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
203*4882a593Smuzhiyun if (ret) {
204*4882a593Smuzhiyun pr_err("Failed to enable clk!\n");
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun irq = irq_of_parse_and_map(np, 0);
209*4882a593Smuzhiyun ret = request_irq(irq, asm9260_timer_interrupt, IRQF_TIMER,
210*4882a593Smuzhiyun DRIVER_NAME, &event_dev);
211*4882a593Smuzhiyun if (ret) {
212*4882a593Smuzhiyun pr_err("Failed to setup irq!\n");
213*4882a593Smuzhiyun return ret;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* set all timers for count-up */
217*4882a593Smuzhiyun writel_relaxed(BM_DIR_DEFAULT, priv.base + HW_DIR);
218*4882a593Smuzhiyun /* disable divider */
219*4882a593Smuzhiyun writel_relaxed(BM_PR_DISABLE, priv.base + HW_PR);
220*4882a593Smuzhiyun /* make sure all timers use every rising PCLK edge. */
221*4882a593Smuzhiyun writel_relaxed(BM_CTCR_DEFAULT, priv.base + HW_CTCR);
222*4882a593Smuzhiyun /* enable interrupt for TC0 and clean setting for all other lines */
223*4882a593Smuzhiyun writel_relaxed(BM_MCR_INT_EN(0) , priv.base + HW_MCR);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun rate = clk_get_rate(clk);
226*4882a593Smuzhiyun clocksource_mmio_init(priv.base + HW_TC1, DRIVER_NAME, rate,
227*4882a593Smuzhiyun 200, 32, clocksource_mmio_readl_up);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Seems like we can't use counter without match register even if
230*4882a593Smuzhiyun * actions for MR are disabled. So, set MR to max value. */
231*4882a593Smuzhiyun writel_relaxed(0xffffffff, priv.base + HW_MR1);
232*4882a593Smuzhiyun /* enable TC1 */
233*4882a593Smuzhiyun writel_relaxed(BM_C1_EN, priv.base + HW_TCR + SET_REG);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun priv.ticks_per_jiffy = DIV_ROUND_CLOSEST(rate, HZ);
236*4882a593Smuzhiyun event_dev.cpumask = cpumask_of(0);
237*4882a593Smuzhiyun clockevents_config_and_register(&event_dev, rate, 0x2c00, 0xfffffffe);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun TIMER_OF_DECLARE(asm9260_timer, "alphascale,asm9260-timer",
242*4882a593Smuzhiyun asm9260_timer_init);
243