1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/clocksource/arm_arch_timer.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2011 ARM Ltd.
6*4882a593Smuzhiyun * All Rights Reserved
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define pr_fmt(fmt) "arch_timer: " fmt
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/smp.h>
15*4882a593Smuzhiyun #include <linux/cpu.h>
16*4882a593Smuzhiyun #include <linux/cpu_pm.h>
17*4882a593Smuzhiyun #include <linux/clockchips.h>
18*4882a593Smuzhiyun #include <linux/clocksource.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/of_address.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/sched/clock.h>
25*4882a593Smuzhiyun #include <linux/sched_clock.h>
26*4882a593Smuzhiyun #include <linux/acpi.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <asm/arch_timer.h>
29*4882a593Smuzhiyun #include <asm/virt.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <clocksource/arm_arch_timer.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define CNTTIDR 0x08
34*4882a593Smuzhiyun #define CNTTIDR_VIRT(n) (BIT(1) << ((n) * 4))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define CNTACR(n) (0x40 + ((n) * 4))
37*4882a593Smuzhiyun #define CNTACR_RPCT BIT(0)
38*4882a593Smuzhiyun #define CNTACR_RVCT BIT(1)
39*4882a593Smuzhiyun #define CNTACR_RFRQ BIT(2)
40*4882a593Smuzhiyun #define CNTACR_RVOFF BIT(3)
41*4882a593Smuzhiyun #define CNTACR_RWVT BIT(4)
42*4882a593Smuzhiyun #define CNTACR_RWPT BIT(5)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CNTVCT_LO 0x08
45*4882a593Smuzhiyun #define CNTVCT_HI 0x0c
46*4882a593Smuzhiyun #define CNTFRQ 0x10
47*4882a593Smuzhiyun #define CNTP_TVAL 0x28
48*4882a593Smuzhiyun #define CNTP_CTL 0x2c
49*4882a593Smuzhiyun #define CNTV_TVAL 0x38
50*4882a593Smuzhiyun #define CNTV_CTL 0x3c
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static unsigned arch_timers_present __initdata;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static void __iomem *arch_counter_base;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct arch_timer {
57*4882a593Smuzhiyun void __iomem *base;
58*4882a593Smuzhiyun struct clock_event_device evt;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define to_arch_timer(e) container_of(e, struct arch_timer, evt)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static u32 arch_timer_rate;
64*4882a593Smuzhiyun static int arch_timer_ppi[ARCH_TIMER_MAX_TIMER_PPI];
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static struct clock_event_device __percpu *arch_timer_evt;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static enum arch_timer_ppi_nr arch_timer_uses_ppi = ARCH_TIMER_VIRT_PPI;
69*4882a593Smuzhiyun static bool arch_timer_c3stop;
70*4882a593Smuzhiyun static bool arch_timer_mem_use_virtual;
71*4882a593Smuzhiyun static bool arch_counter_suspend_stop;
72*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_GETTIMEOFDAY
73*4882a593Smuzhiyun static enum vdso_clock_mode vdso_default = VDSO_CLOCKMODE_ARCHTIMER;
74*4882a593Smuzhiyun #else
75*4882a593Smuzhiyun static enum vdso_clock_mode vdso_default = VDSO_CLOCKMODE_NONE;
76*4882a593Smuzhiyun #endif /* CONFIG_GENERIC_GETTIMEOFDAY */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static cpumask_t evtstrm_available = CPU_MASK_NONE;
79*4882a593Smuzhiyun static bool evtstrm_enable = IS_ENABLED(CONFIG_ARM_ARCH_TIMER_EVTSTREAM);
80*4882a593Smuzhiyun
early_evtstrm_cfg(char * buf)81*4882a593Smuzhiyun static int __init early_evtstrm_cfg(char *buf)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun return strtobool(buf, &evtstrm_enable);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun early_param("clocksource.arm_arch_timer.evtstrm", early_evtstrm_cfg);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * Architected system timer support.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static __always_inline
arch_timer_reg_write(int access,enum arch_timer_reg reg,u32 val,struct clock_event_device * clk)92*4882a593Smuzhiyun void arch_timer_reg_write(int access, enum arch_timer_reg reg, u32 val,
93*4882a593Smuzhiyun struct clock_event_device *clk)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
96*4882a593Smuzhiyun struct arch_timer *timer = to_arch_timer(clk);
97*4882a593Smuzhiyun switch (reg) {
98*4882a593Smuzhiyun case ARCH_TIMER_REG_CTRL:
99*4882a593Smuzhiyun writel_relaxed(val, timer->base + CNTP_CTL);
100*4882a593Smuzhiyun break;
101*4882a593Smuzhiyun case ARCH_TIMER_REG_TVAL:
102*4882a593Smuzhiyun writel_relaxed(val, timer->base + CNTP_TVAL);
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
106*4882a593Smuzhiyun struct arch_timer *timer = to_arch_timer(clk);
107*4882a593Smuzhiyun switch (reg) {
108*4882a593Smuzhiyun case ARCH_TIMER_REG_CTRL:
109*4882a593Smuzhiyun writel_relaxed(val, timer->base + CNTV_CTL);
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun case ARCH_TIMER_REG_TVAL:
112*4882a593Smuzhiyun writel_relaxed(val, timer->base + CNTV_TVAL);
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun } else {
116*4882a593Smuzhiyun arch_timer_reg_write_cp15(access, reg, val);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static __always_inline
arch_timer_reg_read(int access,enum arch_timer_reg reg,struct clock_event_device * clk)121*4882a593Smuzhiyun u32 arch_timer_reg_read(int access, enum arch_timer_reg reg,
122*4882a593Smuzhiyun struct clock_event_device *clk)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u32 val;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
127*4882a593Smuzhiyun struct arch_timer *timer = to_arch_timer(clk);
128*4882a593Smuzhiyun switch (reg) {
129*4882a593Smuzhiyun case ARCH_TIMER_REG_CTRL:
130*4882a593Smuzhiyun val = readl_relaxed(timer->base + CNTP_CTL);
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case ARCH_TIMER_REG_TVAL:
133*4882a593Smuzhiyun val = readl_relaxed(timer->base + CNTP_TVAL);
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
137*4882a593Smuzhiyun struct arch_timer *timer = to_arch_timer(clk);
138*4882a593Smuzhiyun switch (reg) {
139*4882a593Smuzhiyun case ARCH_TIMER_REG_CTRL:
140*4882a593Smuzhiyun val = readl_relaxed(timer->base + CNTV_CTL);
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun case ARCH_TIMER_REG_TVAL:
143*4882a593Smuzhiyun val = readl_relaxed(timer->base + CNTV_TVAL);
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun } else {
147*4882a593Smuzhiyun val = arch_timer_reg_read_cp15(access, reg);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return val;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
arch_counter_get_cntpct_stable(void)153*4882a593Smuzhiyun static notrace u64 arch_counter_get_cntpct_stable(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun return __arch_counter_get_cntpct_stable();
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
arch_counter_get_cntpct(void)158*4882a593Smuzhiyun static notrace u64 arch_counter_get_cntpct(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun return __arch_counter_get_cntpct();
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
arch_counter_get_cntvct_stable(void)163*4882a593Smuzhiyun static notrace u64 arch_counter_get_cntvct_stable(void)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun return __arch_counter_get_cntvct_stable();
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
arch_counter_get_cntvct(void)168*4882a593Smuzhiyun static notrace u64 arch_counter_get_cntvct(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun return __arch_counter_get_cntvct();
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * Default to cp15 based access because arm64 uses this function for
175*4882a593Smuzhiyun * sched_clock() before DT is probed and the cp15 method is guaranteed
176*4882a593Smuzhiyun * to exist on arm64. arm doesn't use this before DT is probed so even
177*4882a593Smuzhiyun * if we don't have the cp15 accessors we won't have a problem.
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun u64 (*arch_timer_read_counter)(void) = arch_counter_get_cntvct;
180*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(arch_timer_read_counter);
181*4882a593Smuzhiyun
arch_counter_read(struct clocksource * cs)182*4882a593Smuzhiyun static u64 arch_counter_read(struct clocksource *cs)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun return arch_timer_read_counter();
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
arch_counter_read_cc(const struct cyclecounter * cc)187*4882a593Smuzhiyun static u64 arch_counter_read_cc(const struct cyclecounter *cc)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return arch_timer_read_counter();
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static struct clocksource clocksource_counter = {
193*4882a593Smuzhiyun .name = "arch_sys_counter",
194*4882a593Smuzhiyun .rating = 400,
195*4882a593Smuzhiyun .read = arch_counter_read,
196*4882a593Smuzhiyun .mask = CLOCKSOURCE_MASK(56),
197*4882a593Smuzhiyun .flags = CLOCK_SOURCE_IS_CONTINUOUS,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static struct cyclecounter cyclecounter __ro_after_init = {
201*4882a593Smuzhiyun .read = arch_counter_read_cc,
202*4882a593Smuzhiyun .mask = CLOCKSOURCE_MASK(56),
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun struct ate_acpi_oem_info {
206*4882a593Smuzhiyun char oem_id[ACPI_OEM_ID_SIZE + 1];
207*4882a593Smuzhiyun char oem_table_id[ACPI_OEM_TABLE_ID_SIZE + 1];
208*4882a593Smuzhiyun u32 oem_revision;
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #ifdef CONFIG_FSL_ERRATUM_A008585
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun * The number of retries is an arbitrary value well beyond the highest number
214*4882a593Smuzhiyun * of iterations the loop has been observed to take.
215*4882a593Smuzhiyun */
216*4882a593Smuzhiyun #define __fsl_a008585_read_reg(reg) ({ \
217*4882a593Smuzhiyun u64 _old, _new; \
218*4882a593Smuzhiyun int _retries = 200; \
219*4882a593Smuzhiyun \
220*4882a593Smuzhiyun do { \
221*4882a593Smuzhiyun _old = read_sysreg(reg); \
222*4882a593Smuzhiyun _new = read_sysreg(reg); \
223*4882a593Smuzhiyun _retries--; \
224*4882a593Smuzhiyun } while (unlikely(_old != _new) && _retries); \
225*4882a593Smuzhiyun \
226*4882a593Smuzhiyun WARN_ON_ONCE(!_retries); \
227*4882a593Smuzhiyun _new; \
228*4882a593Smuzhiyun })
229*4882a593Smuzhiyun
fsl_a008585_read_cntp_tval_el0(void)230*4882a593Smuzhiyun static u32 notrace fsl_a008585_read_cntp_tval_el0(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun return __fsl_a008585_read_reg(cntp_tval_el0);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
fsl_a008585_read_cntv_tval_el0(void)235*4882a593Smuzhiyun static u32 notrace fsl_a008585_read_cntv_tval_el0(void)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun return __fsl_a008585_read_reg(cntv_tval_el0);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
fsl_a008585_read_cntpct_el0(void)240*4882a593Smuzhiyun static u64 notrace fsl_a008585_read_cntpct_el0(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun return __fsl_a008585_read_reg(cntpct_el0);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
fsl_a008585_read_cntvct_el0(void)245*4882a593Smuzhiyun static u64 notrace fsl_a008585_read_cntvct_el0(void)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun return __fsl_a008585_read_reg(cntvct_el0);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun #ifdef CONFIG_HISILICON_ERRATUM_161010101
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun * Verify whether the value of the second read is larger than the first by
254*4882a593Smuzhiyun * less than 32 is the only way to confirm the value is correct, so clear the
255*4882a593Smuzhiyun * lower 5 bits to check whether the difference is greater than 32 or not.
256*4882a593Smuzhiyun * Theoretically the erratum should not occur more than twice in succession
257*4882a593Smuzhiyun * when reading the system counter, but it is possible that some interrupts
258*4882a593Smuzhiyun * may lead to more than twice read errors, triggering the warning, so setting
259*4882a593Smuzhiyun * the number of retries far beyond the number of iterations the loop has been
260*4882a593Smuzhiyun * observed to take.
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun #define __hisi_161010101_read_reg(reg) ({ \
263*4882a593Smuzhiyun u64 _old, _new; \
264*4882a593Smuzhiyun int _retries = 50; \
265*4882a593Smuzhiyun \
266*4882a593Smuzhiyun do { \
267*4882a593Smuzhiyun _old = read_sysreg(reg); \
268*4882a593Smuzhiyun _new = read_sysreg(reg); \
269*4882a593Smuzhiyun _retries--; \
270*4882a593Smuzhiyun } while (unlikely((_new - _old) >> 5) && _retries); \
271*4882a593Smuzhiyun \
272*4882a593Smuzhiyun WARN_ON_ONCE(!_retries); \
273*4882a593Smuzhiyun _new; \
274*4882a593Smuzhiyun })
275*4882a593Smuzhiyun
hisi_161010101_read_cntp_tval_el0(void)276*4882a593Smuzhiyun static u32 notrace hisi_161010101_read_cntp_tval_el0(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun return __hisi_161010101_read_reg(cntp_tval_el0);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
hisi_161010101_read_cntv_tval_el0(void)281*4882a593Smuzhiyun static u32 notrace hisi_161010101_read_cntv_tval_el0(void)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun return __hisi_161010101_read_reg(cntv_tval_el0);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
hisi_161010101_read_cntpct_el0(void)286*4882a593Smuzhiyun static u64 notrace hisi_161010101_read_cntpct_el0(void)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun return __hisi_161010101_read_reg(cntpct_el0);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
hisi_161010101_read_cntvct_el0(void)291*4882a593Smuzhiyun static u64 notrace hisi_161010101_read_cntvct_el0(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun return __hisi_161010101_read_reg(cntvct_el0);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static struct ate_acpi_oem_info hisi_161010101_oem_info[] = {
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * Note that trailing spaces are required to properly match
299*4882a593Smuzhiyun * the OEM table information.
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun .oem_id = "HISI ",
303*4882a593Smuzhiyun .oem_table_id = "HIP05 ",
304*4882a593Smuzhiyun .oem_revision = 0,
305*4882a593Smuzhiyun },
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun .oem_id = "HISI ",
308*4882a593Smuzhiyun .oem_table_id = "HIP06 ",
309*4882a593Smuzhiyun .oem_revision = 0,
310*4882a593Smuzhiyun },
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun .oem_id = "HISI ",
313*4882a593Smuzhiyun .oem_table_id = "HIP07 ",
314*4882a593Smuzhiyun .oem_revision = 0,
315*4882a593Smuzhiyun },
316*4882a593Smuzhiyun { /* Sentinel indicating the end of the OEM array */ },
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun #endif
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #ifdef CONFIG_ARM64_ERRATUM_858921
arm64_858921_read_cntpct_el0(void)321*4882a593Smuzhiyun static u64 notrace arm64_858921_read_cntpct_el0(void)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun u64 old, new;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun old = read_sysreg(cntpct_el0);
326*4882a593Smuzhiyun new = read_sysreg(cntpct_el0);
327*4882a593Smuzhiyun return (((old ^ new) >> 32) & 1) ? old : new;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
arm64_858921_read_cntvct_el0(void)330*4882a593Smuzhiyun static u64 notrace arm64_858921_read_cntvct_el0(void)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun u64 old, new;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun old = read_sysreg(cntvct_el0);
335*4882a593Smuzhiyun new = read_sysreg(cntvct_el0);
336*4882a593Smuzhiyun return (((old ^ new) >> 32) & 1) ? old : new;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun #endif
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #ifdef CONFIG_SUN50I_ERRATUM_UNKNOWN1
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun * The low bits of the counter registers are indeterminate while bit 10 or
343*4882a593Smuzhiyun * greater is rolling over. Since the counter value can jump both backward
344*4882a593Smuzhiyun * (7ff -> 000 -> 800) and forward (7ff -> fff -> 800), ignore register values
345*4882a593Smuzhiyun * with all ones or all zeros in the low bits. Bound the loop by the maximum
346*4882a593Smuzhiyun * number of CPU cycles in 3 consecutive 24 MHz counter periods.
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun #define __sun50i_a64_read_reg(reg) ({ \
349*4882a593Smuzhiyun u64 _val; \
350*4882a593Smuzhiyun int _retries = 150; \
351*4882a593Smuzhiyun \
352*4882a593Smuzhiyun do { \
353*4882a593Smuzhiyun _val = read_sysreg(reg); \
354*4882a593Smuzhiyun _retries--; \
355*4882a593Smuzhiyun } while (((_val + 1) & GENMASK(8, 0)) <= 1 && _retries); \
356*4882a593Smuzhiyun \
357*4882a593Smuzhiyun WARN_ON_ONCE(!_retries); \
358*4882a593Smuzhiyun _val; \
359*4882a593Smuzhiyun })
360*4882a593Smuzhiyun
sun50i_a64_read_cntpct_el0(void)361*4882a593Smuzhiyun static u64 notrace sun50i_a64_read_cntpct_el0(void)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun return __sun50i_a64_read_reg(cntpct_el0);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
sun50i_a64_read_cntvct_el0(void)366*4882a593Smuzhiyun static u64 notrace sun50i_a64_read_cntvct_el0(void)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun return __sun50i_a64_read_reg(cntvct_el0);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
sun50i_a64_read_cntp_tval_el0(void)371*4882a593Smuzhiyun static u32 notrace sun50i_a64_read_cntp_tval_el0(void)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun return read_sysreg(cntp_cval_el0) - sun50i_a64_read_cntpct_el0();
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
sun50i_a64_read_cntv_tval_el0(void)376*4882a593Smuzhiyun static u32 notrace sun50i_a64_read_cntv_tval_el0(void)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun return read_sysreg(cntv_cval_el0) - sun50i_a64_read_cntvct_el0();
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun #endif
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun #ifdef CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND
383*4882a593Smuzhiyun DEFINE_PER_CPU(const struct arch_timer_erratum_workaround *, timer_unstable_counter_workaround);
384*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(timer_unstable_counter_workaround);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static atomic_t timer_unstable_counter_workaround_in_use = ATOMIC_INIT(0);
387*4882a593Smuzhiyun
erratum_set_next_event_tval_generic(const int access,unsigned long evt,struct clock_event_device * clk)388*4882a593Smuzhiyun static void erratum_set_next_event_tval_generic(const int access, unsigned long evt,
389*4882a593Smuzhiyun struct clock_event_device *clk)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun unsigned long ctrl;
392*4882a593Smuzhiyun u64 cval;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
395*4882a593Smuzhiyun ctrl |= ARCH_TIMER_CTRL_ENABLE;
396*4882a593Smuzhiyun ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (access == ARCH_TIMER_PHYS_ACCESS) {
399*4882a593Smuzhiyun cval = evt + arch_counter_get_cntpct_stable();
400*4882a593Smuzhiyun write_sysreg(cval, cntp_cval_el0);
401*4882a593Smuzhiyun } else {
402*4882a593Smuzhiyun cval = evt + arch_counter_get_cntvct_stable();
403*4882a593Smuzhiyun write_sysreg(cval, cntv_cval_el0);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
erratum_set_next_event_tval_virt(unsigned long evt,struct clock_event_device * clk)409*4882a593Smuzhiyun static __maybe_unused int erratum_set_next_event_tval_virt(unsigned long evt,
410*4882a593Smuzhiyun struct clock_event_device *clk)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun erratum_set_next_event_tval_generic(ARCH_TIMER_VIRT_ACCESS, evt, clk);
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
erratum_set_next_event_tval_phys(unsigned long evt,struct clock_event_device * clk)416*4882a593Smuzhiyun static __maybe_unused int erratum_set_next_event_tval_phys(unsigned long evt,
417*4882a593Smuzhiyun struct clock_event_device *clk)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun erratum_set_next_event_tval_generic(ARCH_TIMER_PHYS_ACCESS, evt, clk);
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static const struct arch_timer_erratum_workaround ool_workarounds[] = {
424*4882a593Smuzhiyun #ifdef CONFIG_FSL_ERRATUM_A008585
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun .match_type = ate_match_dt,
427*4882a593Smuzhiyun .id = "fsl,erratum-a008585",
428*4882a593Smuzhiyun .desc = "Freescale erratum a005858",
429*4882a593Smuzhiyun .read_cntp_tval_el0 = fsl_a008585_read_cntp_tval_el0,
430*4882a593Smuzhiyun .read_cntv_tval_el0 = fsl_a008585_read_cntv_tval_el0,
431*4882a593Smuzhiyun .read_cntpct_el0 = fsl_a008585_read_cntpct_el0,
432*4882a593Smuzhiyun .read_cntvct_el0 = fsl_a008585_read_cntvct_el0,
433*4882a593Smuzhiyun .set_next_event_phys = erratum_set_next_event_tval_phys,
434*4882a593Smuzhiyun .set_next_event_virt = erratum_set_next_event_tval_virt,
435*4882a593Smuzhiyun },
436*4882a593Smuzhiyun #endif
437*4882a593Smuzhiyun #ifdef CONFIG_HISILICON_ERRATUM_161010101
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun .match_type = ate_match_dt,
440*4882a593Smuzhiyun .id = "hisilicon,erratum-161010101",
441*4882a593Smuzhiyun .desc = "HiSilicon erratum 161010101",
442*4882a593Smuzhiyun .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
443*4882a593Smuzhiyun .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
444*4882a593Smuzhiyun .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
445*4882a593Smuzhiyun .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
446*4882a593Smuzhiyun .set_next_event_phys = erratum_set_next_event_tval_phys,
447*4882a593Smuzhiyun .set_next_event_virt = erratum_set_next_event_tval_virt,
448*4882a593Smuzhiyun },
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun .match_type = ate_match_acpi_oem_info,
451*4882a593Smuzhiyun .id = hisi_161010101_oem_info,
452*4882a593Smuzhiyun .desc = "HiSilicon erratum 161010101",
453*4882a593Smuzhiyun .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
454*4882a593Smuzhiyun .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
455*4882a593Smuzhiyun .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
456*4882a593Smuzhiyun .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
457*4882a593Smuzhiyun .set_next_event_phys = erratum_set_next_event_tval_phys,
458*4882a593Smuzhiyun .set_next_event_virt = erratum_set_next_event_tval_virt,
459*4882a593Smuzhiyun },
460*4882a593Smuzhiyun #endif
461*4882a593Smuzhiyun #ifdef CONFIG_ARM64_ERRATUM_858921
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun .match_type = ate_match_local_cap_id,
464*4882a593Smuzhiyun .id = (void *)ARM64_WORKAROUND_858921,
465*4882a593Smuzhiyun .desc = "ARM erratum 858921",
466*4882a593Smuzhiyun .read_cntpct_el0 = arm64_858921_read_cntpct_el0,
467*4882a593Smuzhiyun .read_cntvct_el0 = arm64_858921_read_cntvct_el0,
468*4882a593Smuzhiyun },
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun #ifdef CONFIG_SUN50I_ERRATUM_UNKNOWN1
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun .match_type = ate_match_dt,
473*4882a593Smuzhiyun .id = "allwinner,erratum-unknown1",
474*4882a593Smuzhiyun .desc = "Allwinner erratum UNKNOWN1",
475*4882a593Smuzhiyun .read_cntp_tval_el0 = sun50i_a64_read_cntp_tval_el0,
476*4882a593Smuzhiyun .read_cntv_tval_el0 = sun50i_a64_read_cntv_tval_el0,
477*4882a593Smuzhiyun .read_cntpct_el0 = sun50i_a64_read_cntpct_el0,
478*4882a593Smuzhiyun .read_cntvct_el0 = sun50i_a64_read_cntvct_el0,
479*4882a593Smuzhiyun .set_next_event_phys = erratum_set_next_event_tval_phys,
480*4882a593Smuzhiyun .set_next_event_virt = erratum_set_next_event_tval_virt,
481*4882a593Smuzhiyun },
482*4882a593Smuzhiyun #endif
483*4882a593Smuzhiyun #ifdef CONFIG_ARM64_ERRATUM_1418040
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun .match_type = ate_match_local_cap_id,
486*4882a593Smuzhiyun .id = (void *)ARM64_WORKAROUND_1418040,
487*4882a593Smuzhiyun .desc = "ARM erratum 1418040",
488*4882a593Smuzhiyun .disable_compat_vdso = true,
489*4882a593Smuzhiyun },
490*4882a593Smuzhiyun #endif
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun typedef bool (*ate_match_fn_t)(const struct arch_timer_erratum_workaround *,
494*4882a593Smuzhiyun const void *);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun static
arch_timer_check_dt_erratum(const struct arch_timer_erratum_workaround * wa,const void * arg)497*4882a593Smuzhiyun bool arch_timer_check_dt_erratum(const struct arch_timer_erratum_workaround *wa,
498*4882a593Smuzhiyun const void *arg)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun const struct device_node *np = arg;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return of_property_read_bool(np, wa->id);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static
arch_timer_check_local_cap_erratum(const struct arch_timer_erratum_workaround * wa,const void * arg)506*4882a593Smuzhiyun bool arch_timer_check_local_cap_erratum(const struct arch_timer_erratum_workaround *wa,
507*4882a593Smuzhiyun const void *arg)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun return this_cpu_has_cap((uintptr_t)wa->id);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static
arch_timer_check_acpi_oem_erratum(const struct arch_timer_erratum_workaround * wa,const void * arg)514*4882a593Smuzhiyun bool arch_timer_check_acpi_oem_erratum(const struct arch_timer_erratum_workaround *wa,
515*4882a593Smuzhiyun const void *arg)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun static const struct ate_acpi_oem_info empty_oem_info = {};
518*4882a593Smuzhiyun const struct ate_acpi_oem_info *info = wa->id;
519*4882a593Smuzhiyun const struct acpi_table_header *table = arg;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Iterate over the ACPI OEM info array, looking for a match */
522*4882a593Smuzhiyun while (memcmp(info, &empty_oem_info, sizeof(*info))) {
523*4882a593Smuzhiyun if (!memcmp(info->oem_id, table->oem_id, ACPI_OEM_ID_SIZE) &&
524*4882a593Smuzhiyun !memcmp(info->oem_table_id, table->oem_table_id, ACPI_OEM_TABLE_ID_SIZE) &&
525*4882a593Smuzhiyun info->oem_revision == table->oem_revision)
526*4882a593Smuzhiyun return true;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun info++;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun return false;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun static const struct arch_timer_erratum_workaround *
arch_timer_iterate_errata(enum arch_timer_erratum_match_type type,ate_match_fn_t match_fn,void * arg)535*4882a593Smuzhiyun arch_timer_iterate_errata(enum arch_timer_erratum_match_type type,
536*4882a593Smuzhiyun ate_match_fn_t match_fn,
537*4882a593Smuzhiyun void *arg)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun int i;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ool_workarounds); i++) {
542*4882a593Smuzhiyun if (ool_workarounds[i].match_type != type)
543*4882a593Smuzhiyun continue;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (match_fn(&ool_workarounds[i], arg))
546*4882a593Smuzhiyun return &ool_workarounds[i];
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun return NULL;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun static
arch_timer_enable_workaround(const struct arch_timer_erratum_workaround * wa,bool local)553*4882a593Smuzhiyun void arch_timer_enable_workaround(const struct arch_timer_erratum_workaround *wa,
554*4882a593Smuzhiyun bool local)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun int i;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (local) {
559*4882a593Smuzhiyun __this_cpu_write(timer_unstable_counter_workaround, wa);
560*4882a593Smuzhiyun } else {
561*4882a593Smuzhiyun for_each_possible_cpu(i)
562*4882a593Smuzhiyun per_cpu(timer_unstable_counter_workaround, i) = wa;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (wa->read_cntvct_el0 || wa->read_cntpct_el0)
566*4882a593Smuzhiyun atomic_set(&timer_unstable_counter_workaround_in_use, 1);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun * Don't use the vdso fastpath if errata require using the
570*4882a593Smuzhiyun * out-of-line counter accessor. We may change our mind pretty
571*4882a593Smuzhiyun * late in the game (with a per-CPU erratum, for example), so
572*4882a593Smuzhiyun * change both the default value and the vdso itself.
573*4882a593Smuzhiyun */
574*4882a593Smuzhiyun if (wa->read_cntvct_el0) {
575*4882a593Smuzhiyun clocksource_counter.vdso_clock_mode = VDSO_CLOCKMODE_NONE;
576*4882a593Smuzhiyun vdso_default = VDSO_CLOCKMODE_NONE;
577*4882a593Smuzhiyun } else if (wa->disable_compat_vdso && vdso_default != VDSO_CLOCKMODE_NONE) {
578*4882a593Smuzhiyun vdso_default = VDSO_CLOCKMODE_ARCHTIMER_NOCOMPAT;
579*4882a593Smuzhiyun clocksource_counter.vdso_clock_mode = vdso_default;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
arch_timer_check_ool_workaround(enum arch_timer_erratum_match_type type,void * arg)583*4882a593Smuzhiyun static void arch_timer_check_ool_workaround(enum arch_timer_erratum_match_type type,
584*4882a593Smuzhiyun void *arg)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun const struct arch_timer_erratum_workaround *wa, *__wa;
587*4882a593Smuzhiyun ate_match_fn_t match_fn = NULL;
588*4882a593Smuzhiyun bool local = false;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun switch (type) {
591*4882a593Smuzhiyun case ate_match_dt:
592*4882a593Smuzhiyun match_fn = arch_timer_check_dt_erratum;
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun case ate_match_local_cap_id:
595*4882a593Smuzhiyun match_fn = arch_timer_check_local_cap_erratum;
596*4882a593Smuzhiyun local = true;
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun case ate_match_acpi_oem_info:
599*4882a593Smuzhiyun match_fn = arch_timer_check_acpi_oem_erratum;
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun default:
602*4882a593Smuzhiyun WARN_ON(1);
603*4882a593Smuzhiyun return;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun wa = arch_timer_iterate_errata(type, match_fn, arg);
607*4882a593Smuzhiyun if (!wa)
608*4882a593Smuzhiyun return;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun __wa = __this_cpu_read(timer_unstable_counter_workaround);
611*4882a593Smuzhiyun if (__wa && wa != __wa)
612*4882a593Smuzhiyun pr_warn("Can't enable workaround for %s (clashes with %s\n)",
613*4882a593Smuzhiyun wa->desc, __wa->desc);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (__wa)
616*4882a593Smuzhiyun return;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun arch_timer_enable_workaround(wa, local);
619*4882a593Smuzhiyun pr_info("Enabling %s workaround for %s\n",
620*4882a593Smuzhiyun local ? "local" : "global", wa->desc);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
arch_timer_this_cpu_has_cntvct_wa(void)623*4882a593Smuzhiyun static bool arch_timer_this_cpu_has_cntvct_wa(void)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun return has_erratum_handler(read_cntvct_el0);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
arch_timer_counter_has_wa(void)628*4882a593Smuzhiyun static bool arch_timer_counter_has_wa(void)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun return atomic_read(&timer_unstable_counter_workaround_in_use);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun #else
633*4882a593Smuzhiyun #define arch_timer_check_ool_workaround(t,a) do { } while(0)
634*4882a593Smuzhiyun #define arch_timer_this_cpu_has_cntvct_wa() ({false;})
635*4882a593Smuzhiyun #define arch_timer_counter_has_wa() ({false;})
636*4882a593Smuzhiyun #endif /* CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND */
637*4882a593Smuzhiyun
timer_handler(const int access,struct clock_event_device * evt)638*4882a593Smuzhiyun static __always_inline irqreturn_t timer_handler(const int access,
639*4882a593Smuzhiyun struct clock_event_device *evt)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun unsigned long ctrl;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, evt);
644*4882a593Smuzhiyun if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
645*4882a593Smuzhiyun ctrl |= ARCH_TIMER_CTRL_IT_MASK;
646*4882a593Smuzhiyun arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, evt);
647*4882a593Smuzhiyun evt->event_handler(evt);
648*4882a593Smuzhiyun return IRQ_HANDLED;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return IRQ_NONE;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
arch_timer_handler_virt(int irq,void * dev_id)654*4882a593Smuzhiyun static irqreturn_t arch_timer_handler_virt(int irq, void *dev_id)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun struct clock_event_device *evt = dev_id;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return timer_handler(ARCH_TIMER_VIRT_ACCESS, evt);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
arch_timer_handler_phys(int irq,void * dev_id)661*4882a593Smuzhiyun static irqreturn_t arch_timer_handler_phys(int irq, void *dev_id)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun struct clock_event_device *evt = dev_id;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun return timer_handler(ARCH_TIMER_PHYS_ACCESS, evt);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
arch_timer_handler_phys_mem(int irq,void * dev_id)668*4882a593Smuzhiyun static irqreturn_t arch_timer_handler_phys_mem(int irq, void *dev_id)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct clock_event_device *evt = dev_id;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return timer_handler(ARCH_TIMER_MEM_PHYS_ACCESS, evt);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
arch_timer_handler_virt_mem(int irq,void * dev_id)675*4882a593Smuzhiyun static irqreturn_t arch_timer_handler_virt_mem(int irq, void *dev_id)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct clock_event_device *evt = dev_id;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun return timer_handler(ARCH_TIMER_MEM_VIRT_ACCESS, evt);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
timer_shutdown(const int access,struct clock_event_device * clk)682*4882a593Smuzhiyun static __always_inline int timer_shutdown(const int access,
683*4882a593Smuzhiyun struct clock_event_device *clk)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun unsigned long ctrl;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
688*4882a593Smuzhiyun ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
689*4882a593Smuzhiyun arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
arch_timer_shutdown_virt(struct clock_event_device * clk)694*4882a593Smuzhiyun static int arch_timer_shutdown_virt(struct clock_event_device *clk)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun return timer_shutdown(ARCH_TIMER_VIRT_ACCESS, clk);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
arch_timer_shutdown_phys(struct clock_event_device * clk)699*4882a593Smuzhiyun static int arch_timer_shutdown_phys(struct clock_event_device *clk)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun return timer_shutdown(ARCH_TIMER_PHYS_ACCESS, clk);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
arch_timer_shutdown_virt_mem(struct clock_event_device * clk)704*4882a593Smuzhiyun static int arch_timer_shutdown_virt_mem(struct clock_event_device *clk)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun return timer_shutdown(ARCH_TIMER_MEM_VIRT_ACCESS, clk);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
arch_timer_shutdown_phys_mem(struct clock_event_device * clk)709*4882a593Smuzhiyun static int arch_timer_shutdown_phys_mem(struct clock_event_device *clk)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun return timer_shutdown(ARCH_TIMER_MEM_PHYS_ACCESS, clk);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
set_next_event(const int access,unsigned long evt,struct clock_event_device * clk)714*4882a593Smuzhiyun static __always_inline void set_next_event(const int access, unsigned long evt,
715*4882a593Smuzhiyun struct clock_event_device *clk)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun unsigned long ctrl;
718*4882a593Smuzhiyun ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
719*4882a593Smuzhiyun ctrl |= ARCH_TIMER_CTRL_ENABLE;
720*4882a593Smuzhiyun ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
721*4882a593Smuzhiyun arch_timer_reg_write(access, ARCH_TIMER_REG_TVAL, evt, clk);
722*4882a593Smuzhiyun arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
arch_timer_set_next_event_virt(unsigned long evt,struct clock_event_device * clk)725*4882a593Smuzhiyun static int arch_timer_set_next_event_virt(unsigned long evt,
726*4882a593Smuzhiyun struct clock_event_device *clk)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
729*4882a593Smuzhiyun return 0;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
arch_timer_set_next_event_phys(unsigned long evt,struct clock_event_device * clk)732*4882a593Smuzhiyun static int arch_timer_set_next_event_phys(unsigned long evt,
733*4882a593Smuzhiyun struct clock_event_device *clk)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
736*4882a593Smuzhiyun return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
arch_timer_set_next_event_virt_mem(unsigned long evt,struct clock_event_device * clk)739*4882a593Smuzhiyun static int arch_timer_set_next_event_virt_mem(unsigned long evt,
740*4882a593Smuzhiyun struct clock_event_device *clk)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun set_next_event(ARCH_TIMER_MEM_VIRT_ACCESS, evt, clk);
743*4882a593Smuzhiyun return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
arch_timer_set_next_event_phys_mem(unsigned long evt,struct clock_event_device * clk)746*4882a593Smuzhiyun static int arch_timer_set_next_event_phys_mem(unsigned long evt,
747*4882a593Smuzhiyun struct clock_event_device *clk)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun set_next_event(ARCH_TIMER_MEM_PHYS_ACCESS, evt, clk);
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
__arch_timer_setup(unsigned type,struct clock_event_device * clk)753*4882a593Smuzhiyun static void __arch_timer_setup(unsigned type,
754*4882a593Smuzhiyun struct clock_event_device *clk)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun clk->features = CLOCK_EVT_FEAT_ONESHOT;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (type == ARCH_TIMER_TYPE_CP15) {
759*4882a593Smuzhiyun typeof(clk->set_next_event) sne;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun arch_timer_check_ool_workaround(ate_match_local_cap_id, NULL);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (arch_timer_c3stop)
764*4882a593Smuzhiyun clk->features |= CLOCK_EVT_FEAT_C3STOP;
765*4882a593Smuzhiyun clk->name = "arch_sys_timer";
766*4882a593Smuzhiyun clk->rating = 450;
767*4882a593Smuzhiyun clk->cpumask = cpumask_of(smp_processor_id());
768*4882a593Smuzhiyun clk->irq = arch_timer_ppi[arch_timer_uses_ppi];
769*4882a593Smuzhiyun switch (arch_timer_uses_ppi) {
770*4882a593Smuzhiyun case ARCH_TIMER_VIRT_PPI:
771*4882a593Smuzhiyun clk->set_state_shutdown = arch_timer_shutdown_virt;
772*4882a593Smuzhiyun clk->set_state_oneshot_stopped = arch_timer_shutdown_virt;
773*4882a593Smuzhiyun sne = erratum_handler(set_next_event_virt);
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun case ARCH_TIMER_PHYS_SECURE_PPI:
776*4882a593Smuzhiyun case ARCH_TIMER_PHYS_NONSECURE_PPI:
777*4882a593Smuzhiyun case ARCH_TIMER_HYP_PPI:
778*4882a593Smuzhiyun clk->set_state_shutdown = arch_timer_shutdown_phys;
779*4882a593Smuzhiyun clk->set_state_oneshot_stopped = arch_timer_shutdown_phys;
780*4882a593Smuzhiyun sne = erratum_handler(set_next_event_phys);
781*4882a593Smuzhiyun break;
782*4882a593Smuzhiyun default:
783*4882a593Smuzhiyun BUG();
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun clk->set_next_event = sne;
787*4882a593Smuzhiyun } else {
788*4882a593Smuzhiyun clk->features |= CLOCK_EVT_FEAT_DYNIRQ;
789*4882a593Smuzhiyun clk->name = "arch_mem_timer";
790*4882a593Smuzhiyun clk->rating = 400;
791*4882a593Smuzhiyun clk->cpumask = cpu_possible_mask;
792*4882a593Smuzhiyun if (arch_timer_mem_use_virtual) {
793*4882a593Smuzhiyun clk->set_state_shutdown = arch_timer_shutdown_virt_mem;
794*4882a593Smuzhiyun clk->set_state_oneshot_stopped = arch_timer_shutdown_virt_mem;
795*4882a593Smuzhiyun clk->set_next_event =
796*4882a593Smuzhiyun arch_timer_set_next_event_virt_mem;
797*4882a593Smuzhiyun } else {
798*4882a593Smuzhiyun clk->set_state_shutdown = arch_timer_shutdown_phys_mem;
799*4882a593Smuzhiyun clk->set_state_oneshot_stopped = arch_timer_shutdown_phys_mem;
800*4882a593Smuzhiyun clk->set_next_event =
801*4882a593Smuzhiyun arch_timer_set_next_event_phys_mem;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun clk->set_state_shutdown(clk);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun clockevents_config_and_register(clk, arch_timer_rate, 0xf, 0x7fffffff);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
arch_timer_evtstrm_enable(int divider)810*4882a593Smuzhiyun static void arch_timer_evtstrm_enable(int divider)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun u32 cntkctl = arch_timer_get_cntkctl();
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun cntkctl &= ~ARCH_TIMER_EVT_TRIGGER_MASK;
815*4882a593Smuzhiyun /* Set the divider and enable virtual event stream */
816*4882a593Smuzhiyun cntkctl |= (divider << ARCH_TIMER_EVT_TRIGGER_SHIFT)
817*4882a593Smuzhiyun | ARCH_TIMER_VIRT_EVT_EN;
818*4882a593Smuzhiyun arch_timer_set_cntkctl(cntkctl);
819*4882a593Smuzhiyun arch_timer_set_evtstrm_feature();
820*4882a593Smuzhiyun cpumask_set_cpu(smp_processor_id(), &evtstrm_available);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
arch_timer_configure_evtstream(void)823*4882a593Smuzhiyun static void arch_timer_configure_evtstream(void)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun int evt_stream_div, lsb;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /*
828*4882a593Smuzhiyun * As the event stream can at most be generated at half the frequency
829*4882a593Smuzhiyun * of the counter, use half the frequency when computing the divider.
830*4882a593Smuzhiyun */
831*4882a593Smuzhiyun evt_stream_div = arch_timer_rate / ARCH_TIMER_EVT_STREAM_FREQ / 2;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /*
834*4882a593Smuzhiyun * Find the closest power of two to the divisor. If the adjacent bit
835*4882a593Smuzhiyun * of lsb (last set bit, starts from 0) is set, then we use (lsb + 1).
836*4882a593Smuzhiyun */
837*4882a593Smuzhiyun lsb = fls(evt_stream_div) - 1;
838*4882a593Smuzhiyun if (lsb > 0 && (evt_stream_div & BIT(lsb - 1)))
839*4882a593Smuzhiyun lsb++;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* enable event stream */
842*4882a593Smuzhiyun arch_timer_evtstrm_enable(max(0, min(lsb, 15)));
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
arch_counter_set_user_access(void)845*4882a593Smuzhiyun static void arch_counter_set_user_access(void)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun u32 cntkctl = arch_timer_get_cntkctl();
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* Disable user access to the timers and both counters */
850*4882a593Smuzhiyun /* Also disable virtual event stream */
851*4882a593Smuzhiyun cntkctl &= ~(ARCH_TIMER_USR_PT_ACCESS_EN
852*4882a593Smuzhiyun | ARCH_TIMER_USR_VT_ACCESS_EN
853*4882a593Smuzhiyun | ARCH_TIMER_USR_VCT_ACCESS_EN
854*4882a593Smuzhiyun | ARCH_TIMER_VIRT_EVT_EN
855*4882a593Smuzhiyun | ARCH_TIMER_USR_PCT_ACCESS_EN);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /*
858*4882a593Smuzhiyun * Enable user access to the virtual counter if it doesn't
859*4882a593Smuzhiyun * need to be workaround. The vdso may have been already
860*4882a593Smuzhiyun * disabled though.
861*4882a593Smuzhiyun */
862*4882a593Smuzhiyun if (arch_timer_this_cpu_has_cntvct_wa())
863*4882a593Smuzhiyun pr_info("CPU%d: Trapping CNTVCT access\n", smp_processor_id());
864*4882a593Smuzhiyun else
865*4882a593Smuzhiyun cntkctl |= ARCH_TIMER_USR_VCT_ACCESS_EN;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun arch_timer_set_cntkctl(cntkctl);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
arch_timer_has_nonsecure_ppi(void)870*4882a593Smuzhiyun static bool arch_timer_has_nonsecure_ppi(void)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun return (arch_timer_uses_ppi == ARCH_TIMER_PHYS_SECURE_PPI &&
873*4882a593Smuzhiyun arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
check_ppi_trigger(int irq)876*4882a593Smuzhiyun static u32 check_ppi_trigger(int irq)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun u32 flags = irq_get_trigger_type(irq);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (flags != IRQF_TRIGGER_HIGH && flags != IRQF_TRIGGER_LOW) {
881*4882a593Smuzhiyun pr_warn("WARNING: Invalid trigger for IRQ%d, assuming level low\n", irq);
882*4882a593Smuzhiyun pr_warn("WARNING: Please fix your firmware\n");
883*4882a593Smuzhiyun flags = IRQF_TRIGGER_LOW;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun return flags;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
arch_timer_starting_cpu(unsigned int cpu)889*4882a593Smuzhiyun static int arch_timer_starting_cpu(unsigned int cpu)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
892*4882a593Smuzhiyun u32 flags;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun __arch_timer_setup(ARCH_TIMER_TYPE_CP15, clk);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun flags = check_ppi_trigger(arch_timer_ppi[arch_timer_uses_ppi]);
897*4882a593Smuzhiyun enable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], flags);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (arch_timer_has_nonsecure_ppi()) {
900*4882a593Smuzhiyun flags = check_ppi_trigger(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
901*4882a593Smuzhiyun enable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
902*4882a593Smuzhiyun flags);
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun arch_counter_set_user_access();
906*4882a593Smuzhiyun if (evtstrm_enable)
907*4882a593Smuzhiyun arch_timer_configure_evtstream();
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun return 0;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
validate_timer_rate(void)912*4882a593Smuzhiyun static int validate_timer_rate(void)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun if (!arch_timer_rate)
915*4882a593Smuzhiyun return -EINVAL;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* Arch timer frequency < 1MHz can cause trouble */
918*4882a593Smuzhiyun WARN_ON(arch_timer_rate < 1000000);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun return 0;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /*
924*4882a593Smuzhiyun * For historical reasons, when probing with DT we use whichever (non-zero)
925*4882a593Smuzhiyun * rate was probed first, and don't verify that others match. If the first node
926*4882a593Smuzhiyun * probed has a clock-frequency property, this overrides the HW register.
927*4882a593Smuzhiyun */
arch_timer_of_configure_rate(u32 rate,struct device_node * np)928*4882a593Smuzhiyun static void arch_timer_of_configure_rate(u32 rate, struct device_node *np)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun /* Who has more than one independent system counter? */
931*4882a593Smuzhiyun if (arch_timer_rate)
932*4882a593Smuzhiyun return;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun if (of_property_read_u32(np, "clock-frequency", &arch_timer_rate))
935*4882a593Smuzhiyun arch_timer_rate = rate;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* Check the timer frequency. */
938*4882a593Smuzhiyun if (validate_timer_rate())
939*4882a593Smuzhiyun pr_warn("frequency not available\n");
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
arch_timer_banner(unsigned type)942*4882a593Smuzhiyun static void arch_timer_banner(unsigned type)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun pr_info("%s%s%s timer(s) running at %lu.%02luMHz (%s%s%s).\n",
945*4882a593Smuzhiyun type & ARCH_TIMER_TYPE_CP15 ? "cp15" : "",
946*4882a593Smuzhiyun type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ?
947*4882a593Smuzhiyun " and " : "",
948*4882a593Smuzhiyun type & ARCH_TIMER_TYPE_MEM ? "mmio" : "",
949*4882a593Smuzhiyun (unsigned long)arch_timer_rate / 1000000,
950*4882a593Smuzhiyun (unsigned long)(arch_timer_rate / 10000) % 100,
951*4882a593Smuzhiyun type & ARCH_TIMER_TYPE_CP15 ?
952*4882a593Smuzhiyun (arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI) ? "virt" : "phys" :
953*4882a593Smuzhiyun "",
954*4882a593Smuzhiyun type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ? "/" : "",
955*4882a593Smuzhiyun type & ARCH_TIMER_TYPE_MEM ?
956*4882a593Smuzhiyun arch_timer_mem_use_virtual ? "virt" : "phys" :
957*4882a593Smuzhiyun "");
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
arch_timer_get_rate(void)960*4882a593Smuzhiyun u32 arch_timer_get_rate(void)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun return arch_timer_rate;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
arch_timer_evtstrm_available(void)965*4882a593Smuzhiyun bool arch_timer_evtstrm_available(void)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun /*
968*4882a593Smuzhiyun * We might get called from a preemptible context. This is fine
969*4882a593Smuzhiyun * because availability of the event stream should be always the same
970*4882a593Smuzhiyun * for a preemptible context and context where we might resume a task.
971*4882a593Smuzhiyun */
972*4882a593Smuzhiyun return cpumask_test_cpu(raw_smp_processor_id(), &evtstrm_available);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
arch_counter_get_cntvct_mem(void)975*4882a593Smuzhiyun static u64 arch_counter_get_cntvct_mem(void)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun u32 vct_lo, vct_hi, tmp_hi;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun do {
980*4882a593Smuzhiyun vct_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
981*4882a593Smuzhiyun vct_lo = readl_relaxed(arch_counter_base + CNTVCT_LO);
982*4882a593Smuzhiyun tmp_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
983*4882a593Smuzhiyun } while (vct_hi != tmp_hi);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun return ((u64) vct_hi << 32) | vct_lo;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun static struct arch_timer_kvm_info arch_timer_kvm_info;
989*4882a593Smuzhiyun
arch_timer_get_kvm_info(void)990*4882a593Smuzhiyun struct arch_timer_kvm_info *arch_timer_get_kvm_info(void)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun return &arch_timer_kvm_info;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
arch_counter_register(unsigned type)995*4882a593Smuzhiyun static void __init arch_counter_register(unsigned type)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun u64 start_count;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* Register the CP15 based counter if we have one */
1000*4882a593Smuzhiyun if (type & ARCH_TIMER_TYPE_CP15) {
1001*4882a593Smuzhiyun u64 (*rd)(void);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if ((IS_ENABLED(CONFIG_ARM64) && !is_hyp_mode_available()) ||
1004*4882a593Smuzhiyun arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI) {
1005*4882a593Smuzhiyun if (arch_timer_counter_has_wa())
1006*4882a593Smuzhiyun rd = arch_counter_get_cntvct_stable;
1007*4882a593Smuzhiyun else
1008*4882a593Smuzhiyun rd = arch_counter_get_cntvct;
1009*4882a593Smuzhiyun } else {
1010*4882a593Smuzhiyun if (arch_timer_counter_has_wa())
1011*4882a593Smuzhiyun rd = arch_counter_get_cntpct_stable;
1012*4882a593Smuzhiyun else
1013*4882a593Smuzhiyun rd = arch_counter_get_cntpct;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun arch_timer_read_counter = rd;
1017*4882a593Smuzhiyun clocksource_counter.vdso_clock_mode = vdso_default;
1018*4882a593Smuzhiyun } else {
1019*4882a593Smuzhiyun arch_timer_read_counter = arch_counter_get_cntvct_mem;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun if (!arch_counter_suspend_stop)
1023*4882a593Smuzhiyun clocksource_counter.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP;
1024*4882a593Smuzhiyun start_count = arch_timer_read_counter();
1025*4882a593Smuzhiyun clocksource_register_hz(&clocksource_counter, arch_timer_rate);
1026*4882a593Smuzhiyun cyclecounter.mult = clocksource_counter.mult;
1027*4882a593Smuzhiyun cyclecounter.shift = clocksource_counter.shift;
1028*4882a593Smuzhiyun timecounter_init(&arch_timer_kvm_info.timecounter,
1029*4882a593Smuzhiyun &cyclecounter, start_count);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* 56 bits minimum, so we assume worst case rollover */
1032*4882a593Smuzhiyun sched_clock_register(arch_timer_read_counter, 56, arch_timer_rate);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
arch_timer_stop(struct clock_event_device * clk)1035*4882a593Smuzhiyun static void arch_timer_stop(struct clock_event_device *clk)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun pr_debug("disable IRQ%d cpu #%d\n", clk->irq, smp_processor_id());
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun disable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi]);
1040*4882a593Smuzhiyun if (arch_timer_has_nonsecure_ppi())
1041*4882a593Smuzhiyun disable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun clk->set_state_shutdown(clk);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
arch_timer_dying_cpu(unsigned int cpu)1046*4882a593Smuzhiyun static int arch_timer_dying_cpu(unsigned int cpu)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun cpumask_clear_cpu(smp_processor_id(), &evtstrm_available);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun arch_timer_stop(clk);
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun #ifdef CONFIG_CPU_PM
1057*4882a593Smuzhiyun static DEFINE_PER_CPU(unsigned long, saved_cntkctl);
arch_timer_cpu_pm_notify(struct notifier_block * self,unsigned long action,void * hcpu)1058*4882a593Smuzhiyun static int arch_timer_cpu_pm_notify(struct notifier_block *self,
1059*4882a593Smuzhiyun unsigned long action, void *hcpu)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun if (action == CPU_PM_ENTER) {
1062*4882a593Smuzhiyun __this_cpu_write(saved_cntkctl, arch_timer_get_cntkctl());
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun cpumask_clear_cpu(smp_processor_id(), &evtstrm_available);
1065*4882a593Smuzhiyun } else if (action == CPU_PM_ENTER_FAILED || action == CPU_PM_EXIT) {
1066*4882a593Smuzhiyun arch_timer_set_cntkctl(__this_cpu_read(saved_cntkctl));
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if (arch_timer_have_evtstrm_feature())
1069*4882a593Smuzhiyun cpumask_set_cpu(smp_processor_id(), &evtstrm_available);
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun return NOTIFY_OK;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun static struct notifier_block arch_timer_cpu_pm_notifier = {
1075*4882a593Smuzhiyun .notifier_call = arch_timer_cpu_pm_notify,
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun
arch_timer_cpu_pm_init(void)1078*4882a593Smuzhiyun static int __init arch_timer_cpu_pm_init(void)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun return cpu_pm_register_notifier(&arch_timer_cpu_pm_notifier);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
arch_timer_cpu_pm_deinit(void)1083*4882a593Smuzhiyun static void __init arch_timer_cpu_pm_deinit(void)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun WARN_ON(cpu_pm_unregister_notifier(&arch_timer_cpu_pm_notifier));
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun #else
arch_timer_cpu_pm_init(void)1089*4882a593Smuzhiyun static int __init arch_timer_cpu_pm_init(void)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun return 0;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
arch_timer_cpu_pm_deinit(void)1094*4882a593Smuzhiyun static void __init arch_timer_cpu_pm_deinit(void)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun #endif
1098*4882a593Smuzhiyun
arch_timer_register(void)1099*4882a593Smuzhiyun static int __init arch_timer_register(void)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun int err;
1102*4882a593Smuzhiyun int ppi;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun arch_timer_evt = alloc_percpu(struct clock_event_device);
1105*4882a593Smuzhiyun if (!arch_timer_evt) {
1106*4882a593Smuzhiyun err = -ENOMEM;
1107*4882a593Smuzhiyun goto out;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun ppi = arch_timer_ppi[arch_timer_uses_ppi];
1111*4882a593Smuzhiyun switch (arch_timer_uses_ppi) {
1112*4882a593Smuzhiyun case ARCH_TIMER_VIRT_PPI:
1113*4882a593Smuzhiyun err = request_percpu_irq(ppi, arch_timer_handler_virt,
1114*4882a593Smuzhiyun "arch_timer", arch_timer_evt);
1115*4882a593Smuzhiyun break;
1116*4882a593Smuzhiyun case ARCH_TIMER_PHYS_SECURE_PPI:
1117*4882a593Smuzhiyun case ARCH_TIMER_PHYS_NONSECURE_PPI:
1118*4882a593Smuzhiyun err = request_percpu_irq(ppi, arch_timer_handler_phys,
1119*4882a593Smuzhiyun "arch_timer", arch_timer_evt);
1120*4882a593Smuzhiyun if (!err && arch_timer_has_nonsecure_ppi()) {
1121*4882a593Smuzhiyun ppi = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
1122*4882a593Smuzhiyun err = request_percpu_irq(ppi, arch_timer_handler_phys,
1123*4882a593Smuzhiyun "arch_timer", arch_timer_evt);
1124*4882a593Smuzhiyun if (err)
1125*4882a593Smuzhiyun free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_SECURE_PPI],
1126*4882a593Smuzhiyun arch_timer_evt);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun break;
1129*4882a593Smuzhiyun case ARCH_TIMER_HYP_PPI:
1130*4882a593Smuzhiyun err = request_percpu_irq(ppi, arch_timer_handler_phys,
1131*4882a593Smuzhiyun "arch_timer", arch_timer_evt);
1132*4882a593Smuzhiyun break;
1133*4882a593Smuzhiyun default:
1134*4882a593Smuzhiyun BUG();
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun if (err) {
1138*4882a593Smuzhiyun pr_err("can't register interrupt %d (%d)\n", ppi, err);
1139*4882a593Smuzhiyun goto out_free;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun err = arch_timer_cpu_pm_init();
1143*4882a593Smuzhiyun if (err)
1144*4882a593Smuzhiyun goto out_unreg_notify;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* Register and immediately configure the timer on the boot CPU */
1147*4882a593Smuzhiyun err = cpuhp_setup_state(CPUHP_AP_ARM_ARCH_TIMER_STARTING,
1148*4882a593Smuzhiyun "clockevents/arm/arch_timer:starting",
1149*4882a593Smuzhiyun arch_timer_starting_cpu, arch_timer_dying_cpu);
1150*4882a593Smuzhiyun if (err)
1151*4882a593Smuzhiyun goto out_unreg_cpupm;
1152*4882a593Smuzhiyun return 0;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun out_unreg_cpupm:
1155*4882a593Smuzhiyun arch_timer_cpu_pm_deinit();
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun out_unreg_notify:
1158*4882a593Smuzhiyun free_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], arch_timer_evt);
1159*4882a593Smuzhiyun if (arch_timer_has_nonsecure_ppi())
1160*4882a593Smuzhiyun free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
1161*4882a593Smuzhiyun arch_timer_evt);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun out_free:
1164*4882a593Smuzhiyun free_percpu(arch_timer_evt);
1165*4882a593Smuzhiyun out:
1166*4882a593Smuzhiyun return err;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
arch_timer_mem_register(void __iomem * base,unsigned int irq)1169*4882a593Smuzhiyun static int __init arch_timer_mem_register(void __iomem *base, unsigned int irq)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun int ret;
1172*4882a593Smuzhiyun irq_handler_t func;
1173*4882a593Smuzhiyun struct arch_timer *t;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun t = kzalloc(sizeof(*t), GFP_KERNEL);
1176*4882a593Smuzhiyun if (!t)
1177*4882a593Smuzhiyun return -ENOMEM;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun t->base = base;
1180*4882a593Smuzhiyun t->evt.irq = irq;
1181*4882a593Smuzhiyun __arch_timer_setup(ARCH_TIMER_TYPE_MEM, &t->evt);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun if (arch_timer_mem_use_virtual)
1184*4882a593Smuzhiyun func = arch_timer_handler_virt_mem;
1185*4882a593Smuzhiyun else
1186*4882a593Smuzhiyun func = arch_timer_handler_phys_mem;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun ret = request_irq(irq, func, IRQF_TIMER, "arch_mem_timer", &t->evt);
1189*4882a593Smuzhiyun if (ret) {
1190*4882a593Smuzhiyun pr_err("Failed to request mem timer irq\n");
1191*4882a593Smuzhiyun kfree(t);
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun return ret;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun static const struct of_device_id arch_timer_of_match[] __initconst = {
1198*4882a593Smuzhiyun { .compatible = "arm,armv7-timer", },
1199*4882a593Smuzhiyun { .compatible = "arm,armv8-timer", },
1200*4882a593Smuzhiyun {},
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun static const struct of_device_id arch_timer_mem_of_match[] __initconst = {
1204*4882a593Smuzhiyun { .compatible = "arm,armv7-timer-mem", },
1205*4882a593Smuzhiyun {},
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun
arch_timer_needs_of_probing(void)1208*4882a593Smuzhiyun static bool __init arch_timer_needs_of_probing(void)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun struct device_node *dn;
1211*4882a593Smuzhiyun bool needs_probing = false;
1212*4882a593Smuzhiyun unsigned int mask = ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun /* We have two timers, and both device-tree nodes are probed. */
1215*4882a593Smuzhiyun if ((arch_timers_present & mask) == mask)
1216*4882a593Smuzhiyun return false;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /*
1219*4882a593Smuzhiyun * Only one type of timer is probed,
1220*4882a593Smuzhiyun * check if we have another type of timer node in device-tree.
1221*4882a593Smuzhiyun */
1222*4882a593Smuzhiyun if (arch_timers_present & ARCH_TIMER_TYPE_CP15)
1223*4882a593Smuzhiyun dn = of_find_matching_node(NULL, arch_timer_mem_of_match);
1224*4882a593Smuzhiyun else
1225*4882a593Smuzhiyun dn = of_find_matching_node(NULL, arch_timer_of_match);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun if (dn && of_device_is_available(dn))
1228*4882a593Smuzhiyun needs_probing = true;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun of_node_put(dn);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun return needs_probing;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
arch_timer_common_init(void)1235*4882a593Smuzhiyun static int __init arch_timer_common_init(void)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun arch_timer_banner(arch_timers_present);
1238*4882a593Smuzhiyun arch_counter_register(arch_timers_present);
1239*4882a593Smuzhiyun return arch_timer_arch_init();
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /**
1243*4882a593Smuzhiyun * arch_timer_select_ppi() - Select suitable PPI for the current system.
1244*4882a593Smuzhiyun *
1245*4882a593Smuzhiyun * If HYP mode is available, we know that the physical timer
1246*4882a593Smuzhiyun * has been configured to be accessible from PL1. Use it, so
1247*4882a593Smuzhiyun * that a guest can use the virtual timer instead.
1248*4882a593Smuzhiyun *
1249*4882a593Smuzhiyun * On ARMv8.1 with VH extensions, the kernel runs in HYP. VHE
1250*4882a593Smuzhiyun * accesses to CNTP_*_EL1 registers are silently redirected to
1251*4882a593Smuzhiyun * their CNTHP_*_EL2 counterparts, and use a different PPI
1252*4882a593Smuzhiyun * number.
1253*4882a593Smuzhiyun *
1254*4882a593Smuzhiyun * If no interrupt provided for virtual timer, we'll have to
1255*4882a593Smuzhiyun * stick to the physical timer. It'd better be accessible...
1256*4882a593Smuzhiyun * For arm64 we never use the secure interrupt.
1257*4882a593Smuzhiyun *
1258*4882a593Smuzhiyun * Return: a suitable PPI type for the current system.
1259*4882a593Smuzhiyun */
arch_timer_select_ppi(void)1260*4882a593Smuzhiyun static enum arch_timer_ppi_nr __init arch_timer_select_ppi(void)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun if (is_kernel_in_hyp_mode())
1263*4882a593Smuzhiyun return ARCH_TIMER_HYP_PPI;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun if (!is_hyp_mode_available() && arch_timer_ppi[ARCH_TIMER_VIRT_PPI])
1266*4882a593Smuzhiyun return ARCH_TIMER_VIRT_PPI;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARM64))
1269*4882a593Smuzhiyun return ARCH_TIMER_PHYS_NONSECURE_PPI;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun return ARCH_TIMER_PHYS_SECURE_PPI;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
arch_timer_populate_kvm_info(void)1274*4882a593Smuzhiyun static void __init arch_timer_populate_kvm_info(void)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun arch_timer_kvm_info.virtual_irq = arch_timer_ppi[ARCH_TIMER_VIRT_PPI];
1277*4882a593Smuzhiyun if (is_kernel_in_hyp_mode())
1278*4882a593Smuzhiyun arch_timer_kvm_info.physical_irq = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
arch_timer_of_init(struct device_node * np)1281*4882a593Smuzhiyun static int __init arch_timer_of_init(struct device_node *np)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun int i, ret;
1284*4882a593Smuzhiyun u32 rate;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
1287*4882a593Smuzhiyun pr_warn("multiple nodes in dt, skipping\n");
1288*4882a593Smuzhiyun return 0;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun arch_timers_present |= ARCH_TIMER_TYPE_CP15;
1292*4882a593Smuzhiyun for (i = ARCH_TIMER_PHYS_SECURE_PPI; i < ARCH_TIMER_MAX_TIMER_PPI; i++)
1293*4882a593Smuzhiyun arch_timer_ppi[i] = irq_of_parse_and_map(np, i);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun arch_timer_populate_kvm_info();
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun rate = arch_timer_get_cntfrq();
1298*4882a593Smuzhiyun arch_timer_of_configure_rate(rate, np);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun arch_timer_c3stop = !of_property_read_bool(np, "always-on");
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /* Check for globally applicable workarounds */
1303*4882a593Smuzhiyun arch_timer_check_ool_workaround(ate_match_dt, np);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /*
1306*4882a593Smuzhiyun * If we cannot rely on firmware initializing the timer registers then
1307*4882a593Smuzhiyun * we should use the physical timers instead.
1308*4882a593Smuzhiyun */
1309*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARM) &&
1310*4882a593Smuzhiyun of_property_read_bool(np, "arm,cpu-registers-not-fw-configured"))
1311*4882a593Smuzhiyun arch_timer_uses_ppi = ARCH_TIMER_PHYS_SECURE_PPI;
1312*4882a593Smuzhiyun else
1313*4882a593Smuzhiyun arch_timer_uses_ppi = arch_timer_select_ppi();
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1316*4882a593Smuzhiyun pr_err("No interrupt available, giving up\n");
1317*4882a593Smuzhiyun return -EINVAL;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /* On some systems, the counter stops ticking when in suspend. */
1321*4882a593Smuzhiyun arch_counter_suspend_stop = of_property_read_bool(np,
1322*4882a593Smuzhiyun "arm,no-tick-in-suspend");
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun ret = arch_timer_register();
1325*4882a593Smuzhiyun if (ret)
1326*4882a593Smuzhiyun return ret;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun if (arch_timer_needs_of_probing())
1329*4882a593Smuzhiyun return 0;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun return arch_timer_common_init();
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun TIMER_OF_DECLARE(armv7_arch_timer, "arm,armv7-timer", arch_timer_of_init);
1334*4882a593Smuzhiyun TIMER_OF_DECLARE(armv8_arch_timer, "arm,armv8-timer", arch_timer_of_init);
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun static u32 __init
arch_timer_mem_frame_get_cntfrq(struct arch_timer_mem_frame * frame)1337*4882a593Smuzhiyun arch_timer_mem_frame_get_cntfrq(struct arch_timer_mem_frame *frame)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun void __iomem *base;
1340*4882a593Smuzhiyun u32 rate;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun base = ioremap(frame->cntbase, frame->size);
1343*4882a593Smuzhiyun if (!base) {
1344*4882a593Smuzhiyun pr_err("Unable to map frame @ %pa\n", &frame->cntbase);
1345*4882a593Smuzhiyun return 0;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun rate = readl_relaxed(base + CNTFRQ);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun iounmap(base);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun return rate;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun static struct arch_timer_mem_frame * __init
arch_timer_mem_find_best_frame(struct arch_timer_mem * timer_mem)1356*4882a593Smuzhiyun arch_timer_mem_find_best_frame(struct arch_timer_mem *timer_mem)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct arch_timer_mem_frame *frame, *best_frame = NULL;
1359*4882a593Smuzhiyun void __iomem *cntctlbase;
1360*4882a593Smuzhiyun u32 cnttidr;
1361*4882a593Smuzhiyun int i;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun cntctlbase = ioremap(timer_mem->cntctlbase, timer_mem->size);
1364*4882a593Smuzhiyun if (!cntctlbase) {
1365*4882a593Smuzhiyun pr_err("Can't map CNTCTLBase @ %pa\n",
1366*4882a593Smuzhiyun &timer_mem->cntctlbase);
1367*4882a593Smuzhiyun return NULL;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun cnttidr = readl_relaxed(cntctlbase + CNTTIDR);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /*
1373*4882a593Smuzhiyun * Try to find a virtual capable frame. Otherwise fall back to a
1374*4882a593Smuzhiyun * physical capable frame.
1375*4882a593Smuzhiyun */
1376*4882a593Smuzhiyun for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1377*4882a593Smuzhiyun u32 cntacr = CNTACR_RFRQ | CNTACR_RWPT | CNTACR_RPCT |
1378*4882a593Smuzhiyun CNTACR_RWVT | CNTACR_RVOFF | CNTACR_RVCT;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun frame = &timer_mem->frame[i];
1381*4882a593Smuzhiyun if (!frame->valid)
1382*4882a593Smuzhiyun continue;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun /* Try enabling everything, and see what sticks */
1385*4882a593Smuzhiyun writel_relaxed(cntacr, cntctlbase + CNTACR(i));
1386*4882a593Smuzhiyun cntacr = readl_relaxed(cntctlbase + CNTACR(i));
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if ((cnttidr & CNTTIDR_VIRT(i)) &&
1389*4882a593Smuzhiyun !(~cntacr & (CNTACR_RWVT | CNTACR_RVCT))) {
1390*4882a593Smuzhiyun best_frame = frame;
1391*4882a593Smuzhiyun arch_timer_mem_use_virtual = true;
1392*4882a593Smuzhiyun break;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun if (~cntacr & (CNTACR_RWPT | CNTACR_RPCT))
1396*4882a593Smuzhiyun continue;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun best_frame = frame;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun iounmap(cntctlbase);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun return best_frame;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun static int __init
arch_timer_mem_frame_register(struct arch_timer_mem_frame * frame)1407*4882a593Smuzhiyun arch_timer_mem_frame_register(struct arch_timer_mem_frame *frame)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun void __iomem *base;
1410*4882a593Smuzhiyun int ret, irq = 0;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun if (arch_timer_mem_use_virtual)
1413*4882a593Smuzhiyun irq = frame->virt_irq;
1414*4882a593Smuzhiyun else
1415*4882a593Smuzhiyun irq = frame->phys_irq;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun if (!irq) {
1418*4882a593Smuzhiyun pr_err("Frame missing %s irq.\n",
1419*4882a593Smuzhiyun arch_timer_mem_use_virtual ? "virt" : "phys");
1420*4882a593Smuzhiyun return -EINVAL;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (!request_mem_region(frame->cntbase, frame->size,
1424*4882a593Smuzhiyun "arch_mem_timer"))
1425*4882a593Smuzhiyun return -EBUSY;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun base = ioremap(frame->cntbase, frame->size);
1428*4882a593Smuzhiyun if (!base) {
1429*4882a593Smuzhiyun pr_err("Can't map frame's registers\n");
1430*4882a593Smuzhiyun return -ENXIO;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun ret = arch_timer_mem_register(base, irq);
1434*4882a593Smuzhiyun if (ret) {
1435*4882a593Smuzhiyun iounmap(base);
1436*4882a593Smuzhiyun return ret;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun arch_counter_base = base;
1440*4882a593Smuzhiyun arch_timers_present |= ARCH_TIMER_TYPE_MEM;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun return 0;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
arch_timer_mem_of_init(struct device_node * np)1445*4882a593Smuzhiyun static int __init arch_timer_mem_of_init(struct device_node *np)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun struct arch_timer_mem *timer_mem;
1448*4882a593Smuzhiyun struct arch_timer_mem_frame *frame;
1449*4882a593Smuzhiyun struct device_node *frame_node;
1450*4882a593Smuzhiyun struct resource res;
1451*4882a593Smuzhiyun int ret = -EINVAL;
1452*4882a593Smuzhiyun u32 rate;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun timer_mem = kzalloc(sizeof(*timer_mem), GFP_KERNEL);
1455*4882a593Smuzhiyun if (!timer_mem)
1456*4882a593Smuzhiyun return -ENOMEM;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res))
1459*4882a593Smuzhiyun goto out;
1460*4882a593Smuzhiyun timer_mem->cntctlbase = res.start;
1461*4882a593Smuzhiyun timer_mem->size = resource_size(&res);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun for_each_available_child_of_node(np, frame_node) {
1464*4882a593Smuzhiyun u32 n;
1465*4882a593Smuzhiyun struct arch_timer_mem_frame *frame;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun if (of_property_read_u32(frame_node, "frame-number", &n)) {
1468*4882a593Smuzhiyun pr_err(FW_BUG "Missing frame-number.\n");
1469*4882a593Smuzhiyun of_node_put(frame_node);
1470*4882a593Smuzhiyun goto out;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun if (n >= ARCH_TIMER_MEM_MAX_FRAMES) {
1473*4882a593Smuzhiyun pr_err(FW_BUG "Wrong frame-number, only 0-%u are permitted.\n",
1474*4882a593Smuzhiyun ARCH_TIMER_MEM_MAX_FRAMES - 1);
1475*4882a593Smuzhiyun of_node_put(frame_node);
1476*4882a593Smuzhiyun goto out;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun frame = &timer_mem->frame[n];
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun if (frame->valid) {
1481*4882a593Smuzhiyun pr_err(FW_BUG "Duplicated frame-number.\n");
1482*4882a593Smuzhiyun of_node_put(frame_node);
1483*4882a593Smuzhiyun goto out;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun if (of_address_to_resource(frame_node, 0, &res)) {
1487*4882a593Smuzhiyun of_node_put(frame_node);
1488*4882a593Smuzhiyun goto out;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun frame->cntbase = res.start;
1491*4882a593Smuzhiyun frame->size = resource_size(&res);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun frame->virt_irq = irq_of_parse_and_map(frame_node,
1494*4882a593Smuzhiyun ARCH_TIMER_VIRT_SPI);
1495*4882a593Smuzhiyun frame->phys_irq = irq_of_parse_and_map(frame_node,
1496*4882a593Smuzhiyun ARCH_TIMER_PHYS_SPI);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun frame->valid = true;
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun frame = arch_timer_mem_find_best_frame(timer_mem);
1502*4882a593Smuzhiyun if (!frame) {
1503*4882a593Smuzhiyun pr_err("Unable to find a suitable frame in timer @ %pa\n",
1504*4882a593Smuzhiyun &timer_mem->cntctlbase);
1505*4882a593Smuzhiyun ret = -EINVAL;
1506*4882a593Smuzhiyun goto out;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun rate = arch_timer_mem_frame_get_cntfrq(frame);
1510*4882a593Smuzhiyun arch_timer_of_configure_rate(rate, np);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun ret = arch_timer_mem_frame_register(frame);
1513*4882a593Smuzhiyun if (!ret && !arch_timer_needs_of_probing())
1514*4882a593Smuzhiyun ret = arch_timer_common_init();
1515*4882a593Smuzhiyun out:
1516*4882a593Smuzhiyun kfree(timer_mem);
1517*4882a593Smuzhiyun return ret;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun TIMER_OF_DECLARE(armv7_arch_timer_mem, "arm,armv7-timer-mem",
1520*4882a593Smuzhiyun arch_timer_mem_of_init);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun #ifdef CONFIG_ACPI_GTDT
1523*4882a593Smuzhiyun static int __init
arch_timer_mem_verify_cntfrq(struct arch_timer_mem * timer_mem)1524*4882a593Smuzhiyun arch_timer_mem_verify_cntfrq(struct arch_timer_mem *timer_mem)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun struct arch_timer_mem_frame *frame;
1527*4882a593Smuzhiyun u32 rate;
1528*4882a593Smuzhiyun int i;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1531*4882a593Smuzhiyun frame = &timer_mem->frame[i];
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun if (!frame->valid)
1534*4882a593Smuzhiyun continue;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun rate = arch_timer_mem_frame_get_cntfrq(frame);
1537*4882a593Smuzhiyun if (rate == arch_timer_rate)
1538*4882a593Smuzhiyun continue;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun pr_err(FW_BUG "CNTFRQ mismatch: frame @ %pa: (0x%08lx), CPU: (0x%08lx)\n",
1541*4882a593Smuzhiyun &frame->cntbase,
1542*4882a593Smuzhiyun (unsigned long)rate, (unsigned long)arch_timer_rate);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun return -EINVAL;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun return 0;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
arch_timer_mem_acpi_init(int platform_timer_count)1550*4882a593Smuzhiyun static int __init arch_timer_mem_acpi_init(int platform_timer_count)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun struct arch_timer_mem *timers, *timer;
1553*4882a593Smuzhiyun struct arch_timer_mem_frame *frame, *best_frame = NULL;
1554*4882a593Smuzhiyun int timer_count, i, ret = 0;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun timers = kcalloc(platform_timer_count, sizeof(*timers),
1557*4882a593Smuzhiyun GFP_KERNEL);
1558*4882a593Smuzhiyun if (!timers)
1559*4882a593Smuzhiyun return -ENOMEM;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun ret = acpi_arch_timer_mem_init(timers, &timer_count);
1562*4882a593Smuzhiyun if (ret || !timer_count)
1563*4882a593Smuzhiyun goto out;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /*
1566*4882a593Smuzhiyun * While unlikely, it's theoretically possible that none of the frames
1567*4882a593Smuzhiyun * in a timer expose the combination of feature we want.
1568*4882a593Smuzhiyun */
1569*4882a593Smuzhiyun for (i = 0; i < timer_count; i++) {
1570*4882a593Smuzhiyun timer = &timers[i];
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun frame = arch_timer_mem_find_best_frame(timer);
1573*4882a593Smuzhiyun if (!best_frame)
1574*4882a593Smuzhiyun best_frame = frame;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun ret = arch_timer_mem_verify_cntfrq(timer);
1577*4882a593Smuzhiyun if (ret) {
1578*4882a593Smuzhiyun pr_err("Disabling MMIO timers due to CNTFRQ mismatch\n");
1579*4882a593Smuzhiyun goto out;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun if (!best_frame) /* implies !frame */
1583*4882a593Smuzhiyun /*
1584*4882a593Smuzhiyun * Only complain about missing suitable frames if we
1585*4882a593Smuzhiyun * haven't already found one in a previous iteration.
1586*4882a593Smuzhiyun */
1587*4882a593Smuzhiyun pr_err("Unable to find a suitable frame in timer @ %pa\n",
1588*4882a593Smuzhiyun &timer->cntctlbase);
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun if (best_frame)
1592*4882a593Smuzhiyun ret = arch_timer_mem_frame_register(best_frame);
1593*4882a593Smuzhiyun out:
1594*4882a593Smuzhiyun kfree(timers);
1595*4882a593Smuzhiyun return ret;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun /* Initialize per-processor generic timer and memory-mapped timer(if present) */
arch_timer_acpi_init(struct acpi_table_header * table)1599*4882a593Smuzhiyun static int __init arch_timer_acpi_init(struct acpi_table_header *table)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun int ret, platform_timer_count;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
1604*4882a593Smuzhiyun pr_warn("already initialized, skipping\n");
1605*4882a593Smuzhiyun return -EINVAL;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun arch_timers_present |= ARCH_TIMER_TYPE_CP15;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun ret = acpi_gtdt_init(table, &platform_timer_count);
1611*4882a593Smuzhiyun if (ret)
1612*4882a593Smuzhiyun return ret;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI] =
1615*4882a593Smuzhiyun acpi_gtdt_map_ppi(ARCH_TIMER_PHYS_NONSECURE_PPI);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun arch_timer_ppi[ARCH_TIMER_VIRT_PPI] =
1618*4882a593Smuzhiyun acpi_gtdt_map_ppi(ARCH_TIMER_VIRT_PPI);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun arch_timer_ppi[ARCH_TIMER_HYP_PPI] =
1621*4882a593Smuzhiyun acpi_gtdt_map_ppi(ARCH_TIMER_HYP_PPI);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun arch_timer_populate_kvm_info();
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun /*
1626*4882a593Smuzhiyun * When probing via ACPI, we have no mechanism to override the sysreg
1627*4882a593Smuzhiyun * CNTFRQ value. This *must* be correct.
1628*4882a593Smuzhiyun */
1629*4882a593Smuzhiyun arch_timer_rate = arch_timer_get_cntfrq();
1630*4882a593Smuzhiyun ret = validate_timer_rate();
1631*4882a593Smuzhiyun if (ret) {
1632*4882a593Smuzhiyun pr_err(FW_BUG "frequency not available.\n");
1633*4882a593Smuzhiyun return ret;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun arch_timer_uses_ppi = arch_timer_select_ppi();
1637*4882a593Smuzhiyun if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1638*4882a593Smuzhiyun pr_err("No interrupt available, giving up\n");
1639*4882a593Smuzhiyun return -EINVAL;
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun /* Always-on capability */
1643*4882a593Smuzhiyun arch_timer_c3stop = acpi_gtdt_c3stop(arch_timer_uses_ppi);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun /* Check for globally applicable workarounds */
1646*4882a593Smuzhiyun arch_timer_check_ool_workaround(ate_match_acpi_oem_info, table);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun ret = arch_timer_register();
1649*4882a593Smuzhiyun if (ret)
1650*4882a593Smuzhiyun return ret;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun if (platform_timer_count &&
1653*4882a593Smuzhiyun arch_timer_mem_acpi_init(platform_timer_count))
1654*4882a593Smuzhiyun pr_err("Failed to initialize memory-mapped timer.\n");
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun return arch_timer_common_init();
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun TIMER_ACPI_DECLARE(arch_timer, ACPI_SIG_GTDT, arch_timer_acpi_init);
1659*4882a593Smuzhiyun #endif
1660