1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Zynq clock controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 - 2013 Xilinx
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Sören Brinkmann <soren.brinkmann@xilinx.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk/zynq.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static void __iomem *zynq_clkc_base;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define SLCR_ARMPLL_CTRL (zynq_clkc_base + 0x00)
22*4882a593Smuzhiyun #define SLCR_DDRPLL_CTRL (zynq_clkc_base + 0x04)
23*4882a593Smuzhiyun #define SLCR_IOPLL_CTRL (zynq_clkc_base + 0x08)
24*4882a593Smuzhiyun #define SLCR_PLL_STATUS (zynq_clkc_base + 0x0c)
25*4882a593Smuzhiyun #define SLCR_ARM_CLK_CTRL (zynq_clkc_base + 0x20)
26*4882a593Smuzhiyun #define SLCR_DDR_CLK_CTRL (zynq_clkc_base + 0x24)
27*4882a593Smuzhiyun #define SLCR_DCI_CLK_CTRL (zynq_clkc_base + 0x28)
28*4882a593Smuzhiyun #define SLCR_APER_CLK_CTRL (zynq_clkc_base + 0x2c)
29*4882a593Smuzhiyun #define SLCR_GEM0_CLK_CTRL (zynq_clkc_base + 0x40)
30*4882a593Smuzhiyun #define SLCR_GEM1_CLK_CTRL (zynq_clkc_base + 0x44)
31*4882a593Smuzhiyun #define SLCR_SMC_CLK_CTRL (zynq_clkc_base + 0x48)
32*4882a593Smuzhiyun #define SLCR_LQSPI_CLK_CTRL (zynq_clkc_base + 0x4c)
33*4882a593Smuzhiyun #define SLCR_SDIO_CLK_CTRL (zynq_clkc_base + 0x50)
34*4882a593Smuzhiyun #define SLCR_UART_CLK_CTRL (zynq_clkc_base + 0x54)
35*4882a593Smuzhiyun #define SLCR_SPI_CLK_CTRL (zynq_clkc_base + 0x58)
36*4882a593Smuzhiyun #define SLCR_CAN_CLK_CTRL (zynq_clkc_base + 0x5c)
37*4882a593Smuzhiyun #define SLCR_CAN_MIOCLK_CTRL (zynq_clkc_base + 0x60)
38*4882a593Smuzhiyun #define SLCR_DBG_CLK_CTRL (zynq_clkc_base + 0x64)
39*4882a593Smuzhiyun #define SLCR_PCAP_CLK_CTRL (zynq_clkc_base + 0x68)
40*4882a593Smuzhiyun #define SLCR_FPGA0_CLK_CTRL (zynq_clkc_base + 0x70)
41*4882a593Smuzhiyun #define SLCR_621_TRUE (zynq_clkc_base + 0xc4)
42*4882a593Smuzhiyun #define SLCR_SWDT_CLK_SEL (zynq_clkc_base + 0x204)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define NUM_MIO_PINS 54
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DBG_CLK_CTRL_CLKACT_TRC BIT(0)
47*4882a593Smuzhiyun #define DBG_CLK_CTRL_CPU_1XCLKACT BIT(1)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun enum zynq_clk {
50*4882a593Smuzhiyun armpll, ddrpll, iopll,
51*4882a593Smuzhiyun cpu_6or4x, cpu_3or2x, cpu_2x, cpu_1x,
52*4882a593Smuzhiyun ddr2x, ddr3x, dci,
53*4882a593Smuzhiyun lqspi, smc, pcap, gem0, gem1, fclk0, fclk1, fclk2, fclk3, can0, can1,
54*4882a593Smuzhiyun sdio0, sdio1, uart0, uart1, spi0, spi1, dma,
55*4882a593Smuzhiyun usb0_aper, usb1_aper, gem0_aper, gem1_aper,
56*4882a593Smuzhiyun sdio0_aper, sdio1_aper, spi0_aper, spi1_aper, can0_aper, can1_aper,
57*4882a593Smuzhiyun i2c0_aper, i2c1_aper, uart0_aper, uart1_aper, gpio_aper, lqspi_aper,
58*4882a593Smuzhiyun smc_aper, swdt, dbg_trc, dbg_apb, clk_max};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static struct clk *ps_clk;
61*4882a593Smuzhiyun static struct clk *clks[clk_max];
62*4882a593Smuzhiyun static struct clk_onecell_data clk_data;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static DEFINE_SPINLOCK(armpll_lock);
65*4882a593Smuzhiyun static DEFINE_SPINLOCK(ddrpll_lock);
66*4882a593Smuzhiyun static DEFINE_SPINLOCK(iopll_lock);
67*4882a593Smuzhiyun static DEFINE_SPINLOCK(armclk_lock);
68*4882a593Smuzhiyun static DEFINE_SPINLOCK(swdtclk_lock);
69*4882a593Smuzhiyun static DEFINE_SPINLOCK(ddrclk_lock);
70*4882a593Smuzhiyun static DEFINE_SPINLOCK(dciclk_lock);
71*4882a593Smuzhiyun static DEFINE_SPINLOCK(gem0clk_lock);
72*4882a593Smuzhiyun static DEFINE_SPINLOCK(gem1clk_lock);
73*4882a593Smuzhiyun static DEFINE_SPINLOCK(canclk_lock);
74*4882a593Smuzhiyun static DEFINE_SPINLOCK(canmioclk_lock);
75*4882a593Smuzhiyun static DEFINE_SPINLOCK(dbgclk_lock);
76*4882a593Smuzhiyun static DEFINE_SPINLOCK(aperclk_lock);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static const char *const armpll_parents[] __initconst = {"armpll_int",
79*4882a593Smuzhiyun "ps_clk"};
80*4882a593Smuzhiyun static const char *const ddrpll_parents[] __initconst = {"ddrpll_int",
81*4882a593Smuzhiyun "ps_clk"};
82*4882a593Smuzhiyun static const char *const iopll_parents[] __initconst = {"iopll_int",
83*4882a593Smuzhiyun "ps_clk"};
84*4882a593Smuzhiyun static const char *gem0_mux_parents[] __initdata = {"gem0_div1", "dummy_name"};
85*4882a593Smuzhiyun static const char *gem1_mux_parents[] __initdata = {"gem1_div1", "dummy_name"};
86*4882a593Smuzhiyun static const char *const can0_mio_mux2_parents[] __initconst = {"can0_gate",
87*4882a593Smuzhiyun "can0_mio_mux"};
88*4882a593Smuzhiyun static const char *const can1_mio_mux2_parents[] __initconst = {"can1_gate",
89*4882a593Smuzhiyun "can1_mio_mux"};
90*4882a593Smuzhiyun static const char *dbg_emio_mux_parents[] __initdata = {"dbg_div",
91*4882a593Smuzhiyun "dummy_name"};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const char *const dbgtrc_emio_input_names[] __initconst = {
94*4882a593Smuzhiyun "trace_emio_clk"};
95*4882a593Smuzhiyun static const char *const gem0_emio_input_names[] __initconst = {
96*4882a593Smuzhiyun "gem0_emio_clk"};
97*4882a593Smuzhiyun static const char *const gem1_emio_input_names[] __initconst = {
98*4882a593Smuzhiyun "gem1_emio_clk"};
99*4882a593Smuzhiyun static const char *const swdt_ext_clk_input_names[] __initconst = {
100*4882a593Smuzhiyun "swdt_ext_clk"};
101*4882a593Smuzhiyun
zynq_clk_register_fclk(enum zynq_clk fclk,const char * clk_name,void __iomem * fclk_ctrl_reg,const char ** parents,int enable)102*4882a593Smuzhiyun static void __init zynq_clk_register_fclk(enum zynq_clk fclk,
103*4882a593Smuzhiyun const char *clk_name, void __iomem *fclk_ctrl_reg,
104*4882a593Smuzhiyun const char **parents, int enable)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct clk *clk;
107*4882a593Smuzhiyun u32 enable_reg;
108*4882a593Smuzhiyun char *mux_name;
109*4882a593Smuzhiyun char *div0_name;
110*4882a593Smuzhiyun char *div1_name;
111*4882a593Smuzhiyun spinlock_t *fclk_lock;
112*4882a593Smuzhiyun spinlock_t *fclk_gate_lock;
113*4882a593Smuzhiyun void __iomem *fclk_gate_reg = fclk_ctrl_reg + 8;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun fclk_lock = kmalloc(sizeof(*fclk_lock), GFP_KERNEL);
116*4882a593Smuzhiyun if (!fclk_lock)
117*4882a593Smuzhiyun goto err;
118*4882a593Smuzhiyun fclk_gate_lock = kmalloc(sizeof(*fclk_gate_lock), GFP_KERNEL);
119*4882a593Smuzhiyun if (!fclk_gate_lock)
120*4882a593Smuzhiyun goto err_fclk_gate_lock;
121*4882a593Smuzhiyun spin_lock_init(fclk_lock);
122*4882a593Smuzhiyun spin_lock_init(fclk_gate_lock);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun mux_name = kasprintf(GFP_KERNEL, "%s_mux", clk_name);
125*4882a593Smuzhiyun if (!mux_name)
126*4882a593Smuzhiyun goto err_mux_name;
127*4882a593Smuzhiyun div0_name = kasprintf(GFP_KERNEL, "%s_div0", clk_name);
128*4882a593Smuzhiyun if (!div0_name)
129*4882a593Smuzhiyun goto err_div0_name;
130*4882a593Smuzhiyun div1_name = kasprintf(GFP_KERNEL, "%s_div1", clk_name);
131*4882a593Smuzhiyun if (!div1_name)
132*4882a593Smuzhiyun goto err_div1_name;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun clk = clk_register_mux(NULL, mux_name, parents, 4,
135*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, fclk_ctrl_reg, 4, 2, 0,
136*4882a593Smuzhiyun fclk_lock);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun clk = clk_register_divider(NULL, div0_name, mux_name,
139*4882a593Smuzhiyun 0, fclk_ctrl_reg, 8, 6, CLK_DIVIDER_ONE_BASED |
140*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, fclk_lock);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun clk = clk_register_divider(NULL, div1_name, div0_name,
143*4882a593Smuzhiyun CLK_SET_RATE_PARENT, fclk_ctrl_reg, 20, 6,
144*4882a593Smuzhiyun CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
145*4882a593Smuzhiyun fclk_lock);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun clks[fclk] = clk_register_gate(NULL, clk_name,
148*4882a593Smuzhiyun div1_name, CLK_SET_RATE_PARENT, fclk_gate_reg,
149*4882a593Smuzhiyun 0, CLK_GATE_SET_TO_DISABLE, fclk_gate_lock);
150*4882a593Smuzhiyun enable_reg = readl(fclk_gate_reg) & 1;
151*4882a593Smuzhiyun if (enable && !enable_reg) {
152*4882a593Smuzhiyun if (clk_prepare_enable(clks[fclk]))
153*4882a593Smuzhiyun pr_warn("%s: FCLK%u enable failed\n", __func__,
154*4882a593Smuzhiyun fclk - fclk0);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun kfree(mux_name);
157*4882a593Smuzhiyun kfree(div0_name);
158*4882a593Smuzhiyun kfree(div1_name);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun err_div1_name:
163*4882a593Smuzhiyun kfree(div0_name);
164*4882a593Smuzhiyun err_div0_name:
165*4882a593Smuzhiyun kfree(mux_name);
166*4882a593Smuzhiyun err_mux_name:
167*4882a593Smuzhiyun kfree(fclk_gate_lock);
168*4882a593Smuzhiyun err_fclk_gate_lock:
169*4882a593Smuzhiyun kfree(fclk_lock);
170*4882a593Smuzhiyun err:
171*4882a593Smuzhiyun clks[fclk] = ERR_PTR(-ENOMEM);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
zynq_clk_register_periph_clk(enum zynq_clk clk0,enum zynq_clk clk1,const char * clk_name0,const char * clk_name1,void __iomem * clk_ctrl,const char ** parents,unsigned int two_gates)174*4882a593Smuzhiyun static void __init zynq_clk_register_periph_clk(enum zynq_clk clk0,
175*4882a593Smuzhiyun enum zynq_clk clk1, const char *clk_name0,
176*4882a593Smuzhiyun const char *clk_name1, void __iomem *clk_ctrl,
177*4882a593Smuzhiyun const char **parents, unsigned int two_gates)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun struct clk *clk;
180*4882a593Smuzhiyun char *mux_name;
181*4882a593Smuzhiyun char *div_name;
182*4882a593Smuzhiyun spinlock_t *lock;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun lock = kmalloc(sizeof(*lock), GFP_KERNEL);
185*4882a593Smuzhiyun if (!lock)
186*4882a593Smuzhiyun goto err;
187*4882a593Smuzhiyun spin_lock_init(lock);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun mux_name = kasprintf(GFP_KERNEL, "%s_mux", clk_name0);
190*4882a593Smuzhiyun div_name = kasprintf(GFP_KERNEL, "%s_div", clk_name0);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun clk = clk_register_mux(NULL, mux_name, parents, 4,
193*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, clk_ctrl, 4, 2, 0, lock);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun clk = clk_register_divider(NULL, div_name, mux_name, 0, clk_ctrl, 8, 6,
196*4882a593Smuzhiyun CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO, lock);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun clks[clk0] = clk_register_gate(NULL, clk_name0, div_name,
199*4882a593Smuzhiyun CLK_SET_RATE_PARENT, clk_ctrl, 0, 0, lock);
200*4882a593Smuzhiyun if (two_gates)
201*4882a593Smuzhiyun clks[clk1] = clk_register_gate(NULL, clk_name1, div_name,
202*4882a593Smuzhiyun CLK_SET_RATE_PARENT, clk_ctrl, 1, 0, lock);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun kfree(mux_name);
205*4882a593Smuzhiyun kfree(div_name);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun err:
210*4882a593Smuzhiyun clks[clk0] = ERR_PTR(-ENOMEM);
211*4882a593Smuzhiyun if (two_gates)
212*4882a593Smuzhiyun clks[clk1] = ERR_PTR(-ENOMEM);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
zynq_clk_setup(struct device_node * np)215*4882a593Smuzhiyun static void __init zynq_clk_setup(struct device_node *np)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun int i;
218*4882a593Smuzhiyun u32 tmp;
219*4882a593Smuzhiyun int ret;
220*4882a593Smuzhiyun struct clk *clk;
221*4882a593Smuzhiyun char *clk_name;
222*4882a593Smuzhiyun unsigned int fclk_enable = 0;
223*4882a593Smuzhiyun const char *clk_output_name[clk_max];
224*4882a593Smuzhiyun const char *cpu_parents[4];
225*4882a593Smuzhiyun const char *periph_parents[4];
226*4882a593Smuzhiyun const char *swdt_ext_clk_mux_parents[2];
227*4882a593Smuzhiyun const char *can_mio_mux_parents[NUM_MIO_PINS];
228*4882a593Smuzhiyun const char *dummy_nm = "dummy_name";
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun pr_info("Zynq clock init\n");
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* get clock output names from DT */
233*4882a593Smuzhiyun for (i = 0; i < clk_max; i++) {
234*4882a593Smuzhiyun if (of_property_read_string_index(np, "clock-output-names",
235*4882a593Smuzhiyun i, &clk_output_name[i])) {
236*4882a593Smuzhiyun pr_err("%s: clock output name not in DT\n", __func__);
237*4882a593Smuzhiyun BUG();
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun cpu_parents[0] = clk_output_name[armpll];
241*4882a593Smuzhiyun cpu_parents[1] = clk_output_name[armpll];
242*4882a593Smuzhiyun cpu_parents[2] = clk_output_name[ddrpll];
243*4882a593Smuzhiyun cpu_parents[3] = clk_output_name[iopll];
244*4882a593Smuzhiyun periph_parents[0] = clk_output_name[iopll];
245*4882a593Smuzhiyun periph_parents[1] = clk_output_name[iopll];
246*4882a593Smuzhiyun periph_parents[2] = clk_output_name[armpll];
247*4882a593Smuzhiyun periph_parents[3] = clk_output_name[ddrpll];
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun of_property_read_u32(np, "fclk-enable", &fclk_enable);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* ps_clk */
252*4882a593Smuzhiyun ret = of_property_read_u32(np, "ps-clk-frequency", &tmp);
253*4882a593Smuzhiyun if (ret) {
254*4882a593Smuzhiyun pr_warn("ps_clk frequency not specified, using 33 MHz.\n");
255*4882a593Smuzhiyun tmp = 33333333;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun ps_clk = clk_register_fixed_rate(NULL, "ps_clk", NULL, 0, tmp);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* PLLs */
260*4882a593Smuzhiyun clk = clk_register_zynq_pll("armpll_int", "ps_clk", SLCR_ARMPLL_CTRL,
261*4882a593Smuzhiyun SLCR_PLL_STATUS, 0, &armpll_lock);
262*4882a593Smuzhiyun clks[armpll] = clk_register_mux(NULL, clk_output_name[armpll],
263*4882a593Smuzhiyun armpll_parents, 2, CLK_SET_RATE_NO_REPARENT,
264*4882a593Smuzhiyun SLCR_ARMPLL_CTRL, 4, 1, 0, &armpll_lock);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun clk = clk_register_zynq_pll("ddrpll_int", "ps_clk", SLCR_DDRPLL_CTRL,
267*4882a593Smuzhiyun SLCR_PLL_STATUS, 1, &ddrpll_lock);
268*4882a593Smuzhiyun clks[ddrpll] = clk_register_mux(NULL, clk_output_name[ddrpll],
269*4882a593Smuzhiyun ddrpll_parents, 2, CLK_SET_RATE_NO_REPARENT,
270*4882a593Smuzhiyun SLCR_DDRPLL_CTRL, 4, 1, 0, &ddrpll_lock);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun clk = clk_register_zynq_pll("iopll_int", "ps_clk", SLCR_IOPLL_CTRL,
273*4882a593Smuzhiyun SLCR_PLL_STATUS, 2, &iopll_lock);
274*4882a593Smuzhiyun clks[iopll] = clk_register_mux(NULL, clk_output_name[iopll],
275*4882a593Smuzhiyun iopll_parents, 2, CLK_SET_RATE_NO_REPARENT,
276*4882a593Smuzhiyun SLCR_IOPLL_CTRL, 4, 1, 0, &iopll_lock);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* CPU clocks */
279*4882a593Smuzhiyun tmp = readl(SLCR_621_TRUE) & 1;
280*4882a593Smuzhiyun clk = clk_register_mux(NULL, "cpu_mux", cpu_parents, 4,
281*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_ARM_CLK_CTRL, 4, 2, 0,
282*4882a593Smuzhiyun &armclk_lock);
283*4882a593Smuzhiyun clk = clk_register_divider(NULL, "cpu_div", "cpu_mux", 0,
284*4882a593Smuzhiyun SLCR_ARM_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
285*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, &armclk_lock);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun clks[cpu_6or4x] = clk_register_gate(NULL, clk_output_name[cpu_6or4x],
288*4882a593Smuzhiyun "cpu_div", CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
289*4882a593Smuzhiyun SLCR_ARM_CLK_CTRL, 24, 0, &armclk_lock);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "cpu_3or2x_div", "cpu_div", 0,
292*4882a593Smuzhiyun 1, 2);
293*4882a593Smuzhiyun clks[cpu_3or2x] = clk_register_gate(NULL, clk_output_name[cpu_3or2x],
294*4882a593Smuzhiyun "cpu_3or2x_div", CLK_IGNORE_UNUSED,
295*4882a593Smuzhiyun SLCR_ARM_CLK_CTRL, 25, 0, &armclk_lock);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "cpu_2x_div", "cpu_div", 0, 1,
298*4882a593Smuzhiyun 2 + tmp);
299*4882a593Smuzhiyun clks[cpu_2x] = clk_register_gate(NULL, clk_output_name[cpu_2x],
300*4882a593Smuzhiyun "cpu_2x_div", CLK_IGNORE_UNUSED, SLCR_ARM_CLK_CTRL,
301*4882a593Smuzhiyun 26, 0, &armclk_lock);
302*4882a593Smuzhiyun clk_prepare_enable(clks[cpu_2x]);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "cpu_1x_div", "cpu_div", 0, 1,
305*4882a593Smuzhiyun 4 + 2 * tmp);
306*4882a593Smuzhiyun clks[cpu_1x] = clk_register_gate(NULL, clk_output_name[cpu_1x],
307*4882a593Smuzhiyun "cpu_1x_div", CLK_IGNORE_UNUSED, SLCR_ARM_CLK_CTRL, 27,
308*4882a593Smuzhiyun 0, &armclk_lock);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Timers */
311*4882a593Smuzhiyun swdt_ext_clk_mux_parents[0] = clk_output_name[cpu_1x];
312*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(swdt_ext_clk_input_names); i++) {
313*4882a593Smuzhiyun int idx = of_property_match_string(np, "clock-names",
314*4882a593Smuzhiyun swdt_ext_clk_input_names[i]);
315*4882a593Smuzhiyun if (idx >= 0)
316*4882a593Smuzhiyun swdt_ext_clk_mux_parents[i + 1] =
317*4882a593Smuzhiyun of_clk_get_parent_name(np, idx);
318*4882a593Smuzhiyun else
319*4882a593Smuzhiyun swdt_ext_clk_mux_parents[i + 1] = dummy_nm;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun clks[swdt] = clk_register_mux(NULL, clk_output_name[swdt],
322*4882a593Smuzhiyun swdt_ext_clk_mux_parents, 2, CLK_SET_RATE_PARENT |
323*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_SWDT_CLK_SEL, 0, 1, 0,
324*4882a593Smuzhiyun &swdtclk_lock);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* DDR clocks */
327*4882a593Smuzhiyun clk = clk_register_divider(NULL, "ddr2x_div", "ddrpll", 0,
328*4882a593Smuzhiyun SLCR_DDR_CLK_CTRL, 26, 6, CLK_DIVIDER_ONE_BASED |
329*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, &ddrclk_lock);
330*4882a593Smuzhiyun clks[ddr2x] = clk_register_gate(NULL, clk_output_name[ddr2x],
331*4882a593Smuzhiyun "ddr2x_div", 0, SLCR_DDR_CLK_CTRL, 1, 0, &ddrclk_lock);
332*4882a593Smuzhiyun clk_prepare_enable(clks[ddr2x]);
333*4882a593Smuzhiyun clk = clk_register_divider(NULL, "ddr3x_div", "ddrpll", 0,
334*4882a593Smuzhiyun SLCR_DDR_CLK_CTRL, 20, 6, CLK_DIVIDER_ONE_BASED |
335*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, &ddrclk_lock);
336*4882a593Smuzhiyun clks[ddr3x] = clk_register_gate(NULL, clk_output_name[ddr3x],
337*4882a593Smuzhiyun "ddr3x_div", 0, SLCR_DDR_CLK_CTRL, 0, 0, &ddrclk_lock);
338*4882a593Smuzhiyun clk_prepare_enable(clks[ddr3x]);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun clk = clk_register_divider(NULL, "dci_div0", "ddrpll", 0,
341*4882a593Smuzhiyun SLCR_DCI_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
342*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, &dciclk_lock);
343*4882a593Smuzhiyun clk = clk_register_divider(NULL, "dci_div1", "dci_div0",
344*4882a593Smuzhiyun CLK_SET_RATE_PARENT, SLCR_DCI_CLK_CTRL, 20, 6,
345*4882a593Smuzhiyun CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
346*4882a593Smuzhiyun &dciclk_lock);
347*4882a593Smuzhiyun clks[dci] = clk_register_gate(NULL, clk_output_name[dci], "dci_div1",
348*4882a593Smuzhiyun CLK_SET_RATE_PARENT, SLCR_DCI_CLK_CTRL, 0, 0,
349*4882a593Smuzhiyun &dciclk_lock);
350*4882a593Smuzhiyun clk_prepare_enable(clks[dci]);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Peripheral clocks */
353*4882a593Smuzhiyun for (i = fclk0; i <= fclk3; i++) {
354*4882a593Smuzhiyun int enable = !!(fclk_enable & BIT(i - fclk0));
355*4882a593Smuzhiyun zynq_clk_register_fclk(i, clk_output_name[i],
356*4882a593Smuzhiyun SLCR_FPGA0_CLK_CTRL + 0x10 * (i - fclk0),
357*4882a593Smuzhiyun periph_parents, enable);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun zynq_clk_register_periph_clk(lqspi, 0, clk_output_name[lqspi], NULL,
361*4882a593Smuzhiyun SLCR_LQSPI_CLK_CTRL, periph_parents, 0);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun zynq_clk_register_periph_clk(smc, 0, clk_output_name[smc], NULL,
364*4882a593Smuzhiyun SLCR_SMC_CLK_CTRL, periph_parents, 0);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun zynq_clk_register_periph_clk(pcap, 0, clk_output_name[pcap], NULL,
367*4882a593Smuzhiyun SLCR_PCAP_CLK_CTRL, periph_parents, 0);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun zynq_clk_register_periph_clk(sdio0, sdio1, clk_output_name[sdio0],
370*4882a593Smuzhiyun clk_output_name[sdio1], SLCR_SDIO_CLK_CTRL,
371*4882a593Smuzhiyun periph_parents, 1);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun zynq_clk_register_periph_clk(uart0, uart1, clk_output_name[uart0],
374*4882a593Smuzhiyun clk_output_name[uart1], SLCR_UART_CLK_CTRL,
375*4882a593Smuzhiyun periph_parents, 1);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun zynq_clk_register_periph_clk(spi0, spi1, clk_output_name[spi0],
378*4882a593Smuzhiyun clk_output_name[spi1], SLCR_SPI_CLK_CTRL,
379*4882a593Smuzhiyun periph_parents, 1);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gem0_emio_input_names); i++) {
382*4882a593Smuzhiyun int idx = of_property_match_string(np, "clock-names",
383*4882a593Smuzhiyun gem0_emio_input_names[i]);
384*4882a593Smuzhiyun if (idx >= 0)
385*4882a593Smuzhiyun gem0_mux_parents[i + 1] = of_clk_get_parent_name(np,
386*4882a593Smuzhiyun idx);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun clk = clk_register_mux(NULL, "gem0_mux", periph_parents, 4,
389*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_GEM0_CLK_CTRL, 4, 2, 0,
390*4882a593Smuzhiyun &gem0clk_lock);
391*4882a593Smuzhiyun clk = clk_register_divider(NULL, "gem0_div0", "gem0_mux", 0,
392*4882a593Smuzhiyun SLCR_GEM0_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
393*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, &gem0clk_lock);
394*4882a593Smuzhiyun clk = clk_register_divider(NULL, "gem0_div1", "gem0_div0",
395*4882a593Smuzhiyun CLK_SET_RATE_PARENT, SLCR_GEM0_CLK_CTRL, 20, 6,
396*4882a593Smuzhiyun CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
397*4882a593Smuzhiyun &gem0clk_lock);
398*4882a593Smuzhiyun clk = clk_register_mux(NULL, "gem0_emio_mux", gem0_mux_parents, 2,
399*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
400*4882a593Smuzhiyun SLCR_GEM0_CLK_CTRL, 6, 1, 0,
401*4882a593Smuzhiyun &gem0clk_lock);
402*4882a593Smuzhiyun clks[gem0] = clk_register_gate(NULL, clk_output_name[gem0],
403*4882a593Smuzhiyun "gem0_emio_mux", CLK_SET_RATE_PARENT,
404*4882a593Smuzhiyun SLCR_GEM0_CLK_CTRL, 0, 0, &gem0clk_lock);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gem1_emio_input_names); i++) {
407*4882a593Smuzhiyun int idx = of_property_match_string(np, "clock-names",
408*4882a593Smuzhiyun gem1_emio_input_names[i]);
409*4882a593Smuzhiyun if (idx >= 0)
410*4882a593Smuzhiyun gem1_mux_parents[i + 1] = of_clk_get_parent_name(np,
411*4882a593Smuzhiyun idx);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun clk = clk_register_mux(NULL, "gem1_mux", periph_parents, 4,
414*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_GEM1_CLK_CTRL, 4, 2, 0,
415*4882a593Smuzhiyun &gem1clk_lock);
416*4882a593Smuzhiyun clk = clk_register_divider(NULL, "gem1_div0", "gem1_mux", 0,
417*4882a593Smuzhiyun SLCR_GEM1_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
418*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, &gem1clk_lock);
419*4882a593Smuzhiyun clk = clk_register_divider(NULL, "gem1_div1", "gem1_div0",
420*4882a593Smuzhiyun CLK_SET_RATE_PARENT, SLCR_GEM1_CLK_CTRL, 20, 6,
421*4882a593Smuzhiyun CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
422*4882a593Smuzhiyun &gem1clk_lock);
423*4882a593Smuzhiyun clk = clk_register_mux(NULL, "gem1_emio_mux", gem1_mux_parents, 2,
424*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
425*4882a593Smuzhiyun SLCR_GEM1_CLK_CTRL, 6, 1, 0,
426*4882a593Smuzhiyun &gem1clk_lock);
427*4882a593Smuzhiyun clks[gem1] = clk_register_gate(NULL, clk_output_name[gem1],
428*4882a593Smuzhiyun "gem1_emio_mux", CLK_SET_RATE_PARENT,
429*4882a593Smuzhiyun SLCR_GEM1_CLK_CTRL, 0, 0, &gem1clk_lock);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun tmp = strlen("mio_clk_00x");
432*4882a593Smuzhiyun clk_name = kmalloc(tmp, GFP_KERNEL);
433*4882a593Smuzhiyun for (i = 0; i < NUM_MIO_PINS; i++) {
434*4882a593Smuzhiyun int idx;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun snprintf(clk_name, tmp, "mio_clk_%2.2d", i);
437*4882a593Smuzhiyun idx = of_property_match_string(np, "clock-names", clk_name);
438*4882a593Smuzhiyun if (idx >= 0)
439*4882a593Smuzhiyun can_mio_mux_parents[i] = of_clk_get_parent_name(np,
440*4882a593Smuzhiyun idx);
441*4882a593Smuzhiyun else
442*4882a593Smuzhiyun can_mio_mux_parents[i] = dummy_nm;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun kfree(clk_name);
445*4882a593Smuzhiyun clk = clk_register_mux(NULL, "can_mux", periph_parents, 4,
446*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_CAN_CLK_CTRL, 4, 2, 0,
447*4882a593Smuzhiyun &canclk_lock);
448*4882a593Smuzhiyun clk = clk_register_divider(NULL, "can_div0", "can_mux", 0,
449*4882a593Smuzhiyun SLCR_CAN_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
450*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, &canclk_lock);
451*4882a593Smuzhiyun clk = clk_register_divider(NULL, "can_div1", "can_div0",
452*4882a593Smuzhiyun CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 20, 6,
453*4882a593Smuzhiyun CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
454*4882a593Smuzhiyun &canclk_lock);
455*4882a593Smuzhiyun clk = clk_register_gate(NULL, "can0_gate", "can_div1",
456*4882a593Smuzhiyun CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 0, 0,
457*4882a593Smuzhiyun &canclk_lock);
458*4882a593Smuzhiyun clk = clk_register_gate(NULL, "can1_gate", "can_div1",
459*4882a593Smuzhiyun CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 1, 0,
460*4882a593Smuzhiyun &canclk_lock);
461*4882a593Smuzhiyun clk = clk_register_mux(NULL, "can0_mio_mux",
462*4882a593Smuzhiyun can_mio_mux_parents, 54, CLK_SET_RATE_PARENT |
463*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_CAN_MIOCLK_CTRL, 0, 6, 0,
464*4882a593Smuzhiyun &canmioclk_lock);
465*4882a593Smuzhiyun clk = clk_register_mux(NULL, "can1_mio_mux",
466*4882a593Smuzhiyun can_mio_mux_parents, 54, CLK_SET_RATE_PARENT |
467*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_CAN_MIOCLK_CTRL, 16, 6,
468*4882a593Smuzhiyun 0, &canmioclk_lock);
469*4882a593Smuzhiyun clks[can0] = clk_register_mux(NULL, clk_output_name[can0],
470*4882a593Smuzhiyun can0_mio_mux2_parents, 2, CLK_SET_RATE_PARENT |
471*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_CAN_MIOCLK_CTRL, 6, 1, 0,
472*4882a593Smuzhiyun &canmioclk_lock);
473*4882a593Smuzhiyun clks[can1] = clk_register_mux(NULL, clk_output_name[can1],
474*4882a593Smuzhiyun can1_mio_mux2_parents, 2, CLK_SET_RATE_PARENT |
475*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_CAN_MIOCLK_CTRL, 22, 1,
476*4882a593Smuzhiyun 0, &canmioclk_lock);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dbgtrc_emio_input_names); i++) {
479*4882a593Smuzhiyun int idx = of_property_match_string(np, "clock-names",
480*4882a593Smuzhiyun dbgtrc_emio_input_names[i]);
481*4882a593Smuzhiyun if (idx >= 0)
482*4882a593Smuzhiyun dbg_emio_mux_parents[i + 1] = of_clk_get_parent_name(np,
483*4882a593Smuzhiyun idx);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun clk = clk_register_mux(NULL, "dbg_mux", periph_parents, 4,
486*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_DBG_CLK_CTRL, 4, 2, 0,
487*4882a593Smuzhiyun &dbgclk_lock);
488*4882a593Smuzhiyun clk = clk_register_divider(NULL, "dbg_div", "dbg_mux", 0,
489*4882a593Smuzhiyun SLCR_DBG_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
490*4882a593Smuzhiyun CLK_DIVIDER_ALLOW_ZERO, &dbgclk_lock);
491*4882a593Smuzhiyun clk = clk_register_mux(NULL, "dbg_emio_mux", dbg_emio_mux_parents, 2,
492*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT, SLCR_DBG_CLK_CTRL, 6, 1, 0,
493*4882a593Smuzhiyun &dbgclk_lock);
494*4882a593Smuzhiyun clks[dbg_trc] = clk_register_gate(NULL, clk_output_name[dbg_trc],
495*4882a593Smuzhiyun "dbg_emio_mux", CLK_SET_RATE_PARENT, SLCR_DBG_CLK_CTRL,
496*4882a593Smuzhiyun 0, 0, &dbgclk_lock);
497*4882a593Smuzhiyun clks[dbg_apb] = clk_register_gate(NULL, clk_output_name[dbg_apb],
498*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_DBG_CLK_CTRL, 1, 0,
499*4882a593Smuzhiyun &dbgclk_lock);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* leave debug clocks in the state the bootloader set them up to */
502*4882a593Smuzhiyun tmp = readl(SLCR_DBG_CLK_CTRL);
503*4882a593Smuzhiyun if (tmp & DBG_CLK_CTRL_CLKACT_TRC)
504*4882a593Smuzhiyun if (clk_prepare_enable(clks[dbg_trc]))
505*4882a593Smuzhiyun pr_warn("%s: trace clk enable failed\n", __func__);
506*4882a593Smuzhiyun if (tmp & DBG_CLK_CTRL_CPU_1XCLKACT)
507*4882a593Smuzhiyun if (clk_prepare_enable(clks[dbg_apb]))
508*4882a593Smuzhiyun pr_warn("%s: debug APB clk enable failed\n", __func__);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* One gated clock for all APER clocks. */
511*4882a593Smuzhiyun clks[dma] = clk_register_gate(NULL, clk_output_name[dma],
512*4882a593Smuzhiyun clk_output_name[cpu_2x], 0, SLCR_APER_CLK_CTRL, 0, 0,
513*4882a593Smuzhiyun &aperclk_lock);
514*4882a593Smuzhiyun clks[usb0_aper] = clk_register_gate(NULL, clk_output_name[usb0_aper],
515*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 2, 0,
516*4882a593Smuzhiyun &aperclk_lock);
517*4882a593Smuzhiyun clks[usb1_aper] = clk_register_gate(NULL, clk_output_name[usb1_aper],
518*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 3, 0,
519*4882a593Smuzhiyun &aperclk_lock);
520*4882a593Smuzhiyun clks[gem0_aper] = clk_register_gate(NULL, clk_output_name[gem0_aper],
521*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 6, 0,
522*4882a593Smuzhiyun &aperclk_lock);
523*4882a593Smuzhiyun clks[gem1_aper] = clk_register_gate(NULL, clk_output_name[gem1_aper],
524*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 7, 0,
525*4882a593Smuzhiyun &aperclk_lock);
526*4882a593Smuzhiyun clks[sdio0_aper] = clk_register_gate(NULL, clk_output_name[sdio0_aper],
527*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 10, 0,
528*4882a593Smuzhiyun &aperclk_lock);
529*4882a593Smuzhiyun clks[sdio1_aper] = clk_register_gate(NULL, clk_output_name[sdio1_aper],
530*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 11, 0,
531*4882a593Smuzhiyun &aperclk_lock);
532*4882a593Smuzhiyun clks[spi0_aper] = clk_register_gate(NULL, clk_output_name[spi0_aper],
533*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 14, 0,
534*4882a593Smuzhiyun &aperclk_lock);
535*4882a593Smuzhiyun clks[spi1_aper] = clk_register_gate(NULL, clk_output_name[spi1_aper],
536*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 15, 0,
537*4882a593Smuzhiyun &aperclk_lock);
538*4882a593Smuzhiyun clks[can0_aper] = clk_register_gate(NULL, clk_output_name[can0_aper],
539*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 16, 0,
540*4882a593Smuzhiyun &aperclk_lock);
541*4882a593Smuzhiyun clks[can1_aper] = clk_register_gate(NULL, clk_output_name[can1_aper],
542*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 17, 0,
543*4882a593Smuzhiyun &aperclk_lock);
544*4882a593Smuzhiyun clks[i2c0_aper] = clk_register_gate(NULL, clk_output_name[i2c0_aper],
545*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 18, 0,
546*4882a593Smuzhiyun &aperclk_lock);
547*4882a593Smuzhiyun clks[i2c1_aper] = clk_register_gate(NULL, clk_output_name[i2c1_aper],
548*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 19, 0,
549*4882a593Smuzhiyun &aperclk_lock);
550*4882a593Smuzhiyun clks[uart0_aper] = clk_register_gate(NULL, clk_output_name[uart0_aper],
551*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 20, 0,
552*4882a593Smuzhiyun &aperclk_lock);
553*4882a593Smuzhiyun clks[uart1_aper] = clk_register_gate(NULL, clk_output_name[uart1_aper],
554*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 21, 0,
555*4882a593Smuzhiyun &aperclk_lock);
556*4882a593Smuzhiyun clks[gpio_aper] = clk_register_gate(NULL, clk_output_name[gpio_aper],
557*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 22, 0,
558*4882a593Smuzhiyun &aperclk_lock);
559*4882a593Smuzhiyun clks[lqspi_aper] = clk_register_gate(NULL, clk_output_name[lqspi_aper],
560*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 23, 0,
561*4882a593Smuzhiyun &aperclk_lock);
562*4882a593Smuzhiyun clks[smc_aper] = clk_register_gate(NULL, clk_output_name[smc_aper],
563*4882a593Smuzhiyun clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 24, 0,
564*4882a593Smuzhiyun &aperclk_lock);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(clks); i++) {
567*4882a593Smuzhiyun if (IS_ERR(clks[i])) {
568*4882a593Smuzhiyun pr_err("Zynq clk %d: register failed with %ld\n",
569*4882a593Smuzhiyun i, PTR_ERR(clks[i]));
570*4882a593Smuzhiyun BUG();
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun clk_data.clks = clks;
575*4882a593Smuzhiyun clk_data.clk_num = ARRAY_SIZE(clks);
576*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun CLK_OF_DECLARE(zynq_clkc, "xlnx,ps7-clkc", zynq_clk_setup);
580*4882a593Smuzhiyun
zynq_clock_init(void)581*4882a593Smuzhiyun void __init zynq_clock_init(void)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct device_node *np;
584*4882a593Smuzhiyun struct device_node *slcr;
585*4882a593Smuzhiyun struct resource res;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "xlnx,ps7-clkc");
588*4882a593Smuzhiyun if (!np) {
589*4882a593Smuzhiyun pr_err("%s: clkc node not found\n", __func__);
590*4882a593Smuzhiyun goto np_err;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res)) {
594*4882a593Smuzhiyun pr_err("%pOFn: failed to get resource\n", np);
595*4882a593Smuzhiyun goto np_err;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun slcr = of_get_parent(np);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (slcr->data) {
601*4882a593Smuzhiyun zynq_clkc_base = (__force void __iomem *)slcr->data + res.start;
602*4882a593Smuzhiyun } else {
603*4882a593Smuzhiyun pr_err("%pOFn: Unable to get I/O memory\n", np);
604*4882a593Smuzhiyun of_node_put(slcr);
605*4882a593Smuzhiyun goto np_err;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun pr_info("%s: clkc starts at %p\n", __func__, zynq_clkc_base);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun of_node_put(slcr);
611*4882a593Smuzhiyun of_node_put(np);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun return;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun np_err:
616*4882a593Smuzhiyun of_node_put(np);
617*4882a593Smuzhiyun BUG();
618*4882a593Smuzhiyun }
619