1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2014 Linaro Ltd.
4*4882a593Smuzhiyun * Copyright (C) 2014 ZTE Corporation.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/gcd.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <asm/div64.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define to_clk_zx_pll(_hw) container_of(_hw, struct clk_zx_pll, hw)
19*4882a593Smuzhiyun #define to_clk_zx_audio(_hw) container_of(_hw, struct clk_zx_audio, hw)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define CFG0_CFG1_OFFSET 4
22*4882a593Smuzhiyun #define LOCK_FLAG 30
23*4882a593Smuzhiyun #define POWER_DOWN 31
24*4882a593Smuzhiyun
rate_to_idx(struct clk_zx_pll * zx_pll,unsigned long rate)25*4882a593Smuzhiyun static int rate_to_idx(struct clk_zx_pll *zx_pll, unsigned long rate)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun const struct zx_pll_config *config = zx_pll->lookup_table;
28*4882a593Smuzhiyun int i;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun for (i = 0; i < zx_pll->count; i++) {
31*4882a593Smuzhiyun if (config[i].rate > rate)
32*4882a593Smuzhiyun return i > 0 ? i - 1 : 0;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun if (config[i].rate == rate)
35*4882a593Smuzhiyun return i;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun return i - 1;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
hw_to_idx(struct clk_zx_pll * zx_pll)41*4882a593Smuzhiyun static int hw_to_idx(struct clk_zx_pll *zx_pll)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun const struct zx_pll_config *config = zx_pll->lookup_table;
44*4882a593Smuzhiyun u32 hw_cfg0, hw_cfg1;
45*4882a593Smuzhiyun int i;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun hw_cfg0 = readl_relaxed(zx_pll->reg_base);
48*4882a593Smuzhiyun hw_cfg1 = readl_relaxed(zx_pll->reg_base + CFG0_CFG1_OFFSET);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* For matching the value in lookup table */
51*4882a593Smuzhiyun hw_cfg0 &= ~BIT(zx_pll->lock_bit);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Check availability of pd_bit */
54*4882a593Smuzhiyun if (zx_pll->pd_bit < 32)
55*4882a593Smuzhiyun hw_cfg0 |= BIT(zx_pll->pd_bit);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun for (i = 0; i < zx_pll->count; i++) {
58*4882a593Smuzhiyun if (hw_cfg0 == config[i].cfg0 && hw_cfg1 == config[i].cfg1)
59*4882a593Smuzhiyun return i;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return -EINVAL;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
zx_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)65*4882a593Smuzhiyun static unsigned long zx_pll_recalc_rate(struct clk_hw *hw,
66*4882a593Smuzhiyun unsigned long parent_rate)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
69*4882a593Smuzhiyun int idx;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun idx = hw_to_idx(zx_pll);
72*4882a593Smuzhiyun if (unlikely(idx == -EINVAL))
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return zx_pll->lookup_table[idx].rate;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
zx_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)78*4882a593Smuzhiyun static long zx_pll_round_rate(struct clk_hw *hw, unsigned long rate,
79*4882a593Smuzhiyun unsigned long *prate)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
82*4882a593Smuzhiyun int idx;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun idx = rate_to_idx(zx_pll, rate);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return zx_pll->lookup_table[idx].rate;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
zx_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)89*4882a593Smuzhiyun static int zx_pll_set_rate(struct clk_hw *hw, unsigned long rate,
90*4882a593Smuzhiyun unsigned long parent_rate)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun /* Assume current cpu is not running on current PLL */
93*4882a593Smuzhiyun struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
94*4882a593Smuzhiyun const struct zx_pll_config *config;
95*4882a593Smuzhiyun int idx;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun idx = rate_to_idx(zx_pll, rate);
98*4882a593Smuzhiyun config = &zx_pll->lookup_table[idx];
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun writel_relaxed(config->cfg0, zx_pll->reg_base);
101*4882a593Smuzhiyun writel_relaxed(config->cfg1, zx_pll->reg_base + CFG0_CFG1_OFFSET);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
zx_pll_enable(struct clk_hw * hw)106*4882a593Smuzhiyun static int zx_pll_enable(struct clk_hw *hw)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
109*4882a593Smuzhiyun u32 reg;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* If pd_bit is not available, simply return success. */
112*4882a593Smuzhiyun if (zx_pll->pd_bit > 31)
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun reg = readl_relaxed(zx_pll->reg_base);
116*4882a593Smuzhiyun writel_relaxed(reg & ~BIT(zx_pll->pd_bit), zx_pll->reg_base);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return readl_relaxed_poll_timeout(zx_pll->reg_base, reg,
119*4882a593Smuzhiyun reg & BIT(zx_pll->lock_bit), 0, 100);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
zx_pll_disable(struct clk_hw * hw)122*4882a593Smuzhiyun static void zx_pll_disable(struct clk_hw *hw)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
125*4882a593Smuzhiyun u32 reg;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun if (zx_pll->pd_bit > 31)
128*4882a593Smuzhiyun return;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun reg = readl_relaxed(zx_pll->reg_base);
131*4882a593Smuzhiyun writel_relaxed(reg | BIT(zx_pll->pd_bit), zx_pll->reg_base);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
zx_pll_is_enabled(struct clk_hw * hw)134*4882a593Smuzhiyun static int zx_pll_is_enabled(struct clk_hw *hw)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
137*4882a593Smuzhiyun u32 reg;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun reg = readl_relaxed(zx_pll->reg_base);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return !(reg & BIT(zx_pll->pd_bit));
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun const struct clk_ops zx_pll_ops = {
145*4882a593Smuzhiyun .recalc_rate = zx_pll_recalc_rate,
146*4882a593Smuzhiyun .round_rate = zx_pll_round_rate,
147*4882a593Smuzhiyun .set_rate = zx_pll_set_rate,
148*4882a593Smuzhiyun .enable = zx_pll_enable,
149*4882a593Smuzhiyun .disable = zx_pll_disable,
150*4882a593Smuzhiyun .is_enabled = zx_pll_is_enabled,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun EXPORT_SYMBOL(zx_pll_ops);
153*4882a593Smuzhiyun
clk_register_zx_pll(const char * name,const char * parent_name,unsigned long flags,void __iomem * reg_base,const struct zx_pll_config * lookup_table,int count,spinlock_t * lock)154*4882a593Smuzhiyun struct clk *clk_register_zx_pll(const char *name, const char *parent_name,
155*4882a593Smuzhiyun unsigned long flags, void __iomem *reg_base,
156*4882a593Smuzhiyun const struct zx_pll_config *lookup_table,
157*4882a593Smuzhiyun int count, spinlock_t *lock)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct clk_zx_pll *zx_pll;
160*4882a593Smuzhiyun struct clk *clk;
161*4882a593Smuzhiyun struct clk_init_data init;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun zx_pll = kzalloc(sizeof(*zx_pll), GFP_KERNEL);
164*4882a593Smuzhiyun if (!zx_pll)
165*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun init.name = name;
168*4882a593Smuzhiyun init.ops = &zx_pll_ops;
169*4882a593Smuzhiyun init.flags = flags;
170*4882a593Smuzhiyun init.parent_names = parent_name ? &parent_name : NULL;
171*4882a593Smuzhiyun init.num_parents = parent_name ? 1 : 0;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun zx_pll->reg_base = reg_base;
174*4882a593Smuzhiyun zx_pll->lookup_table = lookup_table;
175*4882a593Smuzhiyun zx_pll->count = count;
176*4882a593Smuzhiyun zx_pll->lock_bit = LOCK_FLAG;
177*4882a593Smuzhiyun zx_pll->pd_bit = POWER_DOWN;
178*4882a593Smuzhiyun zx_pll->lock = lock;
179*4882a593Smuzhiyun zx_pll->hw.init = &init;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun clk = clk_register(NULL, &zx_pll->hw);
182*4882a593Smuzhiyun if (IS_ERR(clk))
183*4882a593Smuzhiyun kfree(zx_pll);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return clk;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define BPAR 1000000
calc_reg(u32 parent_rate,u32 rate)189*4882a593Smuzhiyun static u32 calc_reg(u32 parent_rate, u32 rate)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u32 sel, integ, fra_div, tmp;
192*4882a593Smuzhiyun u64 tmp64 = (u64)parent_rate * BPAR;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun do_div(tmp64, rate);
195*4882a593Smuzhiyun integ = (u32)tmp64 / BPAR;
196*4882a593Smuzhiyun integ = integ >> 1;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun tmp = (u32)tmp64 % BPAR;
199*4882a593Smuzhiyun sel = tmp / BPAR;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun tmp = tmp % BPAR;
202*4882a593Smuzhiyun fra_div = tmp * 0xff / BPAR;
203*4882a593Smuzhiyun tmp = (sel << 24) | (integ << 16) | (0xff << 8) | fra_div;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Set I2S integer divider as 1. This bit is reserved for SPDIF
206*4882a593Smuzhiyun * and do no harm.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun tmp |= BIT(28);
209*4882a593Smuzhiyun return tmp;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
calc_rate(u32 reg,u32 parent_rate)212*4882a593Smuzhiyun static u32 calc_rate(u32 reg, u32 parent_rate)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u32 sel, integ, fra_div, tmp;
215*4882a593Smuzhiyun u64 tmp64 = (u64)parent_rate * BPAR;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun tmp = reg;
218*4882a593Smuzhiyun sel = (tmp >> 24) & BIT(0);
219*4882a593Smuzhiyun integ = (tmp >> 16) & 0xff;
220*4882a593Smuzhiyun fra_div = tmp & 0xff;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun tmp = fra_div * BPAR;
223*4882a593Smuzhiyun tmp = tmp / 0xff;
224*4882a593Smuzhiyun tmp += sel * BPAR;
225*4882a593Smuzhiyun tmp += 2 * integ * BPAR;
226*4882a593Smuzhiyun do_div(tmp64, tmp);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return (u32)tmp64;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
zx_audio_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)231*4882a593Smuzhiyun static unsigned long zx_audio_recalc_rate(struct clk_hw *hw,
232*4882a593Smuzhiyun unsigned long parent_rate)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct clk_zx_audio *zx_audio = to_clk_zx_audio(hw);
235*4882a593Smuzhiyun u32 reg;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun reg = readl_relaxed(zx_audio->reg_base);
238*4882a593Smuzhiyun return calc_rate(reg, parent_rate);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
zx_audio_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)241*4882a593Smuzhiyun static long zx_audio_round_rate(struct clk_hw *hw, unsigned long rate,
242*4882a593Smuzhiyun unsigned long *prate)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun u32 reg;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (rate * 2 > *prate)
247*4882a593Smuzhiyun return -EINVAL;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun reg = calc_reg(*prate, rate);
250*4882a593Smuzhiyun return calc_rate(reg, *prate);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
zx_audio_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)253*4882a593Smuzhiyun static int zx_audio_set_rate(struct clk_hw *hw, unsigned long rate,
254*4882a593Smuzhiyun unsigned long parent_rate)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct clk_zx_audio *zx_audio = to_clk_zx_audio(hw);
257*4882a593Smuzhiyun u32 reg;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun reg = calc_reg(parent_rate, rate);
260*4882a593Smuzhiyun writel_relaxed(reg, zx_audio->reg_base);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define ZX_AUDIO_EN BIT(25)
zx_audio_enable(struct clk_hw * hw)266*4882a593Smuzhiyun static int zx_audio_enable(struct clk_hw *hw)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct clk_zx_audio *zx_audio = to_clk_zx_audio(hw);
269*4882a593Smuzhiyun u32 reg;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun reg = readl_relaxed(zx_audio->reg_base);
272*4882a593Smuzhiyun writel_relaxed(reg & ~ZX_AUDIO_EN, zx_audio->reg_base);
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
zx_audio_disable(struct clk_hw * hw)276*4882a593Smuzhiyun static void zx_audio_disable(struct clk_hw *hw)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct clk_zx_audio *zx_audio = to_clk_zx_audio(hw);
279*4882a593Smuzhiyun u32 reg;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun reg = readl_relaxed(zx_audio->reg_base);
282*4882a593Smuzhiyun writel_relaxed(reg | ZX_AUDIO_EN, zx_audio->reg_base);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct clk_ops zx_audio_ops = {
286*4882a593Smuzhiyun .recalc_rate = zx_audio_recalc_rate,
287*4882a593Smuzhiyun .round_rate = zx_audio_round_rate,
288*4882a593Smuzhiyun .set_rate = zx_audio_set_rate,
289*4882a593Smuzhiyun .enable = zx_audio_enable,
290*4882a593Smuzhiyun .disable = zx_audio_disable,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
clk_register_zx_audio(const char * name,const char * const parent_name,unsigned long flags,void __iomem * reg_base)293*4882a593Smuzhiyun struct clk *clk_register_zx_audio(const char *name,
294*4882a593Smuzhiyun const char * const parent_name,
295*4882a593Smuzhiyun unsigned long flags,
296*4882a593Smuzhiyun void __iomem *reg_base)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct clk_zx_audio *zx_audio;
299*4882a593Smuzhiyun struct clk *clk;
300*4882a593Smuzhiyun struct clk_init_data init;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun zx_audio = kzalloc(sizeof(*zx_audio), GFP_KERNEL);
303*4882a593Smuzhiyun if (!zx_audio)
304*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun init.name = name;
307*4882a593Smuzhiyun init.ops = &zx_audio_ops;
308*4882a593Smuzhiyun init.flags = flags;
309*4882a593Smuzhiyun init.parent_names = parent_name ? &parent_name : NULL;
310*4882a593Smuzhiyun init.num_parents = parent_name ? 1 : 0;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun zx_audio->reg_base = reg_base;
313*4882a593Smuzhiyun zx_audio->hw.init = &init;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun clk = clk_register(NULL, &zx_audio->hw);
316*4882a593Smuzhiyun if (IS_ERR(clk))
317*4882a593Smuzhiyun kfree(zx_audio);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return clk;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #define CLK_AUDIO_DIV_FRAC BIT(0)
323*4882a593Smuzhiyun #define CLK_AUDIO_DIV_INT BIT(1)
324*4882a593Smuzhiyun #define CLK_AUDIO_DIV_UNCOMMON BIT(1)
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #define CLK_AUDIO_DIV_FRAC_NSHIFT 16
327*4882a593Smuzhiyun #define CLK_AUDIO_DIV_INT_FRAC_RE BIT(16)
328*4882a593Smuzhiyun #define CLK_AUDIO_DIV_INT_FRAC_MAX (0xffff)
329*4882a593Smuzhiyun #define CLK_AUDIO_DIV_INT_FRAC_MIN (0x2)
330*4882a593Smuzhiyun #define CLK_AUDIO_DIV_INT_INT_SHIFT 24
331*4882a593Smuzhiyun #define CLK_AUDIO_DIV_INT_INT_WIDTH 4
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun struct zx_clk_audio_div_table {
334*4882a593Smuzhiyun unsigned long rate;
335*4882a593Smuzhiyun unsigned int int_reg;
336*4882a593Smuzhiyun unsigned int frac_reg;
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define to_clk_zx_audio_div(_hw) container_of(_hw, struct clk_zx_audio_divider, hw)
340*4882a593Smuzhiyun
audio_calc_rate(struct clk_zx_audio_divider * audio_div,u32 reg_frac,u32 reg_int,unsigned long parent_rate)341*4882a593Smuzhiyun static unsigned long audio_calc_rate(struct clk_zx_audio_divider *audio_div,
342*4882a593Smuzhiyun u32 reg_frac, u32 reg_int,
343*4882a593Smuzhiyun unsigned long parent_rate)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun unsigned long rate, m, n;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun m = reg_frac & 0xffff;
348*4882a593Smuzhiyun n = (reg_frac >> 16) & 0xffff;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun m = (reg_int & 0xffff) * n + m;
351*4882a593Smuzhiyun rate = (parent_rate * n) / m;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return rate;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
audio_calc_reg(struct clk_zx_audio_divider * audio_div,struct zx_clk_audio_div_table * div_table,unsigned long rate,unsigned long parent_rate)356*4882a593Smuzhiyun static void audio_calc_reg(struct clk_zx_audio_divider *audio_div,
357*4882a593Smuzhiyun struct zx_clk_audio_div_table *div_table,
358*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun unsigned int reg_int, reg_frac;
361*4882a593Smuzhiyun unsigned long m, n, div;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun reg_int = parent_rate / rate;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (reg_int > CLK_AUDIO_DIV_INT_FRAC_MAX)
366*4882a593Smuzhiyun reg_int = CLK_AUDIO_DIV_INT_FRAC_MAX;
367*4882a593Smuzhiyun else if (reg_int < CLK_AUDIO_DIV_INT_FRAC_MIN)
368*4882a593Smuzhiyun reg_int = 0;
369*4882a593Smuzhiyun m = parent_rate - rate * reg_int;
370*4882a593Smuzhiyun n = rate;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun div = gcd(m, n);
373*4882a593Smuzhiyun m = m / div;
374*4882a593Smuzhiyun n = n / div;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if ((m >> 16) || (n >> 16)) {
377*4882a593Smuzhiyun if (m > n) {
378*4882a593Smuzhiyun n = n * 0xffff / m;
379*4882a593Smuzhiyun m = 0xffff;
380*4882a593Smuzhiyun } else {
381*4882a593Smuzhiyun m = m * 0xffff / n;
382*4882a593Smuzhiyun n = 0xffff;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun reg_frac = m | (n << 16);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun div_table->rate = parent_rate * n / (reg_int * n + m);
388*4882a593Smuzhiyun div_table->int_reg = reg_int;
389*4882a593Smuzhiyun div_table->frac_reg = reg_frac;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
zx_audio_div_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)392*4882a593Smuzhiyun static unsigned long zx_audio_div_recalc_rate(struct clk_hw *hw,
393*4882a593Smuzhiyun unsigned long parent_rate)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct clk_zx_audio_divider *zx_audio_div = to_clk_zx_audio_div(hw);
396*4882a593Smuzhiyun u32 reg_frac, reg_int;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun reg_frac = readl_relaxed(zx_audio_div->reg_base);
399*4882a593Smuzhiyun reg_int = readl_relaxed(zx_audio_div->reg_base + 0x4);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return audio_calc_rate(zx_audio_div, reg_frac, reg_int, parent_rate);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
zx_audio_div_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)404*4882a593Smuzhiyun static long zx_audio_div_round_rate(struct clk_hw *hw, unsigned long rate,
405*4882a593Smuzhiyun unsigned long *prate)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct clk_zx_audio_divider *zx_audio_div = to_clk_zx_audio_div(hw);
408*4882a593Smuzhiyun struct zx_clk_audio_div_table divt;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun audio_calc_reg(zx_audio_div, &divt, rate, *prate);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return audio_calc_rate(zx_audio_div, divt.frac_reg, divt.int_reg, *prate);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
zx_audio_div_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)415*4882a593Smuzhiyun static int zx_audio_div_set_rate(struct clk_hw *hw, unsigned long rate,
416*4882a593Smuzhiyun unsigned long parent_rate)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct clk_zx_audio_divider *zx_audio_div = to_clk_zx_audio_div(hw);
419*4882a593Smuzhiyun struct zx_clk_audio_div_table divt;
420*4882a593Smuzhiyun unsigned int val;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun audio_calc_reg(zx_audio_div, &divt, rate, parent_rate);
423*4882a593Smuzhiyun if (divt.rate != rate)
424*4882a593Smuzhiyun pr_debug("the real rate is:%ld", divt.rate);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun writel_relaxed(divt.frac_reg, zx_audio_div->reg_base);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun val = readl_relaxed(zx_audio_div->reg_base + 0x4);
429*4882a593Smuzhiyun val &= ~0xffff;
430*4882a593Smuzhiyun val |= divt.int_reg | CLK_AUDIO_DIV_INT_FRAC_RE;
431*4882a593Smuzhiyun writel_relaxed(val, zx_audio_div->reg_base + 0x4);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun mdelay(1);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun val = readl_relaxed(zx_audio_div->reg_base + 0x4);
436*4882a593Smuzhiyun val &= ~CLK_AUDIO_DIV_INT_FRAC_RE;
437*4882a593Smuzhiyun writel_relaxed(val, zx_audio_div->reg_base + 0x4);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun const struct clk_ops zx_audio_div_ops = {
443*4882a593Smuzhiyun .recalc_rate = zx_audio_div_recalc_rate,
444*4882a593Smuzhiyun .round_rate = zx_audio_div_round_rate,
445*4882a593Smuzhiyun .set_rate = zx_audio_div_set_rate,
446*4882a593Smuzhiyun };
447