xref: /OK3568_Linux_fs/kernel/drivers/clk/zte/clk-zx296718.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 - 2016 ZTE Corporation.
4*4882a593Smuzhiyun  * Copyright (C) 2016 Linaro Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dt-bindings/clock/zx296718-clock.h>
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* TOP CRM */
17*4882a593Smuzhiyun #define TOP_CLK_MUX0	0x04
18*4882a593Smuzhiyun #define TOP_CLK_MUX1	0x08
19*4882a593Smuzhiyun #define TOP_CLK_MUX2	0x0c
20*4882a593Smuzhiyun #define TOP_CLK_MUX3	0x10
21*4882a593Smuzhiyun #define TOP_CLK_MUX4	0x14
22*4882a593Smuzhiyun #define TOP_CLK_MUX5	0x18
23*4882a593Smuzhiyun #define TOP_CLK_MUX6	0x1c
24*4882a593Smuzhiyun #define TOP_CLK_MUX7	0x20
25*4882a593Smuzhiyun #define TOP_CLK_MUX9	0x28
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define TOP_CLK_GATE0	0x34
29*4882a593Smuzhiyun #define TOP_CLK_GATE1	0x38
30*4882a593Smuzhiyun #define TOP_CLK_GATE2	0x3c
31*4882a593Smuzhiyun #define TOP_CLK_GATE3	0x40
32*4882a593Smuzhiyun #define TOP_CLK_GATE4	0x44
33*4882a593Smuzhiyun #define TOP_CLK_GATE5	0x48
34*4882a593Smuzhiyun #define TOP_CLK_GATE6	0x4c
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define TOP_CLK_DIV0	0x58
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define PLL_CPU_REG	0x80
39*4882a593Smuzhiyun #define PLL_VGA_REG	0xb0
40*4882a593Smuzhiyun #define PLL_DDR_REG	0xa0
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* LSP0 CRM */
43*4882a593Smuzhiyun #define LSP0_TIMER3_CLK	0x4
44*4882a593Smuzhiyun #define LSP0_TIMER4_CLK	0x8
45*4882a593Smuzhiyun #define LSP0_TIMER5_CLK	0xc
46*4882a593Smuzhiyun #define LSP0_UART3_CLK	0x10
47*4882a593Smuzhiyun #define LSP0_UART1_CLK	0x14
48*4882a593Smuzhiyun #define LSP0_UART2_CLK	0x18
49*4882a593Smuzhiyun #define LSP0_SPIFC0_CLK	0x1c
50*4882a593Smuzhiyun #define LSP0_I2C4_CLK	0x20
51*4882a593Smuzhiyun #define LSP0_I2C5_CLK	0x24
52*4882a593Smuzhiyun #define LSP0_SSP0_CLK	0x28
53*4882a593Smuzhiyun #define LSP0_SSP1_CLK	0x2c
54*4882a593Smuzhiyun #define LSP0_USIM0_CLK	0x30
55*4882a593Smuzhiyun #define LSP0_GPIO_CLK	0x34
56*4882a593Smuzhiyun #define LSP0_I2C3_CLK	0x38
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* LSP1 CRM */
59*4882a593Smuzhiyun #define LSP1_UART4_CLK	0x08
60*4882a593Smuzhiyun #define LSP1_UART5_CLK	0x0c
61*4882a593Smuzhiyun #define LSP1_PWM_CLK	0x10
62*4882a593Smuzhiyun #define LSP1_I2C2_CLK	0x14
63*4882a593Smuzhiyun #define LSP1_SSP2_CLK	0x1c
64*4882a593Smuzhiyun #define LSP1_SSP3_CLK	0x20
65*4882a593Smuzhiyun #define LSP1_SSP4_CLK	0x24
66*4882a593Smuzhiyun #define LSP1_USIM1_CLK	0x28
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* audio lsp */
69*4882a593Smuzhiyun #define AUDIO_I2S0_DIV_CFG1	0x10
70*4882a593Smuzhiyun #define AUDIO_I2S0_DIV_CFG2	0x14
71*4882a593Smuzhiyun #define AUDIO_I2S0_CLK		0x18
72*4882a593Smuzhiyun #define AUDIO_I2S1_DIV_CFG1	0x20
73*4882a593Smuzhiyun #define AUDIO_I2S1_DIV_CFG2	0x24
74*4882a593Smuzhiyun #define AUDIO_I2S1_CLK		0x28
75*4882a593Smuzhiyun #define AUDIO_I2S2_DIV_CFG1	0x30
76*4882a593Smuzhiyun #define AUDIO_I2S2_DIV_CFG2	0x34
77*4882a593Smuzhiyun #define AUDIO_I2S2_CLK		0x38
78*4882a593Smuzhiyun #define AUDIO_I2S3_DIV_CFG1	0x40
79*4882a593Smuzhiyun #define AUDIO_I2S3_DIV_CFG2	0x44
80*4882a593Smuzhiyun #define AUDIO_I2S3_CLK		0x48
81*4882a593Smuzhiyun #define AUDIO_I2C0_CLK		0x50
82*4882a593Smuzhiyun #define AUDIO_SPDIF0_DIV_CFG1	0x60
83*4882a593Smuzhiyun #define AUDIO_SPDIF0_DIV_CFG2	0x64
84*4882a593Smuzhiyun #define AUDIO_SPDIF0_CLK	0x68
85*4882a593Smuzhiyun #define AUDIO_SPDIF1_DIV_CFG1	0x70
86*4882a593Smuzhiyun #define AUDIO_SPDIF1_DIV_CFG2	0x74
87*4882a593Smuzhiyun #define AUDIO_SPDIF1_CLK	0x78
88*4882a593Smuzhiyun #define AUDIO_TIMER_CLK		0x80
89*4882a593Smuzhiyun #define AUDIO_TDM_CLK		0x90
90*4882a593Smuzhiyun #define AUDIO_TS_CLK		0xa0
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static DEFINE_SPINLOCK(clk_lock);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct zx_pll_config pll_cpu_table[] = {
95*4882a593Smuzhiyun 	PLL_RATE(1312000000, 0x00103621, 0x04aaaaaa),
96*4882a593Smuzhiyun 	PLL_RATE(1407000000, 0x00103a21, 0x04aaaaaa),
97*4882a593Smuzhiyun 	PLL_RATE(1503000000, 0x00103e21, 0x04aaaaaa),
98*4882a593Smuzhiyun 	PLL_RATE(1600000000, 0x00104221, 0x04aaaaaa),
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static const struct zx_pll_config pll_vga_table[] = {
102*4882a593Smuzhiyun 	PLL_RATE(36000000,  0x00102464, 0x04000000), /* 800x600@56 */
103*4882a593Smuzhiyun 	PLL_RATE(40000000,  0x00102864, 0x04000000), /* 800x600@60 */
104*4882a593Smuzhiyun 	PLL_RATE(49500000,  0x00103164, 0x04800000), /* 800x600@75 */
105*4882a593Smuzhiyun 	PLL_RATE(50000000,  0x00103264, 0x04000000), /* 800x600@72 */
106*4882a593Smuzhiyun 	PLL_RATE(56250000,  0x00103864, 0x04400000), /* 800x600@85 */
107*4882a593Smuzhiyun 	PLL_RATE(65000000,  0x00104164, 0x04000000), /* 1024x768@60 */
108*4882a593Smuzhiyun 	PLL_RATE(74375000,  0x00104a64, 0x04600000), /* 1280x720@60 */
109*4882a593Smuzhiyun 	PLL_RATE(75000000,  0x00104b64, 0x04800000), /* 1024x768@70 */
110*4882a593Smuzhiyun 	PLL_RATE(78750000,  0x00104e64, 0x04c00000), /* 1024x768@75 */
111*4882a593Smuzhiyun 	PLL_RATE(85500000,  0x00105564, 0x04800000), /* 1360x768@60 */
112*4882a593Smuzhiyun 	PLL_RATE(106500000, 0x00106a64, 0x04800000), /* 1440x900@60 */
113*4882a593Smuzhiyun 	PLL_RATE(108000000, 0x00106c64, 0x04000000), /* 1280x1024@60 */
114*4882a593Smuzhiyun 	PLL_RATE(110000000, 0x00106e64, 0x04000000), /* 1024x768@85 */
115*4882a593Smuzhiyun 	PLL_RATE(135000000, 0x00105a44, 0x04000000), /* 1280x1024@75 */
116*4882a593Smuzhiyun 	PLL_RATE(136750000, 0x00104462, 0x04600000), /* 1440x900@75 */
117*4882a593Smuzhiyun 	PLL_RATE(148500000, 0x00104a62, 0x04400000), /* 1920x1080@60 */
118*4882a593Smuzhiyun 	PLL_RATE(157000000, 0x00104e62, 0x04800000), /* 1440x900@85 */
119*4882a593Smuzhiyun 	PLL_RATE(157500000, 0x00104e62, 0x04c00000), /* 1280x1024@85 */
120*4882a593Smuzhiyun 	PLL_RATE(162000000, 0x00105162, 0x04000000), /* 1600x1200@60 */
121*4882a593Smuzhiyun 	PLL_RATE(193250000, 0x00106062, 0x04a00000), /* 1920x1200@60 */
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun PNAME(osc) = {
125*4882a593Smuzhiyun 	"osc24m",
126*4882a593Smuzhiyun 	"osc32k",
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun PNAME(dbg_wclk_p) = {
130*4882a593Smuzhiyun 	"clk334m",
131*4882a593Smuzhiyun 	"clk466m",
132*4882a593Smuzhiyun 	"clk396m",
133*4882a593Smuzhiyun 	"clk250m",
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun PNAME(a72_coreclk_p) = {
137*4882a593Smuzhiyun 	"osc24m",
138*4882a593Smuzhiyun 	"pll_mm0_1188m",
139*4882a593Smuzhiyun 	"pll_mm1_1296m",
140*4882a593Smuzhiyun 	"clk1000m",
141*4882a593Smuzhiyun 	"clk648m",
142*4882a593Smuzhiyun 	"clk1600m",
143*4882a593Smuzhiyun 	"pll_audio_1800m",
144*4882a593Smuzhiyun 	"pll_vga_1800m",
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun PNAME(cpu_periclk_p) = {
148*4882a593Smuzhiyun 	"osc24m",
149*4882a593Smuzhiyun 	"clk500m",
150*4882a593Smuzhiyun 	"clk594m",
151*4882a593Smuzhiyun 	"clk466m",
152*4882a593Smuzhiyun 	"clk294m",
153*4882a593Smuzhiyun 	"clk334m",
154*4882a593Smuzhiyun 	"clk250m",
155*4882a593Smuzhiyun 	"clk125m",
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun PNAME(a53_coreclk_p) = {
159*4882a593Smuzhiyun 	"osc24m",
160*4882a593Smuzhiyun 	"clk1000m",
161*4882a593Smuzhiyun 	"pll_mm0_1188m",
162*4882a593Smuzhiyun 	"clk648m",
163*4882a593Smuzhiyun 	"clk500m",
164*4882a593Smuzhiyun 	"clk800m",
165*4882a593Smuzhiyun 	"clk1600m",
166*4882a593Smuzhiyun 	"pll_audio_1800m",
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun PNAME(sec_wclk_p) = {
170*4882a593Smuzhiyun 	"osc24m",
171*4882a593Smuzhiyun 	"clk396m",
172*4882a593Smuzhiyun 	"clk334m",
173*4882a593Smuzhiyun 	"clk297m",
174*4882a593Smuzhiyun 	"clk250m",
175*4882a593Smuzhiyun 	"clk198m",
176*4882a593Smuzhiyun 	"clk148m5",
177*4882a593Smuzhiyun 	"clk99m",
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun PNAME(sd_nand_wclk_p) = {
181*4882a593Smuzhiyun 	"osc24m",
182*4882a593Smuzhiyun 	"clk49m5",
183*4882a593Smuzhiyun 	"clk99m",
184*4882a593Smuzhiyun 	"clk198m",
185*4882a593Smuzhiyun 	"clk167m",
186*4882a593Smuzhiyun 	"clk148m5",
187*4882a593Smuzhiyun 	"clk125m",
188*4882a593Smuzhiyun 	"clk216m",
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun PNAME(emmc_wclk_p) = {
192*4882a593Smuzhiyun 	"osc24m",
193*4882a593Smuzhiyun 	"clk198m",
194*4882a593Smuzhiyun 	"clk99m",
195*4882a593Smuzhiyun 	"clk396m",
196*4882a593Smuzhiyun 	"clk334m",
197*4882a593Smuzhiyun 	"clk297m",
198*4882a593Smuzhiyun 	"clk250m",
199*4882a593Smuzhiyun 	"clk148m5",
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun PNAME(clk32_p) = {
203*4882a593Smuzhiyun 	"osc32k",
204*4882a593Smuzhiyun 	"clk32k768",
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun PNAME(usb_ref24m_p) = {
208*4882a593Smuzhiyun 	"osc32k",
209*4882a593Smuzhiyun 	"clk32k768",
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun PNAME(sys_noc_alck_p) = {
213*4882a593Smuzhiyun 	"osc24m",
214*4882a593Smuzhiyun 	"clk250m",
215*4882a593Smuzhiyun 	"clk198m",
216*4882a593Smuzhiyun 	"clk148m5",
217*4882a593Smuzhiyun 	"clk108m",
218*4882a593Smuzhiyun 	"clk54m",
219*4882a593Smuzhiyun 	"clk216m",
220*4882a593Smuzhiyun 	"clk240m",
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun PNAME(vde_aclk_p) = {
224*4882a593Smuzhiyun 	"clk334m",
225*4882a593Smuzhiyun 	"clk594m",
226*4882a593Smuzhiyun 	"clk500m",
227*4882a593Smuzhiyun 	"clk432m",
228*4882a593Smuzhiyun 	"clk480m",
229*4882a593Smuzhiyun 	"clk297m",
230*4882a593Smuzhiyun 	"clk_vga",  /*600MHz*/
231*4882a593Smuzhiyun 	"clk294m",
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun PNAME(vce_aclk_p) = {
235*4882a593Smuzhiyun 	"clk334m",
236*4882a593Smuzhiyun 	"clk594m",
237*4882a593Smuzhiyun 	"clk500m",
238*4882a593Smuzhiyun 	"clk432m",
239*4882a593Smuzhiyun 	"clk396m",
240*4882a593Smuzhiyun 	"clk297m",
241*4882a593Smuzhiyun 	"clk_vga",  /*600MHz*/
242*4882a593Smuzhiyun 	"clk294m",
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun PNAME(hde_aclk_p) = {
246*4882a593Smuzhiyun 	"clk334m",
247*4882a593Smuzhiyun 	"clk594m",
248*4882a593Smuzhiyun 	"clk500m",
249*4882a593Smuzhiyun 	"clk432m",
250*4882a593Smuzhiyun 	"clk396m",
251*4882a593Smuzhiyun 	"clk297m",
252*4882a593Smuzhiyun 	"clk_vga",  /*600MHz*/
253*4882a593Smuzhiyun 	"clk294m",
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun PNAME(gpu_aclk_p) = {
257*4882a593Smuzhiyun 	"clk334m",
258*4882a593Smuzhiyun 	"clk648m",
259*4882a593Smuzhiyun 	"clk594m",
260*4882a593Smuzhiyun 	"clk500m",
261*4882a593Smuzhiyun 	"clk396m",
262*4882a593Smuzhiyun 	"clk297m",
263*4882a593Smuzhiyun 	"clk_vga",  /*600MHz*/
264*4882a593Smuzhiyun 	"clk294m",
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun PNAME(sappu_aclk_p) = {
268*4882a593Smuzhiyun 	"clk396m",
269*4882a593Smuzhiyun 	"clk500m",
270*4882a593Smuzhiyun 	"clk250m",
271*4882a593Smuzhiyun 	"clk148m5",
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun PNAME(sappu_wclk_p) = {
275*4882a593Smuzhiyun 	"clk198m",
276*4882a593Smuzhiyun 	"clk396m",
277*4882a593Smuzhiyun 	"clk334m",
278*4882a593Smuzhiyun 	"clk297m",
279*4882a593Smuzhiyun 	"clk250m",
280*4882a593Smuzhiyun 	"clk148m5",
281*4882a593Smuzhiyun 	"clk125m",
282*4882a593Smuzhiyun 	"clk99m",
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun PNAME(vou_aclk_p) = {
286*4882a593Smuzhiyun 	"clk334m",
287*4882a593Smuzhiyun 	"clk594m",
288*4882a593Smuzhiyun 	"clk500m",
289*4882a593Smuzhiyun 	"clk432m",
290*4882a593Smuzhiyun 	"clk396m",
291*4882a593Smuzhiyun 	"clk297m",
292*4882a593Smuzhiyun 	"clk_vga",  /*600MHz*/
293*4882a593Smuzhiyun 	"clk294m",
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun PNAME(vou_main_wclk_p) = {
297*4882a593Smuzhiyun 	"clk108m",
298*4882a593Smuzhiyun 	"clk594m",
299*4882a593Smuzhiyun 	"clk297m",
300*4882a593Smuzhiyun 	"clk148m5",
301*4882a593Smuzhiyun 	"clk74m25",
302*4882a593Smuzhiyun 	"clk54m",
303*4882a593Smuzhiyun 	"clk27m",
304*4882a593Smuzhiyun 	"clk_vga",
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun PNAME(vou_aux_wclk_p) = {
308*4882a593Smuzhiyun 	"clk108m",
309*4882a593Smuzhiyun 	"clk148m5",
310*4882a593Smuzhiyun 	"clk74m25",
311*4882a593Smuzhiyun 	"clk54m",
312*4882a593Smuzhiyun 	"clk27m",
313*4882a593Smuzhiyun 	"clk_vga",
314*4882a593Smuzhiyun 	"clk54m_mm0",
315*4882a593Smuzhiyun 	"clk"
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun PNAME(vou_ppu_wclk_p) = {
319*4882a593Smuzhiyun 	"clk334m",
320*4882a593Smuzhiyun 	"clk432m",
321*4882a593Smuzhiyun 	"clk396m",
322*4882a593Smuzhiyun 	"clk297m",
323*4882a593Smuzhiyun 	"clk250m",
324*4882a593Smuzhiyun 	"clk125m",
325*4882a593Smuzhiyun 	"clk198m",
326*4882a593Smuzhiyun 	"clk99m",
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun PNAME(vga_i2c_wclk_p) = {
330*4882a593Smuzhiyun 	"osc24m",
331*4882a593Smuzhiyun 	"clk99m",
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun PNAME(viu_m0_aclk_p) = {
335*4882a593Smuzhiyun 	"clk334m",
336*4882a593Smuzhiyun 	"clk432m",
337*4882a593Smuzhiyun 	"clk396m",
338*4882a593Smuzhiyun 	"clk297m",
339*4882a593Smuzhiyun 	"clk250m",
340*4882a593Smuzhiyun 	"clk125m",
341*4882a593Smuzhiyun 	"clk198m",
342*4882a593Smuzhiyun 	"osc24m",
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun PNAME(viu_m1_aclk_p) = {
346*4882a593Smuzhiyun 	"clk198m",
347*4882a593Smuzhiyun 	"clk250m",
348*4882a593Smuzhiyun 	"clk297m",
349*4882a593Smuzhiyun 	"clk125m",
350*4882a593Smuzhiyun 	"clk396m",
351*4882a593Smuzhiyun 	"clk334m",
352*4882a593Smuzhiyun 	"clk148m5",
353*4882a593Smuzhiyun 	"osc24m",
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun PNAME(viu_clk_p) = {
357*4882a593Smuzhiyun 	"clk198m",
358*4882a593Smuzhiyun 	"clk334m",
359*4882a593Smuzhiyun 	"clk297m",
360*4882a593Smuzhiyun 	"clk250m",
361*4882a593Smuzhiyun 	"clk396m",
362*4882a593Smuzhiyun 	"clk125m",
363*4882a593Smuzhiyun 	"clk99m",
364*4882a593Smuzhiyun 	"clk148m5",
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun PNAME(viu_jpeg_clk_p) = {
368*4882a593Smuzhiyun 	"clk334m",
369*4882a593Smuzhiyun 	"clk480m",
370*4882a593Smuzhiyun 	"clk432m",
371*4882a593Smuzhiyun 	"clk396m",
372*4882a593Smuzhiyun 	"clk297m",
373*4882a593Smuzhiyun 	"clk250m",
374*4882a593Smuzhiyun 	"clk125m",
375*4882a593Smuzhiyun 	"clk198m",
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun PNAME(ts_sys_clk_p) = {
379*4882a593Smuzhiyun 	"clk192m",
380*4882a593Smuzhiyun 	"clk167m",
381*4882a593Smuzhiyun 	"clk125m",
382*4882a593Smuzhiyun 	"clk99m",
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun PNAME(wdt_ares_p) = {
386*4882a593Smuzhiyun 	"osc24m",
387*4882a593Smuzhiyun 	"clk32k"
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static struct clk_zx_pll zx296718_pll_clk[] = {
391*4882a593Smuzhiyun 	ZX296718_PLL("pll_cpu",	"osc24m",	PLL_CPU_REG,	pll_cpu_table),
392*4882a593Smuzhiyun 	ZX296718_PLL("pll_vga",	"osc24m",	PLL_VGA_REG,	pll_vga_table),
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun static struct zx_clk_fixed_factor top_ffactor_clk[] = {
396*4882a593Smuzhiyun 	FFACTOR(0, "clk4m",		"osc24m", 1, 6,  0),
397*4882a593Smuzhiyun 	FFACTOR(0, "clk2m",		"osc24m", 1, 12, 0),
398*4882a593Smuzhiyun 	/* pll cpu */
399*4882a593Smuzhiyun 	FFACTOR(0, "clk1600m",		"pll_cpu", 1, 1, CLK_SET_RATE_PARENT),
400*4882a593Smuzhiyun 	FFACTOR(0, "clk800m",		"pll_cpu", 1, 2, CLK_SET_RATE_PARENT),
401*4882a593Smuzhiyun 	/* pll mac */
402*4882a593Smuzhiyun 	FFACTOR(0, "clk25m",		"pll_mac", 1, 40, 0),
403*4882a593Smuzhiyun 	FFACTOR(0, "clk125m",		"pll_mac", 1, 8, 0),
404*4882a593Smuzhiyun 	FFACTOR(0, "clk250m",		"pll_mac", 1, 4, 0),
405*4882a593Smuzhiyun 	FFACTOR(0, "clk50m",		"pll_mac", 1, 20, 0),
406*4882a593Smuzhiyun 	FFACTOR(0, "clk500m",		"pll_mac", 1, 2, 0),
407*4882a593Smuzhiyun 	FFACTOR(0, "clk1000m",		"pll_mac", 1, 1, 0),
408*4882a593Smuzhiyun 	FFACTOR(0, "clk334m",		"pll_mac", 1, 3, 0),
409*4882a593Smuzhiyun 	FFACTOR(0, "clk167m",		"pll_mac", 1, 6, 0),
410*4882a593Smuzhiyun 	/* pll mm */
411*4882a593Smuzhiyun 	FFACTOR(0, "clk54m_mm0",	"pll_mm0", 1, 22, 0),
412*4882a593Smuzhiyun 	FFACTOR(0, "clk74m25",		"pll_mm0", 1, 16, 0),
413*4882a593Smuzhiyun 	FFACTOR(0, "clk148m5",		"pll_mm0", 1, 8, 0),
414*4882a593Smuzhiyun 	FFACTOR(0, "clk297m",		"pll_mm0", 1, 4, 0),
415*4882a593Smuzhiyun 	FFACTOR(0, "clk594m",		"pll_mm0", 1, 2, 0),
416*4882a593Smuzhiyun 	FFACTOR(0, "pll_mm0_1188m",	"pll_mm0", 1, 1, 0),
417*4882a593Smuzhiyun 	FFACTOR(0, "clk396m",		"pll_mm0", 1, 3, 0),
418*4882a593Smuzhiyun 	FFACTOR(0, "clk198m",		"pll_mm0", 1, 6, 0),
419*4882a593Smuzhiyun 	FFACTOR(0, "clk99m",		"pll_mm0", 1, 12, 0),
420*4882a593Smuzhiyun 	FFACTOR(0, "clk49m5",		"pll_mm0", 1, 24, 0),
421*4882a593Smuzhiyun 	/* pll mm */
422*4882a593Smuzhiyun 	FFACTOR(0, "clk324m",		"pll_mm1", 1, 4, 0),
423*4882a593Smuzhiyun 	FFACTOR(0, "clk648m",		"pll_mm1", 1, 2, 0),
424*4882a593Smuzhiyun 	FFACTOR(0, "pll_mm1_1296m",	"pll_mm1", 1, 1, 0),
425*4882a593Smuzhiyun 	FFACTOR(0, "clk216m",		"pll_mm1", 1, 6, 0),
426*4882a593Smuzhiyun 	FFACTOR(0, "clk432m",		"pll_mm1", 1, 3, 0),
427*4882a593Smuzhiyun 	FFACTOR(0, "clk108m",		"pll_mm1", 1, 12, 0),
428*4882a593Smuzhiyun 	FFACTOR(0, "clk72m",		"pll_mm1", 1, 18, 0),
429*4882a593Smuzhiyun 	FFACTOR(0, "clk27m",		"pll_mm1", 1, 48, 0),
430*4882a593Smuzhiyun 	FFACTOR(0, "clk54m",		"pll_mm1", 1, 24, 0),
431*4882a593Smuzhiyun 	/* vga */
432*4882a593Smuzhiyun 	FFACTOR(0, "pll_vga_1800m",	"pll_vga", 1, 1, 0),
433*4882a593Smuzhiyun 	FFACTOR(0, "clk_vga",		"pll_vga", 1, 1, CLK_SET_RATE_PARENT),
434*4882a593Smuzhiyun 	/* pll ddr */
435*4882a593Smuzhiyun 	FFACTOR(0, "clk466m",		"pll_ddr", 1, 2, 0),
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* pll audio */
438*4882a593Smuzhiyun 	FFACTOR(0, "pll_audio_1800m",	"pll_audio", 1, 1, 0),
439*4882a593Smuzhiyun 	FFACTOR(0, "clk32k768",		"pll_audio", 1, 27000, 0),
440*4882a593Smuzhiyun 	FFACTOR(0, "clk16m384",		"pll_audio", 1, 54, 0),
441*4882a593Smuzhiyun 	FFACTOR(0, "clk294m",		"pll_audio", 1, 3, 0),
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* pll hsic*/
444*4882a593Smuzhiyun 	FFACTOR(0, "clk240m",		"pll_hsic", 1, 4, 0),
445*4882a593Smuzhiyun 	FFACTOR(0, "clk480m",		"pll_hsic", 1, 2, 0),
446*4882a593Smuzhiyun 	FFACTOR(0, "clk192m",		"pll_hsic", 1, 5, 0),
447*4882a593Smuzhiyun 	FFACTOR(0, "clk_pll_24m",	"pll_hsic", 1, 40, 0),
448*4882a593Smuzhiyun 	FFACTOR(0, "emmc_mux_div2",	"emmc_mux", 1, 2, CLK_SET_RATE_PARENT),
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static const struct clk_div_table noc_div_table[] = {
452*4882a593Smuzhiyun 	{ .val = 1, .div = 2, },
453*4882a593Smuzhiyun 	{ .val = 3, .div = 4, },
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun static struct zx_clk_div top_div_clk[] = {
456*4882a593Smuzhiyun 	DIV_T(0, "sys_noc_hclk", "sys_noc_aclk", TOP_CLK_DIV0, 0, 2, 0, noc_div_table),
457*4882a593Smuzhiyun 	DIV_T(0, "sys_noc_pclk", "sys_noc_aclk", TOP_CLK_DIV0, 4, 2, 0, noc_div_table),
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static struct zx_clk_mux top_mux_clk[] = {
461*4882a593Smuzhiyun 	MUX(0, "dbg_mux",	 dbg_wclk_p,	  TOP_CLK_MUX0, 12, 2),
462*4882a593Smuzhiyun 	MUX(0, "a72_mux",	 a72_coreclk_p,	  TOP_CLK_MUX0, 8, 3),
463*4882a593Smuzhiyun 	MUX(0, "cpu_peri_mux",	 cpu_periclk_p,	  TOP_CLK_MUX0, 4, 3),
464*4882a593Smuzhiyun 	MUX_F(0, "a53_mux",	 a53_coreclk_p,	  TOP_CLK_MUX0, 0, 3, CLK_SET_RATE_PARENT, 0),
465*4882a593Smuzhiyun 	MUX(0, "sys_noc_aclk",	 sys_noc_alck_p,  TOP_CLK_MUX1, 0, 3),
466*4882a593Smuzhiyun 	MUX(0, "sec_mux",	 sec_wclk_p,	  TOP_CLK_MUX2, 16, 3),
467*4882a593Smuzhiyun 	MUX(0, "sd1_mux",	 sd_nand_wclk_p,  TOP_CLK_MUX2, 12, 3),
468*4882a593Smuzhiyun 	MUX(0, "sd0_mux",	 sd_nand_wclk_p,  TOP_CLK_MUX2, 8, 3),
469*4882a593Smuzhiyun 	MUX(0, "emmc_mux",	 emmc_wclk_p,	  TOP_CLK_MUX2, 4, 3),
470*4882a593Smuzhiyun 	MUX(0, "nand_mux",	 sd_nand_wclk_p,  TOP_CLK_MUX2, 0, 3),
471*4882a593Smuzhiyun 	MUX(0, "usb_ref24m_mux", usb_ref24m_p,	  TOP_CLK_MUX9, 16, 1),
472*4882a593Smuzhiyun 	MUX(0, "clk32k",	 clk32_p,	  TOP_CLK_MUX9, 12, 1),
473*4882a593Smuzhiyun 	MUX_F(0, "wdt_mux",	 wdt_ares_p,	  TOP_CLK_MUX9, 8, 1, CLK_SET_RATE_PARENT, 0),
474*4882a593Smuzhiyun 	MUX(0, "timer_mux",	 osc,		  TOP_CLK_MUX9, 4, 1),
475*4882a593Smuzhiyun 	MUX(0, "vde_mux",	 vde_aclk_p,	  TOP_CLK_MUX4,  0, 3),
476*4882a593Smuzhiyun 	MUX(0, "vce_mux",	 vce_aclk_p,	  TOP_CLK_MUX4,  4, 3),
477*4882a593Smuzhiyun 	MUX(0, "hde_mux",	 hde_aclk_p,	  TOP_CLK_MUX4,  8, 3),
478*4882a593Smuzhiyun 	MUX(0, "gpu_mux",	 gpu_aclk_p,	  TOP_CLK_MUX5,  0, 3),
479*4882a593Smuzhiyun 	MUX(0, "sappu_a_mux",	 sappu_aclk_p,	  TOP_CLK_MUX5,  4, 2),
480*4882a593Smuzhiyun 	MUX(0, "sappu_w_mux",	 sappu_wclk_p,	  TOP_CLK_MUX5,  8, 3),
481*4882a593Smuzhiyun 	MUX(0, "vou_a_mux",	 vou_aclk_p,	  TOP_CLK_MUX7,  0, 3),
482*4882a593Smuzhiyun 	MUX_F(0, "vou_main_w_mux", vou_main_wclk_p, TOP_CLK_MUX7,  4, 3, CLK_SET_RATE_PARENT, 0),
483*4882a593Smuzhiyun 	MUX_F(0, "vou_aux_w_mux",  vou_aux_wclk_p,  TOP_CLK_MUX7,  8, 3, CLK_SET_RATE_PARENT, 0),
484*4882a593Smuzhiyun 	MUX(0, "vou_ppu_w_mux",	 vou_ppu_wclk_p,  TOP_CLK_MUX7, 12, 3),
485*4882a593Smuzhiyun 	MUX(0, "vga_i2c_mux",	 vga_i2c_wclk_p,  TOP_CLK_MUX7, 16, 1),
486*4882a593Smuzhiyun 	MUX(0, "viu_m0_a_mux",	 viu_m0_aclk_p,	  TOP_CLK_MUX6,  0, 3),
487*4882a593Smuzhiyun 	MUX(0, "viu_m1_a_mux",	 viu_m1_aclk_p,	  TOP_CLK_MUX6,  4, 3),
488*4882a593Smuzhiyun 	MUX(0, "viu_w_mux",	 viu_clk_p,	  TOP_CLK_MUX6,  8, 3),
489*4882a593Smuzhiyun 	MUX(0, "viu_jpeg_w_mux", viu_jpeg_clk_p,  TOP_CLK_MUX6, 12, 3),
490*4882a593Smuzhiyun 	MUX(0, "ts_sys_mux",	 ts_sys_clk_p,    TOP_CLK_MUX6, 16, 2),
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun static struct zx_clk_gate top_gate_clk[] = {
494*4882a593Smuzhiyun 	GATE(CPU_DBG_GATE,    "dbg_wclk",        "dbg_mux",        TOP_CLK_GATE0, 4, CLK_SET_RATE_PARENT, 0),
495*4882a593Smuzhiyun 	GATE(A72_GATE,        "a72_coreclk",     "a72_mux",        TOP_CLK_GATE0, 3, CLK_SET_RATE_PARENT, 0),
496*4882a593Smuzhiyun 	GATE(CPU_PERI_GATE,   "cpu_peri",        "cpu_peri_mux",   TOP_CLK_GATE0, 1, CLK_SET_RATE_PARENT, 0),
497*4882a593Smuzhiyun 	GATE(A53_GATE,        "a53_coreclk",     "a53_mux",        TOP_CLK_GATE0, 0, CLK_SET_RATE_PARENT, 0),
498*4882a593Smuzhiyun 	GATE(SD1_WCLK,        "sd1_wclk",        "sd1_mux",        TOP_CLK_GATE1, 13, CLK_SET_RATE_PARENT, 0),
499*4882a593Smuzhiyun 	GATE(SD0_WCLK,        "sd0_wclk",        "sd0_mux",        TOP_CLK_GATE1, 9, CLK_SET_RATE_PARENT, 0),
500*4882a593Smuzhiyun 	GATE(EMMC_WCLK,       "emmc_wclk",       "emmc_mux_div2",  TOP_CLK_GATE0, 5, CLK_SET_RATE_PARENT, 0),
501*4882a593Smuzhiyun 	GATE(EMMC_NAND_AXI,   "emmc_nand_aclk",  "sys_noc_aclk",   TOP_CLK_GATE1, 4, CLK_SET_RATE_PARENT, 0),
502*4882a593Smuzhiyun 	GATE(NAND_WCLK,       "nand_wclk",       "nand_mux",       TOP_CLK_GATE0, 1, CLK_SET_RATE_PARENT, 0),
503*4882a593Smuzhiyun 	GATE(EMMC_NAND_AHB,   "emmc_nand_hclk",  "sys_noc_hclk",   TOP_CLK_GATE1, 0, CLK_SET_RATE_PARENT, 0),
504*4882a593Smuzhiyun 	GATE(0,               "lsp1_pclk",       "sys_noc_pclk",   TOP_CLK_GATE2, 31, 0,                  0),
505*4882a593Smuzhiyun 	GATE(LSP1_148M5,      "lsp1_148m5",      "clk148m5",       TOP_CLK_GATE2, 30, 0,                  0),
506*4882a593Smuzhiyun 	GATE(LSP1_99M,        "lsp1_99m",        "clk99m",         TOP_CLK_GATE2, 29, 0,                  0),
507*4882a593Smuzhiyun 	GATE(LSP1_24M,        "lsp1_24m",        "osc24m",         TOP_CLK_GATE2, 28, 0,                  0),
508*4882a593Smuzhiyun 	GATE(LSP0_74M25,      "lsp0_74m25",      "clk74m25",       TOP_CLK_GATE2, 25, 0,                  0),
509*4882a593Smuzhiyun 	GATE(0,               "lsp0_pclk",       "sys_noc_pclk",   TOP_CLK_GATE2, 24, 0,                  0),
510*4882a593Smuzhiyun 	GATE(LSP0_32K,        "lsp0_32k",        "osc32k",         TOP_CLK_GATE2, 23, 0,                  0),
511*4882a593Smuzhiyun 	GATE(LSP0_148M5,      "lsp0_148m5",      "clk148m5",       TOP_CLK_GATE2, 22, 0,                  0),
512*4882a593Smuzhiyun 	GATE(LSP0_99M,        "lsp0_99m",        "clk99m",         TOP_CLK_GATE2, 21, 0,                  0),
513*4882a593Smuzhiyun 	GATE(LSP0_24M,        "lsp0_24m",        "osc24m",         TOP_CLK_GATE2, 20, 0,                  0),
514*4882a593Smuzhiyun 	GATE(AUDIO_99M,       "audio_99m",       "clk99m",         TOP_CLK_GATE5, 27, 0,                  0),
515*4882a593Smuzhiyun 	GATE(AUDIO_24M,       "audio_24m",       "osc24m",         TOP_CLK_GATE5, 28, 0,                  0),
516*4882a593Smuzhiyun 	GATE(AUDIO_16M384,    "audio_16m384",    "clk16m384",      TOP_CLK_GATE5, 29, 0,                  0),
517*4882a593Smuzhiyun 	GATE(AUDIO_32K,       "audio_32k",       "clk32k",         TOP_CLK_GATE5, 30, 0,                  0),
518*4882a593Smuzhiyun 	GATE(WDT_WCLK,        "wdt_wclk",        "wdt_mux",        TOP_CLK_GATE6, 9, CLK_SET_RATE_PARENT, 0),
519*4882a593Smuzhiyun 	GATE(TIMER_WCLK,      "timer_wclk",      "timer_mux",      TOP_CLK_GATE6, 5, CLK_SET_RATE_PARENT, 0),
520*4882a593Smuzhiyun 	GATE(VDE_ACLK,        "vde_aclk",        "vde_mux",        TOP_CLK_GATE3, 0,  CLK_SET_RATE_PARENT, 0),
521*4882a593Smuzhiyun 	GATE(VCE_ACLK,        "vce_aclk",        "vce_mux",        TOP_CLK_GATE3, 4,  CLK_SET_RATE_PARENT, 0),
522*4882a593Smuzhiyun 	GATE(HDE_ACLK,        "hde_aclk",        "hde_mux",        TOP_CLK_GATE3, 8,  CLK_SET_RATE_PARENT, 0),
523*4882a593Smuzhiyun 	GATE(GPU_ACLK,        "gpu_aclk",        "gpu_mux",        TOP_CLK_GATE3, 16, CLK_SET_RATE_PARENT, 0),
524*4882a593Smuzhiyun 	GATE(SAPPU_ACLK,      "sappu_aclk",      "sappu_a_mux",    TOP_CLK_GATE3, 20, CLK_SET_RATE_PARENT, 0),
525*4882a593Smuzhiyun 	GATE(SAPPU_WCLK,      "sappu_wclk",      "sappu_w_mux",    TOP_CLK_GATE3, 22, CLK_SET_RATE_PARENT, 0),
526*4882a593Smuzhiyun 	GATE(VOU_ACLK,        "vou_aclk",        "vou_a_mux",      TOP_CLK_GATE4, 16, CLK_SET_RATE_PARENT, 0),
527*4882a593Smuzhiyun 	GATE(VOU_MAIN_WCLK,   "vou_main_wclk",   "vou_main_w_mux", TOP_CLK_GATE4, 18, CLK_SET_RATE_PARENT, 0),
528*4882a593Smuzhiyun 	GATE(VOU_AUX_WCLK,    "vou_aux_wclk",    "vou_aux_w_mux",  TOP_CLK_GATE4, 19, CLK_SET_RATE_PARENT, 0),
529*4882a593Smuzhiyun 	GATE(VOU_PPU_WCLK,    "vou_ppu_wclk",    "vou_ppu_w_mux",  TOP_CLK_GATE4, 20, CLK_SET_RATE_PARENT, 0),
530*4882a593Smuzhiyun 	GATE(MIPI_CFG_CLK,    "mipi_cfg_clk",    "osc24m",         TOP_CLK_GATE4, 21, 0,                   0),
531*4882a593Smuzhiyun 	GATE(VGA_I2C_WCLK,    "vga_i2c_wclk",    "vga_i2c_mux",    TOP_CLK_GATE4, 23, CLK_SET_RATE_PARENT, 0),
532*4882a593Smuzhiyun 	GATE(MIPI_REF_CLK,    "mipi_ref_clk",    "clk27m",         TOP_CLK_GATE4, 24, 0,                   0),
533*4882a593Smuzhiyun 	GATE(HDMI_OSC_CEC,    "hdmi_osc_cec",    "clk2m",          TOP_CLK_GATE4, 22, 0,                   0),
534*4882a593Smuzhiyun 	GATE(HDMI_OSC_CLK,    "hdmi_osc_clk",    "clk240m",        TOP_CLK_GATE4, 25, 0,                   0),
535*4882a593Smuzhiyun 	GATE(HDMI_XCLK,       "hdmi_xclk",       "osc24m",         TOP_CLK_GATE4, 26, 0,                   0),
536*4882a593Smuzhiyun 	GATE(VIU_M0_ACLK,     "viu_m0_aclk",     "viu_m0_a_mux",   TOP_CLK_GATE4, 0,  CLK_SET_RATE_PARENT, 0),
537*4882a593Smuzhiyun 	GATE(VIU_M1_ACLK,     "viu_m1_aclk",     "viu_m1_a_mux",   TOP_CLK_GATE4, 1,  CLK_SET_RATE_PARENT, 0),
538*4882a593Smuzhiyun 	GATE(VIU_WCLK,        "viu_wclk",        "viu_w_mux",      TOP_CLK_GATE4, 2,  CLK_SET_RATE_PARENT, 0),
539*4882a593Smuzhiyun 	GATE(VIU_JPEG_WCLK,   "viu_jpeg_wclk",   "viu_jpeg_w_mux", TOP_CLK_GATE4, 3,  CLK_SET_RATE_PARENT, 0),
540*4882a593Smuzhiyun 	GATE(VIU_CFG_CLK,     "viu_cfg_clk",     "osc24m",         TOP_CLK_GATE4, 6,  0,                   0),
541*4882a593Smuzhiyun 	GATE(TS_SYS_WCLK,     "ts_sys_wclk",     "ts_sys_mux",     TOP_CLK_GATE5, 2,  CLK_SET_RATE_PARENT, 0),
542*4882a593Smuzhiyun 	GATE(TS_SYS_108M,     "ts_sys_108m",     "clk108m",        TOP_CLK_GATE5, 3,  0,                   0),
543*4882a593Smuzhiyun 	GATE(USB20_HCLK,      "usb20_hclk",      "sys_noc_hclk",   TOP_CLK_GATE2, 12, 0,                   0),
544*4882a593Smuzhiyun 	GATE(USB20_PHY_CLK,   "usb20_phy_clk",   "usb_ref24m_mux", TOP_CLK_GATE2, 13, 0,                   0),
545*4882a593Smuzhiyun 	GATE(USB21_HCLK,      "usb21_hclk",      "sys_noc_hclk",   TOP_CLK_GATE2, 14, 0,                   0),
546*4882a593Smuzhiyun 	GATE(USB21_PHY_CLK,   "usb21_phy_clk",   "usb_ref24m_mux", TOP_CLK_GATE2, 15, 0,                   0),
547*4882a593Smuzhiyun 	GATE(GMAC_RMIICLK,    "gmac_rmii_clk",   "clk50m",         TOP_CLK_GATE2, 3, 0,                    0),
548*4882a593Smuzhiyun 	GATE(GMAC_PCLK,       "gmac_pclk",       "clk198m",        TOP_CLK_GATE2, 1, 0,                    0),
549*4882a593Smuzhiyun 	GATE(GMAC_ACLK,       "gmac_aclk",       "clk49m5",        TOP_CLK_GATE2, 0, 0,                    0),
550*4882a593Smuzhiyun 	GATE(GMAC_RFCLK,      "gmac_refclk",     "clk25m",         TOP_CLK_GATE2, 4, 0,                    0),
551*4882a593Smuzhiyun 	GATE(SD1_AHB,         "sd1_hclk",        "sys_noc_hclk",   TOP_CLK_GATE1, 12,  0,                  0),
552*4882a593Smuzhiyun 	GATE(SD0_AHB,         "sd0_hclk",        "sys_noc_hclk",   TOP_CLK_GATE1, 8,  0,                   0),
553*4882a593Smuzhiyun 	GATE(TEMPSENSOR_GATE, "tempsensor_gate", "clk4m",          TOP_CLK_GATE5, 31,  0,                  0),
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static struct clk_hw_onecell_data top_hw_onecell_data = {
557*4882a593Smuzhiyun 	.num = TOP_NR_CLKS,
558*4882a593Smuzhiyun 	.hws = {
559*4882a593Smuzhiyun 		[TOP_NR_CLKS - 1] = NULL,
560*4882a593Smuzhiyun 	},
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun 
top_clocks_init(struct device_node * np)563*4882a593Smuzhiyun static int __init top_clocks_init(struct device_node *np)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	void __iomem *reg_base;
566*4882a593Smuzhiyun 	int i, ret;
567*4882a593Smuzhiyun 	const char *name;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
570*4882a593Smuzhiyun 	if (!reg_base) {
571*4882a593Smuzhiyun 		pr_err("%s: Unable to map clk base\n", __func__);
572*4882a593Smuzhiyun 		return -ENXIO;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(zx296718_pll_clk); i++) {
576*4882a593Smuzhiyun 		zx296718_pll_clk[i].reg_base += (uintptr_t)reg_base;
577*4882a593Smuzhiyun 		name = zx296718_pll_clk[i].hw.init->name;
578*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &zx296718_pll_clk[i].hw);
579*4882a593Smuzhiyun 		if (ret)
580*4882a593Smuzhiyun 			pr_warn("top clk %s init error!\n", name);
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(top_ffactor_clk); i++) {
584*4882a593Smuzhiyun 		if (top_ffactor_clk[i].id)
585*4882a593Smuzhiyun 			top_hw_onecell_data.hws[top_ffactor_clk[i].id] =
586*4882a593Smuzhiyun 					&top_ffactor_clk[i].factor.hw;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		name = top_ffactor_clk[i].factor.hw.init->name;
589*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &top_ffactor_clk[i].factor.hw);
590*4882a593Smuzhiyun 		if (ret)
591*4882a593Smuzhiyun 			pr_warn("top clk %s init error!\n", name);
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(top_mux_clk); i++) {
595*4882a593Smuzhiyun 		if (top_mux_clk[i].id)
596*4882a593Smuzhiyun 			top_hw_onecell_data.hws[top_mux_clk[i].id] =
597*4882a593Smuzhiyun 					&top_mux_clk[i].mux.hw;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		top_mux_clk[i].mux.reg += (uintptr_t)reg_base;
600*4882a593Smuzhiyun 		name = top_mux_clk[i].mux.hw.init->name;
601*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &top_mux_clk[i].mux.hw);
602*4882a593Smuzhiyun 		if (ret)
603*4882a593Smuzhiyun 			pr_warn("top clk %s init error!\n", name);
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(top_gate_clk); i++) {
607*4882a593Smuzhiyun 		if (top_gate_clk[i].id)
608*4882a593Smuzhiyun 			top_hw_onecell_data.hws[top_gate_clk[i].id] =
609*4882a593Smuzhiyun 					&top_gate_clk[i].gate.hw;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 		top_gate_clk[i].gate.reg += (uintptr_t)reg_base;
612*4882a593Smuzhiyun 		name = top_gate_clk[i].gate.hw.init->name;
613*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &top_gate_clk[i].gate.hw);
614*4882a593Smuzhiyun 		if (ret)
615*4882a593Smuzhiyun 			pr_warn("top clk %s init error!\n", name);
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(top_div_clk); i++) {
619*4882a593Smuzhiyun 		if (top_div_clk[i].id)
620*4882a593Smuzhiyun 			top_hw_onecell_data.hws[top_div_clk[i].id] =
621*4882a593Smuzhiyun 					&top_div_clk[i].div.hw;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		top_div_clk[i].div.reg += (uintptr_t)reg_base;
624*4882a593Smuzhiyun 		name = top_div_clk[i].div.hw.init->name;
625*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &top_div_clk[i].div.hw);
626*4882a593Smuzhiyun 		if (ret)
627*4882a593Smuzhiyun 			pr_warn("top clk %s init error!\n", name);
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
631*4882a593Smuzhiyun 				     &top_hw_onecell_data);
632*4882a593Smuzhiyun 	if (ret) {
633*4882a593Smuzhiyun 		pr_err("failed to register top clk provider: %d\n", ret);
634*4882a593Smuzhiyun 		return ret;
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return 0;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun static const struct clk_div_table common_even_div_table[] = {
641*4882a593Smuzhiyun 	{ .val = 0, .div = 1, },
642*4882a593Smuzhiyun 	{ .val = 1, .div = 2, },
643*4882a593Smuzhiyun 	{ .val = 3, .div = 4, },
644*4882a593Smuzhiyun 	{ .val = 5, .div = 6, },
645*4882a593Smuzhiyun 	{ .val = 7, .div = 8, },
646*4882a593Smuzhiyun 	{ .val = 9, .div = 10, },
647*4882a593Smuzhiyun 	{ .val = 11, .div = 12, },
648*4882a593Smuzhiyun 	{ .val = 13, .div = 14, },
649*4882a593Smuzhiyun 	{ .val = 15, .div = 16, },
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun static const struct clk_div_table common_div_table[] = {
653*4882a593Smuzhiyun 	{ .val = 0, .div = 1, },
654*4882a593Smuzhiyun 	{ .val = 1, .div = 2, },
655*4882a593Smuzhiyun 	{ .val = 2, .div = 3, },
656*4882a593Smuzhiyun 	{ .val = 3, .div = 4, },
657*4882a593Smuzhiyun 	{ .val = 4, .div = 5, },
658*4882a593Smuzhiyun 	{ .val = 5, .div = 6, },
659*4882a593Smuzhiyun 	{ .val = 6, .div = 7, },
660*4882a593Smuzhiyun 	{ .val = 7, .div = 8, },
661*4882a593Smuzhiyun 	{ .val = 8, .div = 9, },
662*4882a593Smuzhiyun 	{ .val = 9, .div = 10, },
663*4882a593Smuzhiyun 	{ .val = 10, .div = 11, },
664*4882a593Smuzhiyun 	{ .val = 11, .div = 12, },
665*4882a593Smuzhiyun 	{ .val = 12, .div = 13, },
666*4882a593Smuzhiyun 	{ .val = 13, .div = 14, },
667*4882a593Smuzhiyun 	{ .val = 14, .div = 15, },
668*4882a593Smuzhiyun 	{ .val = 15, .div = 16, },
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun PNAME(lsp0_wclk_common_p) = {
672*4882a593Smuzhiyun 	"lsp0_24m",
673*4882a593Smuzhiyun 	"lsp0_99m",
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun PNAME(lsp0_wclk_timer3_p) = {
677*4882a593Smuzhiyun 	"timer3_div",
678*4882a593Smuzhiyun 	"lsp0_32k"
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun PNAME(lsp0_wclk_timer4_p) = {
682*4882a593Smuzhiyun 	"timer4_div",
683*4882a593Smuzhiyun 	"lsp0_32k"
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun PNAME(lsp0_wclk_timer5_p) = {
687*4882a593Smuzhiyun 	"timer5_div",
688*4882a593Smuzhiyun 	"lsp0_32k"
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun PNAME(lsp0_wclk_spifc0_p) = {
692*4882a593Smuzhiyun 	"lsp0_148m5",
693*4882a593Smuzhiyun 	"lsp0_24m",
694*4882a593Smuzhiyun 	"lsp0_99m",
695*4882a593Smuzhiyun 	"lsp0_74m25"
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun PNAME(lsp0_wclk_ssp_p) = {
699*4882a593Smuzhiyun 	"lsp0_148m5",
700*4882a593Smuzhiyun 	"lsp0_99m",
701*4882a593Smuzhiyun 	"lsp0_24m",
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static struct zx_clk_mux lsp0_mux_clk[] = {
705*4882a593Smuzhiyun 	MUX(0, "timer3_wclk_mux", lsp0_wclk_timer3_p, LSP0_TIMER3_CLK, 4, 1),
706*4882a593Smuzhiyun 	MUX(0, "timer4_wclk_mux", lsp0_wclk_timer4_p, LSP0_TIMER4_CLK, 4, 1),
707*4882a593Smuzhiyun 	MUX(0, "timer5_wclk_mux", lsp0_wclk_timer5_p, LSP0_TIMER5_CLK, 4, 1),
708*4882a593Smuzhiyun 	MUX(0, "uart3_wclk_mux",  lsp0_wclk_common_p, LSP0_UART3_CLK,  4, 1),
709*4882a593Smuzhiyun 	MUX(0, "uart1_wclk_mux",  lsp0_wclk_common_p, LSP0_UART1_CLK,  4, 1),
710*4882a593Smuzhiyun 	MUX(0, "uart2_wclk_mux",  lsp0_wclk_common_p, LSP0_UART2_CLK,  4, 1),
711*4882a593Smuzhiyun 	MUX(0, "spifc0_wclk_mux", lsp0_wclk_spifc0_p, LSP0_SPIFC0_CLK, 4, 2),
712*4882a593Smuzhiyun 	MUX(0, "i2c4_wclk_mux",   lsp0_wclk_common_p, LSP0_I2C4_CLK,   4, 1),
713*4882a593Smuzhiyun 	MUX(0, "i2c5_wclk_mux",   lsp0_wclk_common_p, LSP0_I2C5_CLK,   4, 1),
714*4882a593Smuzhiyun 	MUX(0, "ssp0_wclk_mux",   lsp0_wclk_ssp_p,    LSP0_SSP0_CLK,   4, 1),
715*4882a593Smuzhiyun 	MUX(0, "ssp1_wclk_mux",   lsp0_wclk_ssp_p,    LSP0_SSP1_CLK,   4, 1),
716*4882a593Smuzhiyun 	MUX(0, "i2c3_wclk_mux",   lsp0_wclk_common_p, LSP0_I2C3_CLK,   4, 1),
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static struct zx_clk_gate lsp0_gate_clk[] = {
720*4882a593Smuzhiyun 	GATE(LSP0_TIMER3_WCLK, "timer3_wclk", "timer3_wclk_mux", LSP0_TIMER3_CLK, 1, CLK_SET_RATE_PARENT, 0),
721*4882a593Smuzhiyun 	GATE(LSP0_TIMER4_WCLK, "timer4_wclk", "timer4_wclk_mux", LSP0_TIMER4_CLK, 1, CLK_SET_RATE_PARENT, 0),
722*4882a593Smuzhiyun 	GATE(LSP0_TIMER5_WCLK, "timer5_wclk", "timer5_wclk_mux", LSP0_TIMER5_CLK, 1, CLK_SET_RATE_PARENT, 0),
723*4882a593Smuzhiyun 	GATE(LSP0_UART3_WCLK,  "uart3_wclk",  "uart3_wclk_mux",  LSP0_UART3_CLK,  1, CLK_SET_RATE_PARENT, 0),
724*4882a593Smuzhiyun 	GATE(LSP0_UART1_WCLK,  "uart1_wclk",  "uart1_wclk_mux",  LSP0_UART1_CLK,  1, CLK_SET_RATE_PARENT, 0),
725*4882a593Smuzhiyun 	GATE(LSP0_UART2_WCLK,  "uart2_wclk",  "uart2_wclk_mux",  LSP0_UART2_CLK,  1, CLK_SET_RATE_PARENT, 0),
726*4882a593Smuzhiyun 	GATE(LSP0_SPIFC0_WCLK, "spifc0_wclk", "spifc0_wclk_mux", LSP0_SPIFC0_CLK, 1, CLK_SET_RATE_PARENT, 0),
727*4882a593Smuzhiyun 	GATE(LSP0_I2C4_WCLK,   "i2c4_wclk",   "i2c4_wclk_mux",   LSP0_I2C4_CLK,   1, CLK_SET_RATE_PARENT, 0),
728*4882a593Smuzhiyun 	GATE(LSP0_I2C5_WCLK,   "i2c5_wclk",   "i2c5_wclk_mux",   LSP0_I2C5_CLK,   1, CLK_SET_RATE_PARENT, 0),
729*4882a593Smuzhiyun 	GATE(LSP0_SSP0_WCLK,   "ssp0_wclk",   "ssp0_div",        LSP0_SSP0_CLK,   1, CLK_SET_RATE_PARENT, 0),
730*4882a593Smuzhiyun 	GATE(LSP0_SSP1_WCLK,   "ssp1_wclk",   "ssp1_div",        LSP0_SSP1_CLK,   1, CLK_SET_RATE_PARENT, 0),
731*4882a593Smuzhiyun 	GATE(LSP0_I2C3_WCLK,   "i2c3_wclk",   "i2c3_wclk_mux",   LSP0_I2C3_CLK,   1, CLK_SET_RATE_PARENT, 0),
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun static struct zx_clk_div lsp0_div_clk[] = {
735*4882a593Smuzhiyun 	DIV_T(0, "timer3_div", "lsp0_24m", LSP0_TIMER3_CLK,  12, 4, 0, common_even_div_table),
736*4882a593Smuzhiyun 	DIV_T(0, "timer4_div", "lsp0_24m", LSP0_TIMER4_CLK,  12, 4, 0, common_even_div_table),
737*4882a593Smuzhiyun 	DIV_T(0, "timer5_div", "lsp0_24m", LSP0_TIMER5_CLK,  12, 4, 0, common_even_div_table),
738*4882a593Smuzhiyun 	DIV_T(0, "ssp0_div", "ssp0_wclk_mux", LSP0_SSP0_CLK, 12, 4, 0, common_even_div_table),
739*4882a593Smuzhiyun 	DIV_T(0, "ssp1_div", "ssp1_wclk_mux", LSP0_SSP1_CLK, 12, 4, 0, common_even_div_table),
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static struct clk_hw_onecell_data lsp0_hw_onecell_data = {
743*4882a593Smuzhiyun 	.num = LSP0_NR_CLKS,
744*4882a593Smuzhiyun 	.hws = {
745*4882a593Smuzhiyun 		[LSP0_NR_CLKS - 1] = NULL,
746*4882a593Smuzhiyun 	},
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
lsp0_clocks_init(struct device_node * np)749*4882a593Smuzhiyun static int __init lsp0_clocks_init(struct device_node *np)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	void __iomem *reg_base;
752*4882a593Smuzhiyun 	int i, ret;
753*4882a593Smuzhiyun 	const char *name;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
756*4882a593Smuzhiyun 	if (!reg_base) {
757*4882a593Smuzhiyun 		pr_err("%s: Unable to map clk base\n", __func__);
758*4882a593Smuzhiyun 		return -ENXIO;
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lsp0_mux_clk); i++) {
762*4882a593Smuzhiyun 		if (lsp0_mux_clk[i].id)
763*4882a593Smuzhiyun 			lsp0_hw_onecell_data.hws[lsp0_mux_clk[i].id] =
764*4882a593Smuzhiyun 					&lsp0_mux_clk[i].mux.hw;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 		lsp0_mux_clk[i].mux.reg += (uintptr_t)reg_base;
767*4882a593Smuzhiyun 		name = lsp0_mux_clk[i].mux.hw.init->name;
768*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &lsp0_mux_clk[i].mux.hw);
769*4882a593Smuzhiyun 		if (ret)
770*4882a593Smuzhiyun 			pr_warn("lsp0 clk %s init error!\n", name);
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lsp0_gate_clk); i++) {
774*4882a593Smuzhiyun 		if (lsp0_gate_clk[i].id)
775*4882a593Smuzhiyun 			lsp0_hw_onecell_data.hws[lsp0_gate_clk[i].id] =
776*4882a593Smuzhiyun 					&lsp0_gate_clk[i].gate.hw;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 		lsp0_gate_clk[i].gate.reg += (uintptr_t)reg_base;
779*4882a593Smuzhiyun 		name = lsp0_gate_clk[i].gate.hw.init->name;
780*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &lsp0_gate_clk[i].gate.hw);
781*4882a593Smuzhiyun 		if (ret)
782*4882a593Smuzhiyun 			pr_warn("lsp0 clk %s init error!\n", name);
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lsp0_div_clk); i++) {
786*4882a593Smuzhiyun 		if (lsp0_div_clk[i].id)
787*4882a593Smuzhiyun 			lsp0_hw_onecell_data.hws[lsp0_div_clk[i].id] =
788*4882a593Smuzhiyun 					&lsp0_div_clk[i].div.hw;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 		lsp0_div_clk[i].div.reg += (uintptr_t)reg_base;
791*4882a593Smuzhiyun 		name = lsp0_div_clk[i].div.hw.init->name;
792*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &lsp0_div_clk[i].div.hw);
793*4882a593Smuzhiyun 		if (ret)
794*4882a593Smuzhiyun 			pr_warn("lsp0 clk %s init error!\n", name);
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
798*4882a593Smuzhiyun 				     &lsp0_hw_onecell_data);
799*4882a593Smuzhiyun 	if (ret) {
800*4882a593Smuzhiyun 		pr_err("failed to register lsp0 clk provider: %d\n", ret);
801*4882a593Smuzhiyun 		return ret;
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun PNAME(lsp1_wclk_common_p) = {
808*4882a593Smuzhiyun 	"lsp1_24m",
809*4882a593Smuzhiyun 	"lsp1_99m",
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun PNAME(lsp1_wclk_ssp_p) = {
813*4882a593Smuzhiyun 	"lsp1_148m5",
814*4882a593Smuzhiyun 	"lsp1_99m",
815*4882a593Smuzhiyun 	"lsp1_24m",
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static struct zx_clk_mux lsp1_mux_clk[] = {
819*4882a593Smuzhiyun 	MUX(0, "uart4_wclk_mux", lsp1_wclk_common_p, LSP1_UART4_CLK, 4, 1),
820*4882a593Smuzhiyun 	MUX(0, "uart5_wclk_mux", lsp1_wclk_common_p, LSP1_UART5_CLK, 4, 1),
821*4882a593Smuzhiyun 	MUX(0, "pwm_wclk_mux",   lsp1_wclk_common_p, LSP1_PWM_CLK,   4, 1),
822*4882a593Smuzhiyun 	MUX(0, "i2c2_wclk_mux",  lsp1_wclk_common_p, LSP1_I2C2_CLK,  4, 1),
823*4882a593Smuzhiyun 	MUX(0, "ssp2_wclk_mux",  lsp1_wclk_ssp_p,    LSP1_SSP2_CLK,  4, 2),
824*4882a593Smuzhiyun 	MUX(0, "ssp3_wclk_mux",  lsp1_wclk_ssp_p,    LSP1_SSP3_CLK,  4, 2),
825*4882a593Smuzhiyun 	MUX(0, "ssp4_wclk_mux",  lsp1_wclk_ssp_p,    LSP1_SSP4_CLK,  4, 2),
826*4882a593Smuzhiyun 	MUX(0, "usim1_wclk_mux", lsp1_wclk_common_p, LSP1_USIM1_CLK, 4, 1),
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static struct zx_clk_div lsp1_div_clk[] = {
830*4882a593Smuzhiyun 	DIV_T(0, "pwm_div",  "pwm_wclk_mux",  LSP1_PWM_CLK,  12, 4, CLK_SET_RATE_PARENT, common_div_table),
831*4882a593Smuzhiyun 	DIV_T(0, "ssp2_div", "ssp2_wclk_mux", LSP1_SSP2_CLK, 12, 4, CLK_SET_RATE_PARENT, common_even_div_table),
832*4882a593Smuzhiyun 	DIV_T(0, "ssp3_div", "ssp3_wclk_mux", LSP1_SSP3_CLK, 12, 4, CLK_SET_RATE_PARENT, common_even_div_table),
833*4882a593Smuzhiyun 	DIV_T(0, "ssp4_div", "ssp4_wclk_mux", LSP1_SSP4_CLK, 12, 4, CLK_SET_RATE_PARENT, common_even_div_table),
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun static struct zx_clk_gate lsp1_gate_clk[] = {
837*4882a593Smuzhiyun 	GATE(LSP1_UART4_WCLK, "lsp1_uart4_wclk", "uart4_wclk_mux", LSP1_UART4_CLK, 1, CLK_SET_RATE_PARENT, 0),
838*4882a593Smuzhiyun 	GATE(LSP1_UART5_WCLK, "lsp1_uart5_wclk", "uart5_wclk_mux", LSP1_UART5_CLK, 1, CLK_SET_RATE_PARENT, 0),
839*4882a593Smuzhiyun 	GATE(LSP1_PWM_WCLK,   "lsp1_pwm_wclk",   "pwm_div",        LSP1_PWM_CLK,   1, CLK_SET_RATE_PARENT, 0),
840*4882a593Smuzhiyun 	GATE(LSP1_PWM_PCLK,   "lsp1_pwm_pclk",   "lsp1_pclk",      LSP1_PWM_CLK,   0, 0,		   0),
841*4882a593Smuzhiyun 	GATE(LSP1_I2C2_WCLK,  "lsp1_i2c2_wclk",  "i2c2_wclk_mux",  LSP1_I2C2_CLK,  1, CLK_SET_RATE_PARENT, 0),
842*4882a593Smuzhiyun 	GATE(LSP1_SSP2_WCLK,  "lsp1_ssp2_wclk",  "ssp2_div",       LSP1_SSP2_CLK,  1, CLK_SET_RATE_PARENT, 0),
843*4882a593Smuzhiyun 	GATE(LSP1_SSP3_WCLK,  "lsp1_ssp3_wclk",  "ssp3_div",       LSP1_SSP3_CLK,  1, CLK_SET_RATE_PARENT, 0),
844*4882a593Smuzhiyun 	GATE(LSP1_SSP4_WCLK,  "lsp1_ssp4_wclk",  "ssp4_div",       LSP1_SSP4_CLK,  1, CLK_SET_RATE_PARENT, 0),
845*4882a593Smuzhiyun 	GATE(LSP1_USIM1_WCLK, "lsp1_usim1_wclk", "usim1_wclk_mux", LSP1_USIM1_CLK, 1, CLK_SET_RATE_PARENT, 0),
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun static struct clk_hw_onecell_data lsp1_hw_onecell_data = {
849*4882a593Smuzhiyun 	.num = LSP1_NR_CLKS,
850*4882a593Smuzhiyun 	.hws = {
851*4882a593Smuzhiyun 		[LSP1_NR_CLKS - 1] = NULL,
852*4882a593Smuzhiyun 	},
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun 
lsp1_clocks_init(struct device_node * np)855*4882a593Smuzhiyun static int __init lsp1_clocks_init(struct device_node *np)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	void __iomem *reg_base;
858*4882a593Smuzhiyun 	int i, ret;
859*4882a593Smuzhiyun 	const char *name;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
862*4882a593Smuzhiyun 	if (!reg_base) {
863*4882a593Smuzhiyun 		pr_err("%s: Unable to map clk base\n", __func__);
864*4882a593Smuzhiyun 		return -ENXIO;
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lsp1_mux_clk); i++) {
868*4882a593Smuzhiyun 		if (lsp1_mux_clk[i].id)
869*4882a593Smuzhiyun 			lsp1_hw_onecell_data.hws[lsp1_mux_clk[i].id] =
870*4882a593Smuzhiyun 					&lsp0_mux_clk[i].mux.hw;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 		lsp1_mux_clk[i].mux.reg += (uintptr_t)reg_base;
873*4882a593Smuzhiyun 		name = lsp1_mux_clk[i].mux.hw.init->name;
874*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &lsp1_mux_clk[i].mux.hw);
875*4882a593Smuzhiyun 		if (ret)
876*4882a593Smuzhiyun 			pr_warn("lsp1 clk %s init error!\n", name);
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lsp1_gate_clk); i++) {
880*4882a593Smuzhiyun 		if (lsp1_gate_clk[i].id)
881*4882a593Smuzhiyun 			lsp1_hw_onecell_data.hws[lsp1_gate_clk[i].id] =
882*4882a593Smuzhiyun 					&lsp1_gate_clk[i].gate.hw;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 		lsp1_gate_clk[i].gate.reg += (uintptr_t)reg_base;
885*4882a593Smuzhiyun 		name = lsp1_gate_clk[i].gate.hw.init->name;
886*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &lsp1_gate_clk[i].gate.hw);
887*4882a593Smuzhiyun 		if (ret)
888*4882a593Smuzhiyun 			pr_warn("lsp1 clk %s init error!\n", name);
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lsp1_div_clk); i++) {
892*4882a593Smuzhiyun 		if (lsp1_div_clk[i].id)
893*4882a593Smuzhiyun 			lsp1_hw_onecell_data.hws[lsp1_div_clk[i].id] =
894*4882a593Smuzhiyun 					&lsp1_div_clk[i].div.hw;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 		lsp1_div_clk[i].div.reg += (uintptr_t)reg_base;
897*4882a593Smuzhiyun 		name = lsp1_div_clk[i].div.hw.init->name;
898*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &lsp1_div_clk[i].div.hw);
899*4882a593Smuzhiyun 		if (ret)
900*4882a593Smuzhiyun 			pr_warn("lsp1 clk %s init error!\n", name);
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
904*4882a593Smuzhiyun 				     &lsp1_hw_onecell_data);
905*4882a593Smuzhiyun 	if (ret) {
906*4882a593Smuzhiyun 		pr_err("failed to register lsp1 clk provider: %d\n", ret);
907*4882a593Smuzhiyun 		return ret;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return 0;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun PNAME(audio_wclk_common_p) = {
914*4882a593Smuzhiyun 	"audio_99m",
915*4882a593Smuzhiyun 	"audio_24m",
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun PNAME(audio_timer_p) = {
919*4882a593Smuzhiyun 	"audio_24m",
920*4882a593Smuzhiyun 	"audio_32k",
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun static struct zx_clk_mux audio_mux_clk[] = {
924*4882a593Smuzhiyun 	MUX(I2S0_WCLK_MUX, "i2s0_wclk_mux", audio_wclk_common_p, AUDIO_I2S0_CLK, 0, 1),
925*4882a593Smuzhiyun 	MUX(I2S1_WCLK_MUX, "i2s1_wclk_mux", audio_wclk_common_p, AUDIO_I2S1_CLK, 0, 1),
926*4882a593Smuzhiyun 	MUX(I2S2_WCLK_MUX, "i2s2_wclk_mux", audio_wclk_common_p, AUDIO_I2S2_CLK, 0, 1),
927*4882a593Smuzhiyun 	MUX(I2S3_WCLK_MUX, "i2s3_wclk_mux", audio_wclk_common_p, AUDIO_I2S3_CLK, 0, 1),
928*4882a593Smuzhiyun 	MUX(0, "i2c0_wclk_mux", audio_wclk_common_p, AUDIO_I2C0_CLK, 0, 1),
929*4882a593Smuzhiyun 	MUX(0, "spdif0_wclk_mux", audio_wclk_common_p, AUDIO_SPDIF0_CLK, 0, 1),
930*4882a593Smuzhiyun 	MUX(0, "spdif1_wclk_mux", audio_wclk_common_p, AUDIO_SPDIF1_CLK, 0, 1),
931*4882a593Smuzhiyun 	MUX(0, "timer_wclk_mux", audio_timer_p, AUDIO_TIMER_CLK, 0, 1),
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun static struct clk_zx_audio_divider audio_adiv_clk[] = {
935*4882a593Smuzhiyun 	AUDIO_DIV(0, "i2s0_wclk_div", "i2s0_wclk_mux", AUDIO_I2S0_DIV_CFG1),
936*4882a593Smuzhiyun 	AUDIO_DIV(0, "i2s1_wclk_div", "i2s1_wclk_mux", AUDIO_I2S1_DIV_CFG1),
937*4882a593Smuzhiyun 	AUDIO_DIV(0, "i2s2_wclk_div", "i2s2_wclk_mux", AUDIO_I2S2_DIV_CFG1),
938*4882a593Smuzhiyun 	AUDIO_DIV(0, "i2s3_wclk_div", "i2s3_wclk_mux", AUDIO_I2S3_DIV_CFG1),
939*4882a593Smuzhiyun 	AUDIO_DIV(0, "spdif0_wclk_div", "spdif0_wclk_mux", AUDIO_SPDIF0_DIV_CFG1),
940*4882a593Smuzhiyun 	AUDIO_DIV(0, "spdif1_wclk_div", "spdif1_wclk_mux", AUDIO_SPDIF1_DIV_CFG1),
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun static struct zx_clk_div audio_div_clk[] = {
944*4882a593Smuzhiyun 	DIV_T(0, "tdm_wclk_div", "audio_16m384", AUDIO_TDM_CLK, 8, 4, 0, common_div_table),
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static struct zx_clk_gate audio_gate_clk[] = {
948*4882a593Smuzhiyun 	GATE(AUDIO_I2S0_WCLK, "i2s0_wclk", "i2s0_wclk_div", AUDIO_I2S0_CLK, 9, CLK_SET_RATE_PARENT, 0),
949*4882a593Smuzhiyun 	GATE(AUDIO_I2S1_WCLK, "i2s1_wclk", "i2s1_wclk_div", AUDIO_I2S1_CLK, 9, CLK_SET_RATE_PARENT, 0),
950*4882a593Smuzhiyun 	GATE(AUDIO_I2S2_WCLK, "i2s2_wclk", "i2s2_wclk_div", AUDIO_I2S2_CLK, 9, CLK_SET_RATE_PARENT, 0),
951*4882a593Smuzhiyun 	GATE(AUDIO_I2S3_WCLK, "i2s3_wclk", "i2s3_wclk_div", AUDIO_I2S3_CLK, 9, CLK_SET_RATE_PARENT, 0),
952*4882a593Smuzhiyun 	GATE(AUDIO_I2S0_PCLK, "i2s0_pclk", "clk49m5", AUDIO_I2S0_CLK, 8, 0, 0),
953*4882a593Smuzhiyun 	GATE(AUDIO_I2S1_PCLK, "i2s1_pclk", "clk49m5", AUDIO_I2S1_CLK, 8, 0, 0),
954*4882a593Smuzhiyun 	GATE(AUDIO_I2S2_PCLK, "i2s2_pclk", "clk49m5", AUDIO_I2S2_CLK, 8, 0, 0),
955*4882a593Smuzhiyun 	GATE(AUDIO_I2S3_PCLK, "i2s3_pclk", "clk49m5", AUDIO_I2S3_CLK, 8, 0, 0),
956*4882a593Smuzhiyun 	GATE(AUDIO_I2C0_WCLK, "i2c0_wclk", "i2c0_wclk_mux", AUDIO_I2C0_CLK, 9, CLK_SET_RATE_PARENT, 0),
957*4882a593Smuzhiyun 	GATE(AUDIO_SPDIF0_WCLK, "spdif0_wclk", "spdif0_wclk_div", AUDIO_SPDIF0_CLK, 9, CLK_SET_RATE_PARENT, 0),
958*4882a593Smuzhiyun 	GATE(AUDIO_SPDIF1_WCLK, "spdif1_wclk", "spdif1_wclk_div", AUDIO_SPDIF1_CLK, 9, CLK_SET_RATE_PARENT, 0),
959*4882a593Smuzhiyun 	GATE(AUDIO_TDM_WCLK, "tdm_wclk", "tdm_wclk_div", AUDIO_TDM_CLK, 17, CLK_SET_RATE_PARENT, 0),
960*4882a593Smuzhiyun 	GATE(AUDIO_TS_PCLK, "tempsensor_pclk", "clk49m5", AUDIO_TS_CLK, 1, 0, 0),
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun static struct clk_hw_onecell_data audio_hw_onecell_data = {
964*4882a593Smuzhiyun 	.num = AUDIO_NR_CLKS,
965*4882a593Smuzhiyun 	.hws = {
966*4882a593Smuzhiyun 		[AUDIO_NR_CLKS - 1] = NULL,
967*4882a593Smuzhiyun 	},
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun 
audio_clocks_init(struct device_node * np)970*4882a593Smuzhiyun static int __init audio_clocks_init(struct device_node *np)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	void __iomem *reg_base;
973*4882a593Smuzhiyun 	int i, ret;
974*4882a593Smuzhiyun 	const char *name;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
977*4882a593Smuzhiyun 	if (!reg_base) {
978*4882a593Smuzhiyun 		pr_err("%s: Unable to map audio clk base\n", __func__);
979*4882a593Smuzhiyun 		return -ENXIO;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(audio_mux_clk); i++) {
983*4882a593Smuzhiyun 		if (audio_mux_clk[i].id)
984*4882a593Smuzhiyun 			audio_hw_onecell_data.hws[audio_mux_clk[i].id] =
985*4882a593Smuzhiyun 					&audio_mux_clk[i].mux.hw;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 		audio_mux_clk[i].mux.reg += (uintptr_t)reg_base;
988*4882a593Smuzhiyun 		name = audio_mux_clk[i].mux.hw.init->name;
989*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &audio_mux_clk[i].mux.hw);
990*4882a593Smuzhiyun 		if (ret)
991*4882a593Smuzhiyun 			pr_warn("audio clk %s init error!\n", name);
992*4882a593Smuzhiyun 	}
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(audio_adiv_clk); i++) {
995*4882a593Smuzhiyun 		if (audio_adiv_clk[i].id)
996*4882a593Smuzhiyun 			audio_hw_onecell_data.hws[audio_adiv_clk[i].id] =
997*4882a593Smuzhiyun 					&audio_adiv_clk[i].hw;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 		audio_adiv_clk[i].reg_base += (uintptr_t)reg_base;
1000*4882a593Smuzhiyun 		name = audio_adiv_clk[i].hw.init->name;
1001*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &audio_adiv_clk[i].hw);
1002*4882a593Smuzhiyun 		if (ret)
1003*4882a593Smuzhiyun 			pr_warn("audio clk %s init error!\n", name);
1004*4882a593Smuzhiyun 	}
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(audio_div_clk); i++) {
1007*4882a593Smuzhiyun 		if (audio_div_clk[i].id)
1008*4882a593Smuzhiyun 			audio_hw_onecell_data.hws[audio_div_clk[i].id] =
1009*4882a593Smuzhiyun 					&audio_div_clk[i].div.hw;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		audio_div_clk[i].div.reg += (uintptr_t)reg_base;
1012*4882a593Smuzhiyun 		name = audio_div_clk[i].div.hw.init->name;
1013*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &audio_div_clk[i].div.hw);
1014*4882a593Smuzhiyun 		if (ret)
1015*4882a593Smuzhiyun 			pr_warn("audio clk %s init error!\n", name);
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(audio_gate_clk); i++) {
1019*4882a593Smuzhiyun 		if (audio_gate_clk[i].id)
1020*4882a593Smuzhiyun 			audio_hw_onecell_data.hws[audio_gate_clk[i].id] =
1021*4882a593Smuzhiyun 					&audio_gate_clk[i].gate.hw;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 		audio_gate_clk[i].gate.reg += (uintptr_t)reg_base;
1024*4882a593Smuzhiyun 		name = audio_gate_clk[i].gate.hw.init->name;
1025*4882a593Smuzhiyun 		ret = clk_hw_register(NULL, &audio_gate_clk[i].gate.hw);
1026*4882a593Smuzhiyun 		if (ret)
1027*4882a593Smuzhiyun 			pr_warn("audio clk %s init error!\n", name);
1028*4882a593Smuzhiyun 	}
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
1031*4882a593Smuzhiyun 				     &audio_hw_onecell_data);
1032*4882a593Smuzhiyun 	if (ret) {
1033*4882a593Smuzhiyun 		pr_err("failed to register audio clk provider: %d\n", ret);
1034*4882a593Smuzhiyun 		return ret;
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	return 0;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static const struct of_device_id zx_clkc_match_table[] = {
1041*4882a593Smuzhiyun 	{ .compatible = "zte,zx296718-topcrm", .data = &top_clocks_init },
1042*4882a593Smuzhiyun 	{ .compatible = "zte,zx296718-lsp0crm", .data = &lsp0_clocks_init },
1043*4882a593Smuzhiyun 	{ .compatible = "zte,zx296718-lsp1crm", .data = &lsp1_clocks_init },
1044*4882a593Smuzhiyun 	{ .compatible = "zte,zx296718-audiocrm", .data = &audio_clocks_init },
1045*4882a593Smuzhiyun 	{ }
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun 
zx_clkc_probe(struct platform_device * pdev)1048*4882a593Smuzhiyun static int zx_clkc_probe(struct platform_device *pdev)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	int (*init_fn)(struct device_node *np);
1051*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	init_fn = of_device_get_match_data(&pdev->dev);
1054*4882a593Smuzhiyun 	if (!init_fn) {
1055*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Error: No device match found\n");
1056*4882a593Smuzhiyun 		return -ENODEV;
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	return init_fn(np);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun static struct platform_driver zx_clk_driver = {
1063*4882a593Smuzhiyun 	.probe		= zx_clkc_probe,
1064*4882a593Smuzhiyun 	.driver		= {
1065*4882a593Smuzhiyun 		.name	= "zx296718-clkc",
1066*4882a593Smuzhiyun 		.of_match_table = zx_clkc_match_table,
1067*4882a593Smuzhiyun 	},
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun 
zx_clk_init(void)1070*4882a593Smuzhiyun static int __init zx_clk_init(void)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	return platform_driver_register(&zx_clk_driver);
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun core_initcall(zx_clk_init);
1075