1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2014 Linaro Ltd.
4*4882a593Smuzhiyun * Copyright (C) 2014 ZTE Corporation.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <dt-bindings/clock/zx296702-clock.h>
10*4882a593Smuzhiyun #include "clk.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun static DEFINE_SPINLOCK(reg_lock);
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun static void __iomem *topcrm_base;
15*4882a593Smuzhiyun static void __iomem *lsp0crpm_base;
16*4882a593Smuzhiyun static void __iomem *lsp1crpm_base;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static struct clk *topclk[ZX296702_TOPCLK_END];
19*4882a593Smuzhiyun static struct clk *lsp0clk[ZX296702_LSP0CLK_END];
20*4882a593Smuzhiyun static struct clk *lsp1clk[ZX296702_LSP1CLK_END];
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static struct clk_onecell_data topclk_data;
23*4882a593Smuzhiyun static struct clk_onecell_data lsp0clk_data;
24*4882a593Smuzhiyun static struct clk_onecell_data lsp1clk_data;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define CLK_MUX (topcrm_base + 0x04)
27*4882a593Smuzhiyun #define CLK_DIV (topcrm_base + 0x08)
28*4882a593Smuzhiyun #define CLK_EN0 (topcrm_base + 0x0c)
29*4882a593Smuzhiyun #define CLK_EN1 (topcrm_base + 0x10)
30*4882a593Smuzhiyun #define VOU_LOCAL_CLKEN (topcrm_base + 0x68)
31*4882a593Smuzhiyun #define VOU_LOCAL_CLKSEL (topcrm_base + 0x70)
32*4882a593Smuzhiyun #define VOU_LOCAL_DIV2_SET (topcrm_base + 0x74)
33*4882a593Smuzhiyun #define CLK_MUX1 (topcrm_base + 0x8c)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define CLK_SDMMC1 (lsp0crpm_base + 0x0c)
36*4882a593Smuzhiyun #define CLK_GPIO (lsp0crpm_base + 0x2c)
37*4882a593Smuzhiyun #define CLK_SPDIF0 (lsp0crpm_base + 0x10)
38*4882a593Smuzhiyun #define SPDIF0_DIV (lsp0crpm_base + 0x14)
39*4882a593Smuzhiyun #define CLK_I2S0 (lsp0crpm_base + 0x18)
40*4882a593Smuzhiyun #define I2S0_DIV (lsp0crpm_base + 0x1c)
41*4882a593Smuzhiyun #define CLK_I2S1 (lsp0crpm_base + 0x20)
42*4882a593Smuzhiyun #define I2S1_DIV (lsp0crpm_base + 0x24)
43*4882a593Smuzhiyun #define CLK_I2S2 (lsp0crpm_base + 0x34)
44*4882a593Smuzhiyun #define I2S2_DIV (lsp0crpm_base + 0x38)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define CLK_UART0 (lsp1crpm_base + 0x20)
47*4882a593Smuzhiyun #define CLK_UART1 (lsp1crpm_base + 0x24)
48*4882a593Smuzhiyun #define CLK_SDMMC0 (lsp1crpm_base + 0x2c)
49*4882a593Smuzhiyun #define CLK_SPDIF1 (lsp1crpm_base + 0x30)
50*4882a593Smuzhiyun #define SPDIF1_DIV (lsp1crpm_base + 0x34)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const struct zx_pll_config pll_a9_config[] = {
53*4882a593Smuzhiyun { .rate = 700000000, .cfg0 = 0x800405d1, .cfg1 = 0x04555555 },
54*4882a593Smuzhiyun { .rate = 800000000, .cfg0 = 0x80040691, .cfg1 = 0x04aaaaaa },
55*4882a593Smuzhiyun { .rate = 900000000, .cfg0 = 0x80040791, .cfg1 = 0x04000000 },
56*4882a593Smuzhiyun { .rate = 1000000000, .cfg0 = 0x80040851, .cfg1 = 0x04555555 },
57*4882a593Smuzhiyun { .rate = 1100000000, .cfg0 = 0x80040911, .cfg1 = 0x04aaaaaa },
58*4882a593Smuzhiyun { .rate = 1200000000, .cfg0 = 0x80040a11, .cfg1 = 0x04000000 },
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct clk_div_table main_hlk_div[] = {
62*4882a593Smuzhiyun { .val = 1, .div = 2, },
63*4882a593Smuzhiyun { .val = 3, .div = 4, },
64*4882a593Smuzhiyun { /* sentinel */ }
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const struct clk_div_table a9_as1_aclk_divider[] = {
68*4882a593Smuzhiyun { .val = 0, .div = 1, },
69*4882a593Smuzhiyun { .val = 1, .div = 2, },
70*4882a593Smuzhiyun { .val = 3, .div = 4, },
71*4882a593Smuzhiyun { /* sentinel */ }
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct clk_div_table sec_wclk_divider[] = {
75*4882a593Smuzhiyun { .val = 0, .div = 1, },
76*4882a593Smuzhiyun { .val = 1, .div = 2, },
77*4882a593Smuzhiyun { .val = 3, .div = 4, },
78*4882a593Smuzhiyun { .val = 5, .div = 6, },
79*4882a593Smuzhiyun { .val = 7, .div = 8, },
80*4882a593Smuzhiyun { /* sentinel */ }
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const char * const matrix_aclk_sel[] = {
84*4882a593Smuzhiyun "pll_mm0_198M",
85*4882a593Smuzhiyun "osc",
86*4882a593Smuzhiyun "clk_148M5",
87*4882a593Smuzhiyun "pll_lsp_104M",
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const char * const a9_wclk_sel[] = {
91*4882a593Smuzhiyun "pll_a9",
92*4882a593Smuzhiyun "osc",
93*4882a593Smuzhiyun "clk_500",
94*4882a593Smuzhiyun "clk_250",
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const char * const a9_as1_aclk_sel[] = {
98*4882a593Smuzhiyun "clk_250",
99*4882a593Smuzhiyun "osc",
100*4882a593Smuzhiyun "pll_mm0_396M",
101*4882a593Smuzhiyun "pll_mac_333M",
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const char * const a9_trace_clkin_sel[] = {
105*4882a593Smuzhiyun "clk_74M25",
106*4882a593Smuzhiyun "pll_mm1_108M",
107*4882a593Smuzhiyun "clk_125",
108*4882a593Smuzhiyun "clk_148M5",
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const char * const decppu_aclk_sel[] = {
112*4882a593Smuzhiyun "clk_250",
113*4882a593Smuzhiyun "pll_mm0_198M",
114*4882a593Smuzhiyun "pll_lsp_104M",
115*4882a593Smuzhiyun "pll_audio_294M912",
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const char * const vou_main_wclk_sel[] = {
119*4882a593Smuzhiyun "clk_148M5",
120*4882a593Smuzhiyun "clk_74M25",
121*4882a593Smuzhiyun "clk_27",
122*4882a593Smuzhiyun "pll_mm1_54M",
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const char * const vou_scaler_wclk_sel[] = {
126*4882a593Smuzhiyun "clk_250",
127*4882a593Smuzhiyun "pll_mac_333M",
128*4882a593Smuzhiyun "pll_audio_294M912",
129*4882a593Smuzhiyun "pll_mm0_198M",
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static const char * const r2d_wclk_sel[] = {
133*4882a593Smuzhiyun "pll_audio_294M912",
134*4882a593Smuzhiyun "pll_mac_333M",
135*4882a593Smuzhiyun "pll_a9_350M",
136*4882a593Smuzhiyun "pll_mm0_396M",
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static const char * const ddr_wclk_sel[] = {
140*4882a593Smuzhiyun "pll_mac_333M",
141*4882a593Smuzhiyun "pll_ddr_266M",
142*4882a593Smuzhiyun "pll_audio_294M912",
143*4882a593Smuzhiyun "pll_mm0_198M",
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const char * const nand_wclk_sel[] = {
147*4882a593Smuzhiyun "pll_lsp_104M",
148*4882a593Smuzhiyun "osc",
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static const char * const lsp_26_wclk_sel[] = {
152*4882a593Smuzhiyun "pll_lsp_26M",
153*4882a593Smuzhiyun "osc",
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static const char * const vl0_sel[] = {
157*4882a593Smuzhiyun "vou_main_channel_div",
158*4882a593Smuzhiyun "vou_aux_channel_div",
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const char * const hdmi_sel[] = {
162*4882a593Smuzhiyun "vou_main_channel_wclk",
163*4882a593Smuzhiyun "vou_aux_channel_wclk",
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const char * const sdmmc0_wclk_sel[] = {
167*4882a593Smuzhiyun "lsp1_104M_wclk",
168*4882a593Smuzhiyun "lsp1_26M_wclk",
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const char * const sdmmc1_wclk_sel[] = {
172*4882a593Smuzhiyun "lsp0_104M_wclk",
173*4882a593Smuzhiyun "lsp0_26M_wclk",
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const char * const uart_wclk_sel[] = {
177*4882a593Smuzhiyun "lsp1_104M_wclk",
178*4882a593Smuzhiyun "lsp1_26M_wclk",
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static const char * const spdif0_wclk_sel[] = {
182*4882a593Smuzhiyun "lsp0_104M_wclk",
183*4882a593Smuzhiyun "lsp0_26M_wclk",
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const char * const spdif1_wclk_sel[] = {
187*4882a593Smuzhiyun "lsp1_104M_wclk",
188*4882a593Smuzhiyun "lsp1_26M_wclk",
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const char * const i2s_wclk_sel[] = {
192*4882a593Smuzhiyun "lsp0_104M_wclk",
193*4882a593Smuzhiyun "lsp0_26M_wclk",
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
zx_divtbl(const char * name,const char * parent,void __iomem * reg,u8 shift,u8 width,const struct clk_div_table * table)196*4882a593Smuzhiyun static inline struct clk *zx_divtbl(const char *name, const char *parent,
197*4882a593Smuzhiyun void __iomem *reg, u8 shift, u8 width,
198*4882a593Smuzhiyun const struct clk_div_table *table)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return clk_register_divider_table(NULL, name, parent, 0, reg, shift,
201*4882a593Smuzhiyun width, 0, table, ®_lock);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
zx_div(const char * name,const char * parent,void __iomem * reg,u8 shift,u8 width)204*4882a593Smuzhiyun static inline struct clk *zx_div(const char *name, const char *parent,
205*4882a593Smuzhiyun void __iomem *reg, u8 shift, u8 width)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun return clk_register_divider(NULL, name, parent, 0,
208*4882a593Smuzhiyun reg, shift, width, 0, ®_lock);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
zx_mux(const char * name,const char * const * parents,int num_parents,void __iomem * reg,u8 shift,u8 width)211*4882a593Smuzhiyun static inline struct clk *zx_mux(const char *name, const char * const *parents,
212*4882a593Smuzhiyun int num_parents, void __iomem *reg, u8 shift, u8 width)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun return clk_register_mux(NULL, name, parents, num_parents,
215*4882a593Smuzhiyun 0, reg, shift, width, 0, ®_lock);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
zx_gate(const char * name,const char * parent,void __iomem * reg,u8 shift)218*4882a593Smuzhiyun static inline struct clk *zx_gate(const char *name, const char *parent,
219*4882a593Smuzhiyun void __iomem *reg, u8 shift)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun return clk_register_gate(NULL, name, parent, CLK_IGNORE_UNUSED,
222*4882a593Smuzhiyun reg, shift, CLK_SET_RATE_PARENT, ®_lock);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
zx296702_top_clocks_init(struct device_node * np)225*4882a593Smuzhiyun static void __init zx296702_top_clocks_init(struct device_node *np)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct clk **clk = topclk;
228*4882a593Smuzhiyun int i;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun topcrm_base = of_iomap(np, 0);
231*4882a593Smuzhiyun WARN_ON(!topcrm_base);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun clk[ZX296702_OSC] =
234*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "osc", NULL, 0, 30000000);
235*4882a593Smuzhiyun clk[ZX296702_PLL_A9] =
236*4882a593Smuzhiyun clk_register_zx_pll("pll_a9", "osc", 0, topcrm_base
237*4882a593Smuzhiyun + 0x01c, pll_a9_config,
238*4882a593Smuzhiyun ARRAY_SIZE(pll_a9_config), ®_lock);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* TODO: pll_a9_350M look like changeble follow a9 pll */
241*4882a593Smuzhiyun clk[ZX296702_PLL_A9_350M] =
242*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_a9_350M", "osc", 0,
243*4882a593Smuzhiyun 350000000);
244*4882a593Smuzhiyun clk[ZX296702_PLL_MAC_1000M] =
245*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_mac_1000M", "osc", 0,
246*4882a593Smuzhiyun 1000000000);
247*4882a593Smuzhiyun clk[ZX296702_PLL_MAC_333M] =
248*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_mac_333M", "osc", 0,
249*4882a593Smuzhiyun 333000000);
250*4882a593Smuzhiyun clk[ZX296702_PLL_MM0_1188M] =
251*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_mm0_1188M", "osc", 0,
252*4882a593Smuzhiyun 1188000000);
253*4882a593Smuzhiyun clk[ZX296702_PLL_MM0_396M] =
254*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_mm0_396M", "osc", 0,
255*4882a593Smuzhiyun 396000000);
256*4882a593Smuzhiyun clk[ZX296702_PLL_MM0_198M] =
257*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_mm0_198M", "osc", 0,
258*4882a593Smuzhiyun 198000000);
259*4882a593Smuzhiyun clk[ZX296702_PLL_MM1_108M] =
260*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_mm1_108M", "osc", 0,
261*4882a593Smuzhiyun 108000000);
262*4882a593Smuzhiyun clk[ZX296702_PLL_MM1_72M] =
263*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_mm1_72M", "osc", 0,
264*4882a593Smuzhiyun 72000000);
265*4882a593Smuzhiyun clk[ZX296702_PLL_MM1_54M] =
266*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_mm1_54M", "osc", 0,
267*4882a593Smuzhiyun 54000000);
268*4882a593Smuzhiyun clk[ZX296702_PLL_LSP_104M] =
269*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_lsp_104M", "osc", 0,
270*4882a593Smuzhiyun 104000000);
271*4882a593Smuzhiyun clk[ZX296702_PLL_LSP_26M] =
272*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_lsp_26M", "osc", 0,
273*4882a593Smuzhiyun 26000000);
274*4882a593Smuzhiyun clk[ZX296702_PLL_DDR_266M] =
275*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_ddr_266M", "osc", 0,
276*4882a593Smuzhiyun 266000000);
277*4882a593Smuzhiyun clk[ZX296702_PLL_AUDIO_294M912] =
278*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "pll_audio_294M912", "osc", 0,
279*4882a593Smuzhiyun 294912000);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* bus clock */
282*4882a593Smuzhiyun clk[ZX296702_MATRIX_ACLK] =
283*4882a593Smuzhiyun zx_mux("matrix_aclk", matrix_aclk_sel,
284*4882a593Smuzhiyun ARRAY_SIZE(matrix_aclk_sel), CLK_MUX, 2, 2);
285*4882a593Smuzhiyun clk[ZX296702_MAIN_HCLK] =
286*4882a593Smuzhiyun zx_divtbl("main_hclk", "matrix_aclk", CLK_DIV, 0, 2,
287*4882a593Smuzhiyun main_hlk_div);
288*4882a593Smuzhiyun clk[ZX296702_MAIN_PCLK] =
289*4882a593Smuzhiyun zx_divtbl("main_pclk", "matrix_aclk", CLK_DIV, 2, 2,
290*4882a593Smuzhiyun main_hlk_div);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* cpu clock */
293*4882a593Smuzhiyun clk[ZX296702_CLK_500] =
294*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_500", "pll_mac_1000M", 0,
295*4882a593Smuzhiyun 1, 2);
296*4882a593Smuzhiyun clk[ZX296702_CLK_250] =
297*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_250", "pll_mac_1000M", 0,
298*4882a593Smuzhiyun 1, 4);
299*4882a593Smuzhiyun clk[ZX296702_CLK_125] =
300*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_125", "clk_250", 0, 1, 2);
301*4882a593Smuzhiyun clk[ZX296702_CLK_148M5] =
302*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_148M5", "pll_mm0_1188M", 0,
303*4882a593Smuzhiyun 1, 8);
304*4882a593Smuzhiyun clk[ZX296702_CLK_74M25] =
305*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_74M25", "pll_mm0_1188M", 0,
306*4882a593Smuzhiyun 1, 16);
307*4882a593Smuzhiyun clk[ZX296702_A9_WCLK] =
308*4882a593Smuzhiyun zx_mux("a9_wclk", a9_wclk_sel, ARRAY_SIZE(a9_wclk_sel), CLK_MUX,
309*4882a593Smuzhiyun 0, 2);
310*4882a593Smuzhiyun clk[ZX296702_A9_AS1_ACLK_MUX] =
311*4882a593Smuzhiyun zx_mux("a9_as1_aclk_mux", a9_as1_aclk_sel,
312*4882a593Smuzhiyun ARRAY_SIZE(a9_as1_aclk_sel), CLK_MUX, 4, 2);
313*4882a593Smuzhiyun clk[ZX296702_A9_TRACE_CLKIN_MUX] =
314*4882a593Smuzhiyun zx_mux("a9_trace_clkin_mux", a9_trace_clkin_sel,
315*4882a593Smuzhiyun ARRAY_SIZE(a9_trace_clkin_sel), CLK_MUX1, 0, 2);
316*4882a593Smuzhiyun clk[ZX296702_A9_AS1_ACLK_DIV] =
317*4882a593Smuzhiyun zx_divtbl("a9_as1_aclk_div", "a9_as1_aclk_mux", CLK_DIV, 4, 2,
318*4882a593Smuzhiyun a9_as1_aclk_divider);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* multi-media clock */
321*4882a593Smuzhiyun clk[ZX296702_CLK_2] =
322*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_2", "pll_mm1_72M", 0,
323*4882a593Smuzhiyun 1, 36);
324*4882a593Smuzhiyun clk[ZX296702_CLK_27] =
325*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_27", "pll_mm1_54M", 0,
326*4882a593Smuzhiyun 1, 2);
327*4882a593Smuzhiyun clk[ZX296702_DECPPU_ACLK_MUX] =
328*4882a593Smuzhiyun zx_mux("decppu_aclk_mux", decppu_aclk_sel,
329*4882a593Smuzhiyun ARRAY_SIZE(decppu_aclk_sel), CLK_MUX, 6, 2);
330*4882a593Smuzhiyun clk[ZX296702_PPU_ACLK_MUX] =
331*4882a593Smuzhiyun zx_mux("ppu_aclk_mux", decppu_aclk_sel,
332*4882a593Smuzhiyun ARRAY_SIZE(decppu_aclk_sel), CLK_MUX, 8, 2);
333*4882a593Smuzhiyun clk[ZX296702_MALI400_ACLK_MUX] =
334*4882a593Smuzhiyun zx_mux("mali400_aclk_mux", decppu_aclk_sel,
335*4882a593Smuzhiyun ARRAY_SIZE(decppu_aclk_sel), CLK_MUX, 12, 2);
336*4882a593Smuzhiyun clk[ZX296702_VOU_ACLK_MUX] =
337*4882a593Smuzhiyun zx_mux("vou_aclk_mux", decppu_aclk_sel,
338*4882a593Smuzhiyun ARRAY_SIZE(decppu_aclk_sel), CLK_MUX, 10, 2);
339*4882a593Smuzhiyun clk[ZX296702_VOU_MAIN_WCLK_MUX] =
340*4882a593Smuzhiyun zx_mux("vou_main_wclk_mux", vou_main_wclk_sel,
341*4882a593Smuzhiyun ARRAY_SIZE(vou_main_wclk_sel), CLK_MUX, 14, 2);
342*4882a593Smuzhiyun clk[ZX296702_VOU_AUX_WCLK_MUX] =
343*4882a593Smuzhiyun zx_mux("vou_aux_wclk_mux", vou_main_wclk_sel,
344*4882a593Smuzhiyun ARRAY_SIZE(vou_main_wclk_sel), CLK_MUX, 16, 2);
345*4882a593Smuzhiyun clk[ZX296702_VOU_SCALER_WCLK_MUX] =
346*4882a593Smuzhiyun zx_mux("vou_scaler_wclk_mux", vou_scaler_wclk_sel,
347*4882a593Smuzhiyun ARRAY_SIZE(vou_scaler_wclk_sel), CLK_MUX,
348*4882a593Smuzhiyun 18, 2);
349*4882a593Smuzhiyun clk[ZX296702_R2D_ACLK_MUX] =
350*4882a593Smuzhiyun zx_mux("r2d_aclk_mux", decppu_aclk_sel,
351*4882a593Smuzhiyun ARRAY_SIZE(decppu_aclk_sel), CLK_MUX, 20, 2);
352*4882a593Smuzhiyun clk[ZX296702_R2D_WCLK_MUX] =
353*4882a593Smuzhiyun zx_mux("r2d_wclk_mux", r2d_wclk_sel,
354*4882a593Smuzhiyun ARRAY_SIZE(r2d_wclk_sel), CLK_MUX, 22, 2);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* other clock */
357*4882a593Smuzhiyun clk[ZX296702_CLK_50] =
358*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_50", "pll_mac_1000M",
359*4882a593Smuzhiyun 0, 1, 20);
360*4882a593Smuzhiyun clk[ZX296702_CLK_25] =
361*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_25", "pll_mac_1000M",
362*4882a593Smuzhiyun 0, 1, 40);
363*4882a593Smuzhiyun clk[ZX296702_CLK_12] =
364*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_12", "pll_mm1_72M",
365*4882a593Smuzhiyun 0, 1, 6);
366*4882a593Smuzhiyun clk[ZX296702_CLK_16M384] =
367*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_16M384",
368*4882a593Smuzhiyun "pll_audio_294M912", 0, 1, 18);
369*4882a593Smuzhiyun clk[ZX296702_CLK_32K768] =
370*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "clk_32K768", "clk_16M384",
371*4882a593Smuzhiyun 0, 1, 500);
372*4882a593Smuzhiyun clk[ZX296702_SEC_WCLK_DIV] =
373*4882a593Smuzhiyun zx_divtbl("sec_wclk_div", "pll_lsp_104M", CLK_DIV, 6, 3,
374*4882a593Smuzhiyun sec_wclk_divider);
375*4882a593Smuzhiyun clk[ZX296702_DDR_WCLK_MUX] =
376*4882a593Smuzhiyun zx_mux("ddr_wclk_mux", ddr_wclk_sel,
377*4882a593Smuzhiyun ARRAY_SIZE(ddr_wclk_sel), CLK_MUX, 24, 2);
378*4882a593Smuzhiyun clk[ZX296702_NAND_WCLK_MUX] =
379*4882a593Smuzhiyun zx_mux("nand_wclk_mux", nand_wclk_sel,
380*4882a593Smuzhiyun ARRAY_SIZE(nand_wclk_sel), CLK_MUX, 24, 2);
381*4882a593Smuzhiyun clk[ZX296702_LSP_26_WCLK_MUX] =
382*4882a593Smuzhiyun zx_mux("lsp_26_wclk_mux", lsp_26_wclk_sel,
383*4882a593Smuzhiyun ARRAY_SIZE(lsp_26_wclk_sel), CLK_MUX, 27, 1);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* gates */
386*4882a593Smuzhiyun clk[ZX296702_A9_AS0_ACLK] =
387*4882a593Smuzhiyun zx_gate("a9_as0_aclk", "matrix_aclk", CLK_EN0, 0);
388*4882a593Smuzhiyun clk[ZX296702_A9_AS1_ACLK] =
389*4882a593Smuzhiyun zx_gate("a9_as1_aclk", "a9_as1_aclk_div", CLK_EN0, 1);
390*4882a593Smuzhiyun clk[ZX296702_A9_TRACE_CLKIN] =
391*4882a593Smuzhiyun zx_gate("a9_trace_clkin", "a9_trace_clkin_mux", CLK_EN0, 2);
392*4882a593Smuzhiyun clk[ZX296702_DECPPU_AXI_M_ACLK] =
393*4882a593Smuzhiyun zx_gate("decppu_axi_m_aclk", "decppu_aclk_mux", CLK_EN0, 3);
394*4882a593Smuzhiyun clk[ZX296702_DECPPU_AHB_S_HCLK] =
395*4882a593Smuzhiyun zx_gate("decppu_ahb_s_hclk", "main_hclk", CLK_EN0, 4);
396*4882a593Smuzhiyun clk[ZX296702_PPU_AXI_M_ACLK] =
397*4882a593Smuzhiyun zx_gate("ppu_axi_m_aclk", "ppu_aclk_mux", CLK_EN0, 5);
398*4882a593Smuzhiyun clk[ZX296702_PPU_AHB_S_HCLK] =
399*4882a593Smuzhiyun zx_gate("ppu_ahb_s_hclk", "main_hclk", CLK_EN0, 6);
400*4882a593Smuzhiyun clk[ZX296702_VOU_AXI_M_ACLK] =
401*4882a593Smuzhiyun zx_gate("vou_axi_m_aclk", "vou_aclk_mux", CLK_EN0, 7);
402*4882a593Smuzhiyun clk[ZX296702_VOU_APB_PCLK] =
403*4882a593Smuzhiyun zx_gate("vou_apb_pclk", "main_pclk", CLK_EN0, 8);
404*4882a593Smuzhiyun clk[ZX296702_VOU_MAIN_CHANNEL_WCLK] =
405*4882a593Smuzhiyun zx_gate("vou_main_channel_wclk", "vou_main_wclk_mux",
406*4882a593Smuzhiyun CLK_EN0, 9);
407*4882a593Smuzhiyun clk[ZX296702_VOU_AUX_CHANNEL_WCLK] =
408*4882a593Smuzhiyun zx_gate("vou_aux_channel_wclk", "vou_aux_wclk_mux",
409*4882a593Smuzhiyun CLK_EN0, 10);
410*4882a593Smuzhiyun clk[ZX296702_VOU_HDMI_OSCLK_CEC] =
411*4882a593Smuzhiyun zx_gate("vou_hdmi_osclk_cec", "clk_2", CLK_EN0, 11);
412*4882a593Smuzhiyun clk[ZX296702_VOU_SCALER_WCLK] =
413*4882a593Smuzhiyun zx_gate("vou_scaler_wclk", "vou_scaler_wclk_mux", CLK_EN0, 12);
414*4882a593Smuzhiyun clk[ZX296702_MALI400_AXI_M_ACLK] =
415*4882a593Smuzhiyun zx_gate("mali400_axi_m_aclk", "mali400_aclk_mux", CLK_EN0, 13);
416*4882a593Smuzhiyun clk[ZX296702_MALI400_APB_PCLK] =
417*4882a593Smuzhiyun zx_gate("mali400_apb_pclk", "main_pclk", CLK_EN0, 14);
418*4882a593Smuzhiyun clk[ZX296702_R2D_WCLK] =
419*4882a593Smuzhiyun zx_gate("r2d_wclk", "r2d_wclk_mux", CLK_EN0, 15);
420*4882a593Smuzhiyun clk[ZX296702_R2D_AXI_M_ACLK] =
421*4882a593Smuzhiyun zx_gate("r2d_axi_m_aclk", "r2d_aclk_mux", CLK_EN0, 16);
422*4882a593Smuzhiyun clk[ZX296702_R2D_AHB_HCLK] =
423*4882a593Smuzhiyun zx_gate("r2d_ahb_hclk", "main_hclk", CLK_EN0, 17);
424*4882a593Smuzhiyun clk[ZX296702_DDR3_AXI_S0_ACLK] =
425*4882a593Smuzhiyun zx_gate("ddr3_axi_s0_aclk", "matrix_aclk", CLK_EN0, 18);
426*4882a593Smuzhiyun clk[ZX296702_DDR3_APB_PCLK] =
427*4882a593Smuzhiyun zx_gate("ddr3_apb_pclk", "main_pclk", CLK_EN0, 19);
428*4882a593Smuzhiyun clk[ZX296702_DDR3_WCLK] =
429*4882a593Smuzhiyun zx_gate("ddr3_wclk", "ddr_wclk_mux", CLK_EN0, 20);
430*4882a593Smuzhiyun clk[ZX296702_USB20_0_AHB_HCLK] =
431*4882a593Smuzhiyun zx_gate("usb20_0_ahb_hclk", "main_hclk", CLK_EN0, 21);
432*4882a593Smuzhiyun clk[ZX296702_USB20_0_EXTREFCLK] =
433*4882a593Smuzhiyun zx_gate("usb20_0_extrefclk", "clk_12", CLK_EN0, 22);
434*4882a593Smuzhiyun clk[ZX296702_USB20_1_AHB_HCLK] =
435*4882a593Smuzhiyun zx_gate("usb20_1_ahb_hclk", "main_hclk", CLK_EN0, 23);
436*4882a593Smuzhiyun clk[ZX296702_USB20_1_EXTREFCLK] =
437*4882a593Smuzhiyun zx_gate("usb20_1_extrefclk", "clk_12", CLK_EN0, 24);
438*4882a593Smuzhiyun clk[ZX296702_USB20_2_AHB_HCLK] =
439*4882a593Smuzhiyun zx_gate("usb20_2_ahb_hclk", "main_hclk", CLK_EN0, 25);
440*4882a593Smuzhiyun clk[ZX296702_USB20_2_EXTREFCLK] =
441*4882a593Smuzhiyun zx_gate("usb20_2_extrefclk", "clk_12", CLK_EN0, 26);
442*4882a593Smuzhiyun clk[ZX296702_GMAC_AXI_M_ACLK] =
443*4882a593Smuzhiyun zx_gate("gmac_axi_m_aclk", "matrix_aclk", CLK_EN0, 27);
444*4882a593Smuzhiyun clk[ZX296702_GMAC_APB_PCLK] =
445*4882a593Smuzhiyun zx_gate("gmac_apb_pclk", "main_pclk", CLK_EN0, 28);
446*4882a593Smuzhiyun clk[ZX296702_GMAC_125_CLKIN] =
447*4882a593Smuzhiyun zx_gate("gmac_125_clkin", "clk_125", CLK_EN0, 29);
448*4882a593Smuzhiyun clk[ZX296702_GMAC_RMII_CLKIN] =
449*4882a593Smuzhiyun zx_gate("gmac_rmii_clkin", "clk_50", CLK_EN0, 30);
450*4882a593Smuzhiyun clk[ZX296702_GMAC_25M_CLK] =
451*4882a593Smuzhiyun zx_gate("gmac_25M_clk", "clk_25", CLK_EN0, 31);
452*4882a593Smuzhiyun clk[ZX296702_NANDFLASH_AHB_HCLK] =
453*4882a593Smuzhiyun zx_gate("nandflash_ahb_hclk", "main_hclk", CLK_EN1, 0);
454*4882a593Smuzhiyun clk[ZX296702_NANDFLASH_WCLK] =
455*4882a593Smuzhiyun zx_gate("nandflash_wclk", "nand_wclk_mux", CLK_EN1, 1);
456*4882a593Smuzhiyun clk[ZX296702_LSP0_APB_PCLK] =
457*4882a593Smuzhiyun zx_gate("lsp0_apb_pclk", "main_pclk", CLK_EN1, 2);
458*4882a593Smuzhiyun clk[ZX296702_LSP0_AHB_HCLK] =
459*4882a593Smuzhiyun zx_gate("lsp0_ahb_hclk", "main_hclk", CLK_EN1, 3);
460*4882a593Smuzhiyun clk[ZX296702_LSP0_26M_WCLK] =
461*4882a593Smuzhiyun zx_gate("lsp0_26M_wclk", "lsp_26_wclk_mux", CLK_EN1, 4);
462*4882a593Smuzhiyun clk[ZX296702_LSP0_104M_WCLK] =
463*4882a593Smuzhiyun zx_gate("lsp0_104M_wclk", "pll_lsp_104M", CLK_EN1, 5);
464*4882a593Smuzhiyun clk[ZX296702_LSP0_16M384_WCLK] =
465*4882a593Smuzhiyun zx_gate("lsp0_16M384_wclk", "clk_16M384", CLK_EN1, 6);
466*4882a593Smuzhiyun clk[ZX296702_LSP1_APB_PCLK] =
467*4882a593Smuzhiyun zx_gate("lsp1_apb_pclk", "main_pclk", CLK_EN1, 7);
468*4882a593Smuzhiyun /* FIXME: wclk enable bit is bit8. We hack it as reserved 31 for
469*4882a593Smuzhiyun * UART does not work after parent clk is disabled/enabled */
470*4882a593Smuzhiyun clk[ZX296702_LSP1_26M_WCLK] =
471*4882a593Smuzhiyun zx_gate("lsp1_26M_wclk", "lsp_26_wclk_mux", CLK_EN1, 31);
472*4882a593Smuzhiyun clk[ZX296702_LSP1_104M_WCLK] =
473*4882a593Smuzhiyun zx_gate("lsp1_104M_wclk", "pll_lsp_104M", CLK_EN1, 9);
474*4882a593Smuzhiyun clk[ZX296702_LSP1_32K_CLK] =
475*4882a593Smuzhiyun zx_gate("lsp1_32K_clk", "clk_32K768", CLK_EN1, 10);
476*4882a593Smuzhiyun clk[ZX296702_AON_HCLK] =
477*4882a593Smuzhiyun zx_gate("aon_hclk", "main_hclk", CLK_EN1, 11);
478*4882a593Smuzhiyun clk[ZX296702_SYS_CTRL_PCLK] =
479*4882a593Smuzhiyun zx_gate("sys_ctrl_pclk", "main_pclk", CLK_EN1, 12);
480*4882a593Smuzhiyun clk[ZX296702_DMA_PCLK] =
481*4882a593Smuzhiyun zx_gate("dma_pclk", "main_pclk", CLK_EN1, 13);
482*4882a593Smuzhiyun clk[ZX296702_DMA_ACLK] =
483*4882a593Smuzhiyun zx_gate("dma_aclk", "matrix_aclk", CLK_EN1, 14);
484*4882a593Smuzhiyun clk[ZX296702_SEC_HCLK] =
485*4882a593Smuzhiyun zx_gate("sec_hclk", "main_hclk", CLK_EN1, 15);
486*4882a593Smuzhiyun clk[ZX296702_AES_WCLK] =
487*4882a593Smuzhiyun zx_gate("aes_wclk", "sec_wclk_div", CLK_EN1, 16);
488*4882a593Smuzhiyun clk[ZX296702_DES_WCLK] =
489*4882a593Smuzhiyun zx_gate("des_wclk", "sec_wclk_div", CLK_EN1, 17);
490*4882a593Smuzhiyun clk[ZX296702_IRAM_ACLK] =
491*4882a593Smuzhiyun zx_gate("iram_aclk", "matrix_aclk", CLK_EN1, 18);
492*4882a593Smuzhiyun clk[ZX296702_IROM_ACLK] =
493*4882a593Smuzhiyun zx_gate("irom_aclk", "matrix_aclk", CLK_EN1, 19);
494*4882a593Smuzhiyun clk[ZX296702_BOOT_CTRL_HCLK] =
495*4882a593Smuzhiyun zx_gate("boot_ctrl_hclk", "main_hclk", CLK_EN1, 20);
496*4882a593Smuzhiyun clk[ZX296702_EFUSE_CLK_30] =
497*4882a593Smuzhiyun zx_gate("efuse_clk_30", "osc", CLK_EN1, 21);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* TODO: add VOU Local clocks */
500*4882a593Smuzhiyun clk[ZX296702_VOU_MAIN_CHANNEL_DIV] =
501*4882a593Smuzhiyun zx_div("vou_main_channel_div", "vou_main_channel_wclk",
502*4882a593Smuzhiyun VOU_LOCAL_DIV2_SET, 1, 1);
503*4882a593Smuzhiyun clk[ZX296702_VOU_AUX_CHANNEL_DIV] =
504*4882a593Smuzhiyun zx_div("vou_aux_channel_div", "vou_aux_channel_wclk",
505*4882a593Smuzhiyun VOU_LOCAL_DIV2_SET, 0, 1);
506*4882a593Smuzhiyun clk[ZX296702_VOU_TV_ENC_HD_DIV] =
507*4882a593Smuzhiyun zx_div("vou_tv_enc_hd_div", "vou_tv_enc_hd_mux",
508*4882a593Smuzhiyun VOU_LOCAL_DIV2_SET, 3, 1);
509*4882a593Smuzhiyun clk[ZX296702_VOU_TV_ENC_SD_DIV] =
510*4882a593Smuzhiyun zx_div("vou_tv_enc_sd_div", "vou_tv_enc_sd_mux",
511*4882a593Smuzhiyun VOU_LOCAL_DIV2_SET, 2, 1);
512*4882a593Smuzhiyun clk[ZX296702_VL0_MUX] =
513*4882a593Smuzhiyun zx_mux("vl0_mux", vl0_sel, ARRAY_SIZE(vl0_sel),
514*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 8, 1);
515*4882a593Smuzhiyun clk[ZX296702_VL1_MUX] =
516*4882a593Smuzhiyun zx_mux("vl1_mux", vl0_sel, ARRAY_SIZE(vl0_sel),
517*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 9, 1);
518*4882a593Smuzhiyun clk[ZX296702_VL2_MUX] =
519*4882a593Smuzhiyun zx_mux("vl2_mux", vl0_sel, ARRAY_SIZE(vl0_sel),
520*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 10, 1);
521*4882a593Smuzhiyun clk[ZX296702_GL0_MUX] =
522*4882a593Smuzhiyun zx_mux("gl0_mux", vl0_sel, ARRAY_SIZE(vl0_sel),
523*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 5, 1);
524*4882a593Smuzhiyun clk[ZX296702_GL1_MUX] =
525*4882a593Smuzhiyun zx_mux("gl1_mux", vl0_sel, ARRAY_SIZE(vl0_sel),
526*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 6, 1);
527*4882a593Smuzhiyun clk[ZX296702_GL2_MUX] =
528*4882a593Smuzhiyun zx_mux("gl2_mux", vl0_sel, ARRAY_SIZE(vl0_sel),
529*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 7, 1);
530*4882a593Smuzhiyun clk[ZX296702_WB_MUX] =
531*4882a593Smuzhiyun zx_mux("wb_mux", vl0_sel, ARRAY_SIZE(vl0_sel),
532*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 11, 1);
533*4882a593Smuzhiyun clk[ZX296702_HDMI_MUX] =
534*4882a593Smuzhiyun zx_mux("hdmi_mux", hdmi_sel, ARRAY_SIZE(hdmi_sel),
535*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 4, 1);
536*4882a593Smuzhiyun clk[ZX296702_VOU_TV_ENC_HD_MUX] =
537*4882a593Smuzhiyun zx_mux("vou_tv_enc_hd_mux", hdmi_sel, ARRAY_SIZE(hdmi_sel),
538*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 3, 1);
539*4882a593Smuzhiyun clk[ZX296702_VOU_TV_ENC_SD_MUX] =
540*4882a593Smuzhiyun zx_mux("vou_tv_enc_sd_mux", hdmi_sel, ARRAY_SIZE(hdmi_sel),
541*4882a593Smuzhiyun VOU_LOCAL_CLKSEL, 2, 1);
542*4882a593Smuzhiyun clk[ZX296702_VL0_CLK] =
543*4882a593Smuzhiyun zx_gate("vl0_clk", "vl0_mux", VOU_LOCAL_CLKEN, 8);
544*4882a593Smuzhiyun clk[ZX296702_VL1_CLK] =
545*4882a593Smuzhiyun zx_gate("vl1_clk", "vl1_mux", VOU_LOCAL_CLKEN, 9);
546*4882a593Smuzhiyun clk[ZX296702_VL2_CLK] =
547*4882a593Smuzhiyun zx_gate("vl2_clk", "vl2_mux", VOU_LOCAL_CLKEN, 10);
548*4882a593Smuzhiyun clk[ZX296702_GL0_CLK] =
549*4882a593Smuzhiyun zx_gate("gl0_clk", "gl0_mux", VOU_LOCAL_CLKEN, 5);
550*4882a593Smuzhiyun clk[ZX296702_GL1_CLK] =
551*4882a593Smuzhiyun zx_gate("gl1_clk", "gl1_mux", VOU_LOCAL_CLKEN, 6);
552*4882a593Smuzhiyun clk[ZX296702_GL2_CLK] =
553*4882a593Smuzhiyun zx_gate("gl2_clk", "gl2_mux", VOU_LOCAL_CLKEN, 7);
554*4882a593Smuzhiyun clk[ZX296702_WB_CLK] =
555*4882a593Smuzhiyun zx_gate("wb_clk", "wb_mux", VOU_LOCAL_CLKEN, 11);
556*4882a593Smuzhiyun clk[ZX296702_CL_CLK] =
557*4882a593Smuzhiyun zx_gate("cl_clk", "vou_main_channel_div", VOU_LOCAL_CLKEN, 12);
558*4882a593Smuzhiyun clk[ZX296702_MAIN_MIX_CLK] =
559*4882a593Smuzhiyun zx_gate("main_mix_clk", "vou_main_channel_div",
560*4882a593Smuzhiyun VOU_LOCAL_CLKEN, 4);
561*4882a593Smuzhiyun clk[ZX296702_AUX_MIX_CLK] =
562*4882a593Smuzhiyun zx_gate("aux_mix_clk", "vou_aux_channel_div",
563*4882a593Smuzhiyun VOU_LOCAL_CLKEN, 3);
564*4882a593Smuzhiyun clk[ZX296702_HDMI_CLK] =
565*4882a593Smuzhiyun zx_gate("hdmi_clk", "hdmi_mux", VOU_LOCAL_CLKEN, 2);
566*4882a593Smuzhiyun clk[ZX296702_VOU_TV_ENC_HD_DAC_CLK] =
567*4882a593Smuzhiyun zx_gate("vou_tv_enc_hd_dac_clk", "vou_tv_enc_hd_div",
568*4882a593Smuzhiyun VOU_LOCAL_CLKEN, 1);
569*4882a593Smuzhiyun clk[ZX296702_VOU_TV_ENC_SD_DAC_CLK] =
570*4882a593Smuzhiyun zx_gate("vou_tv_enc_sd_dac_clk", "vou_tv_enc_sd_div",
571*4882a593Smuzhiyun VOU_LOCAL_CLKEN, 0);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* CA9 PERIPHCLK = a9_wclk / 2 */
574*4882a593Smuzhiyun clk[ZX296702_A9_PERIPHCLK] =
575*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "a9_periphclk", "a9_wclk",
576*4882a593Smuzhiyun 0, 1, 2);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(topclk); i++) {
579*4882a593Smuzhiyun if (IS_ERR(clk[i])) {
580*4882a593Smuzhiyun pr_err("zx296702 clk %d: register failed with %ld\n",
581*4882a593Smuzhiyun i, PTR_ERR(clk[i]));
582*4882a593Smuzhiyun return;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun topclk_data.clks = topclk;
587*4882a593Smuzhiyun topclk_data.clk_num = ARRAY_SIZE(topclk);
588*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &topclk_data);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun CLK_OF_DECLARE(zx296702_top_clk, "zte,zx296702-topcrm-clk",
591*4882a593Smuzhiyun zx296702_top_clocks_init);
592*4882a593Smuzhiyun
zx296702_lsp0_clocks_init(struct device_node * np)593*4882a593Smuzhiyun static void __init zx296702_lsp0_clocks_init(struct device_node *np)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct clk **clk = lsp0clk;
596*4882a593Smuzhiyun int i;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun lsp0crpm_base = of_iomap(np, 0);
599*4882a593Smuzhiyun WARN_ON(!lsp0crpm_base);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* SDMMC1 */
602*4882a593Smuzhiyun clk[ZX296702_SDMMC1_WCLK_MUX] =
603*4882a593Smuzhiyun zx_mux("sdmmc1_wclk_mux", sdmmc1_wclk_sel,
604*4882a593Smuzhiyun ARRAY_SIZE(sdmmc1_wclk_sel), CLK_SDMMC1, 4, 1);
605*4882a593Smuzhiyun clk[ZX296702_SDMMC1_WCLK_DIV] =
606*4882a593Smuzhiyun zx_div("sdmmc1_wclk_div", "sdmmc1_wclk_mux", CLK_SDMMC1, 12, 4);
607*4882a593Smuzhiyun clk[ZX296702_SDMMC1_WCLK] =
608*4882a593Smuzhiyun zx_gate("sdmmc1_wclk", "sdmmc1_wclk_div", CLK_SDMMC1, 1);
609*4882a593Smuzhiyun clk[ZX296702_SDMMC1_PCLK] =
610*4882a593Smuzhiyun zx_gate("sdmmc1_pclk", "lsp0_apb_pclk", CLK_SDMMC1, 0);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun clk[ZX296702_GPIO_CLK] =
613*4882a593Smuzhiyun zx_gate("gpio_clk", "lsp0_apb_pclk", CLK_GPIO, 0);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* SPDIF */
616*4882a593Smuzhiyun clk[ZX296702_SPDIF0_WCLK_MUX] =
617*4882a593Smuzhiyun zx_mux("spdif0_wclk_mux", spdif0_wclk_sel,
618*4882a593Smuzhiyun ARRAY_SIZE(spdif0_wclk_sel), CLK_SPDIF0, 4, 1);
619*4882a593Smuzhiyun clk[ZX296702_SPDIF0_WCLK] =
620*4882a593Smuzhiyun zx_gate("spdif0_wclk", "spdif0_wclk_mux", CLK_SPDIF0, 1);
621*4882a593Smuzhiyun clk[ZX296702_SPDIF0_PCLK] =
622*4882a593Smuzhiyun zx_gate("spdif0_pclk", "lsp0_apb_pclk", CLK_SPDIF0, 0);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun clk[ZX296702_SPDIF0_DIV] =
625*4882a593Smuzhiyun clk_register_zx_audio("spdif0_div", "spdif0_wclk", 0,
626*4882a593Smuzhiyun SPDIF0_DIV);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* I2S */
629*4882a593Smuzhiyun clk[ZX296702_I2S0_WCLK_MUX] =
630*4882a593Smuzhiyun zx_mux("i2s0_wclk_mux", i2s_wclk_sel,
631*4882a593Smuzhiyun ARRAY_SIZE(i2s_wclk_sel), CLK_I2S0, 4, 1);
632*4882a593Smuzhiyun clk[ZX296702_I2S0_WCLK] =
633*4882a593Smuzhiyun zx_gate("i2s0_wclk", "i2s0_wclk_mux", CLK_I2S0, 1);
634*4882a593Smuzhiyun clk[ZX296702_I2S0_PCLK] =
635*4882a593Smuzhiyun zx_gate("i2s0_pclk", "lsp0_apb_pclk", CLK_I2S0, 0);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun clk[ZX296702_I2S0_DIV] =
638*4882a593Smuzhiyun clk_register_zx_audio("i2s0_div", "i2s0_wclk", 0, I2S0_DIV);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun clk[ZX296702_I2S1_WCLK_MUX] =
641*4882a593Smuzhiyun zx_mux("i2s1_wclk_mux", i2s_wclk_sel,
642*4882a593Smuzhiyun ARRAY_SIZE(i2s_wclk_sel), CLK_I2S1, 4, 1);
643*4882a593Smuzhiyun clk[ZX296702_I2S1_WCLK] =
644*4882a593Smuzhiyun zx_gate("i2s1_wclk", "i2s1_wclk_mux", CLK_I2S1, 1);
645*4882a593Smuzhiyun clk[ZX296702_I2S1_PCLK] =
646*4882a593Smuzhiyun zx_gate("i2s1_pclk", "lsp0_apb_pclk", CLK_I2S1, 0);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun clk[ZX296702_I2S1_DIV] =
649*4882a593Smuzhiyun clk_register_zx_audio("i2s1_div", "i2s1_wclk", 0, I2S1_DIV);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun clk[ZX296702_I2S2_WCLK_MUX] =
652*4882a593Smuzhiyun zx_mux("i2s2_wclk_mux", i2s_wclk_sel,
653*4882a593Smuzhiyun ARRAY_SIZE(i2s_wclk_sel), CLK_I2S2, 4, 1);
654*4882a593Smuzhiyun clk[ZX296702_I2S2_WCLK] =
655*4882a593Smuzhiyun zx_gate("i2s2_wclk", "i2s2_wclk_mux", CLK_I2S2, 1);
656*4882a593Smuzhiyun clk[ZX296702_I2S2_PCLK] =
657*4882a593Smuzhiyun zx_gate("i2s2_pclk", "lsp0_apb_pclk", CLK_I2S2, 0);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun clk[ZX296702_I2S2_DIV] =
660*4882a593Smuzhiyun clk_register_zx_audio("i2s2_div", "i2s2_wclk", 0, I2S2_DIV);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(lsp0clk); i++) {
663*4882a593Smuzhiyun if (IS_ERR(clk[i])) {
664*4882a593Smuzhiyun pr_err("zx296702 clk %d: register failed with %ld\n",
665*4882a593Smuzhiyun i, PTR_ERR(clk[i]));
666*4882a593Smuzhiyun return;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun lsp0clk_data.clks = lsp0clk;
671*4882a593Smuzhiyun lsp0clk_data.clk_num = ARRAY_SIZE(lsp0clk);
672*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &lsp0clk_data);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun CLK_OF_DECLARE(zx296702_lsp0_clk, "zte,zx296702-lsp0crpm-clk",
675*4882a593Smuzhiyun zx296702_lsp0_clocks_init);
676*4882a593Smuzhiyun
zx296702_lsp1_clocks_init(struct device_node * np)677*4882a593Smuzhiyun static void __init zx296702_lsp1_clocks_init(struct device_node *np)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun struct clk **clk = lsp1clk;
680*4882a593Smuzhiyun int i;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun lsp1crpm_base = of_iomap(np, 0);
683*4882a593Smuzhiyun WARN_ON(!lsp1crpm_base);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* UART0 */
686*4882a593Smuzhiyun clk[ZX296702_UART0_WCLK_MUX] =
687*4882a593Smuzhiyun zx_mux("uart0_wclk_mux", uart_wclk_sel,
688*4882a593Smuzhiyun ARRAY_SIZE(uart_wclk_sel), CLK_UART0, 4, 1);
689*4882a593Smuzhiyun /* FIXME: uart wclk enable bit is bit1 in. We hack it as reserved 31 for
690*4882a593Smuzhiyun * UART does not work after parent clk is disabled/enabled */
691*4882a593Smuzhiyun clk[ZX296702_UART0_WCLK] =
692*4882a593Smuzhiyun zx_gate("uart0_wclk", "uart0_wclk_mux", CLK_UART0, 31);
693*4882a593Smuzhiyun clk[ZX296702_UART0_PCLK] =
694*4882a593Smuzhiyun zx_gate("uart0_pclk", "lsp1_apb_pclk", CLK_UART0, 0);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* UART1 */
697*4882a593Smuzhiyun clk[ZX296702_UART1_WCLK_MUX] =
698*4882a593Smuzhiyun zx_mux("uart1_wclk_mux", uart_wclk_sel,
699*4882a593Smuzhiyun ARRAY_SIZE(uart_wclk_sel), CLK_UART1, 4, 1);
700*4882a593Smuzhiyun clk[ZX296702_UART1_WCLK] =
701*4882a593Smuzhiyun zx_gate("uart1_wclk", "uart1_wclk_mux", CLK_UART1, 1);
702*4882a593Smuzhiyun clk[ZX296702_UART1_PCLK] =
703*4882a593Smuzhiyun zx_gate("uart1_pclk", "lsp1_apb_pclk", CLK_UART1, 0);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* SDMMC0 */
706*4882a593Smuzhiyun clk[ZX296702_SDMMC0_WCLK_MUX] =
707*4882a593Smuzhiyun zx_mux("sdmmc0_wclk_mux", sdmmc0_wclk_sel,
708*4882a593Smuzhiyun ARRAY_SIZE(sdmmc0_wclk_sel), CLK_SDMMC0, 4, 1);
709*4882a593Smuzhiyun clk[ZX296702_SDMMC0_WCLK_DIV] =
710*4882a593Smuzhiyun zx_div("sdmmc0_wclk_div", "sdmmc0_wclk_mux", CLK_SDMMC0, 12, 4);
711*4882a593Smuzhiyun clk[ZX296702_SDMMC0_WCLK] =
712*4882a593Smuzhiyun zx_gate("sdmmc0_wclk", "sdmmc0_wclk_div", CLK_SDMMC0, 1);
713*4882a593Smuzhiyun clk[ZX296702_SDMMC0_PCLK] =
714*4882a593Smuzhiyun zx_gate("sdmmc0_pclk", "lsp1_apb_pclk", CLK_SDMMC0, 0);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun clk[ZX296702_SPDIF1_WCLK_MUX] =
717*4882a593Smuzhiyun zx_mux("spdif1_wclk_mux", spdif1_wclk_sel,
718*4882a593Smuzhiyun ARRAY_SIZE(spdif1_wclk_sel), CLK_SPDIF1, 4, 1);
719*4882a593Smuzhiyun clk[ZX296702_SPDIF1_WCLK] =
720*4882a593Smuzhiyun zx_gate("spdif1_wclk", "spdif1_wclk_mux", CLK_SPDIF1, 1);
721*4882a593Smuzhiyun clk[ZX296702_SPDIF1_PCLK] =
722*4882a593Smuzhiyun zx_gate("spdif1_pclk", "lsp1_apb_pclk", CLK_SPDIF1, 0);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun clk[ZX296702_SPDIF1_DIV] =
725*4882a593Smuzhiyun clk_register_zx_audio("spdif1_div", "spdif1_wclk", 0,
726*4882a593Smuzhiyun SPDIF1_DIV);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(lsp1clk); i++) {
729*4882a593Smuzhiyun if (IS_ERR(clk[i])) {
730*4882a593Smuzhiyun pr_err("zx296702 clk %d: register failed with %ld\n",
731*4882a593Smuzhiyun i, PTR_ERR(clk[i]));
732*4882a593Smuzhiyun return;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun lsp1clk_data.clks = lsp1clk;
737*4882a593Smuzhiyun lsp1clk_data.clk_num = ARRAY_SIZE(lsp1clk);
738*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &lsp1clk_data);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun CLK_OF_DECLARE(zx296702_lsp1_clk, "zte,zx296702-lsp1crpm-clk",
741*4882a593Smuzhiyun zx296702_lsp1_clocks_init);
742