1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2020 Intel Corporation.
4*4882a593Smuzhiyun * Zhu YiXin <yixin.zhu@intel.com>
5*4882a593Smuzhiyun * Rahul Tanwar <rahul.tanwar@intel.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <dt-bindings/clock/intel,lgm-clk.h>
11*4882a593Smuzhiyun #include "clk-cgu.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define PLL_DIV_WIDTH 4
14*4882a593Smuzhiyun #define PLL_DDIV_WIDTH 3
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* Gate0 clock shift */
17*4882a593Smuzhiyun #define G_C55_SHIFT 7
18*4882a593Smuzhiyun #define G_QSPI_SHIFT 9
19*4882a593Smuzhiyun #define G_EIP197_SHIFT 11
20*4882a593Smuzhiyun #define G_VAULT130_SHIFT 12
21*4882a593Smuzhiyun #define G_TOE_SHIFT 13
22*4882a593Smuzhiyun #define G_SDXC_SHIFT 14
23*4882a593Smuzhiyun #define G_EMMC_SHIFT 15
24*4882a593Smuzhiyun #define G_SPIDBG_SHIFT 17
25*4882a593Smuzhiyun #define G_DMA3_SHIFT 28
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Gate1 clock shift */
28*4882a593Smuzhiyun #define G_DMA0_SHIFT 0
29*4882a593Smuzhiyun #define G_LEDC0_SHIFT 1
30*4882a593Smuzhiyun #define G_LEDC1_SHIFT 2
31*4882a593Smuzhiyun #define G_I2S0_SHIFT 3
32*4882a593Smuzhiyun #define G_I2S1_SHIFT 4
33*4882a593Smuzhiyun #define G_EBU_SHIFT 5
34*4882a593Smuzhiyun #define G_PWM_SHIFT 6
35*4882a593Smuzhiyun #define G_I2C0_SHIFT 7
36*4882a593Smuzhiyun #define G_I2C1_SHIFT 8
37*4882a593Smuzhiyun #define G_I2C2_SHIFT 9
38*4882a593Smuzhiyun #define G_I2C3_SHIFT 10
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define G_SSC0_SHIFT 12
41*4882a593Smuzhiyun #define G_SSC1_SHIFT 13
42*4882a593Smuzhiyun #define G_SSC2_SHIFT 14
43*4882a593Smuzhiyun #define G_SSC3_SHIFT 15
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define G_GPTC0_SHIFT 17
46*4882a593Smuzhiyun #define G_GPTC1_SHIFT 18
47*4882a593Smuzhiyun #define G_GPTC2_SHIFT 19
48*4882a593Smuzhiyun #define G_GPTC3_SHIFT 20
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define G_ASC0_SHIFT 22
51*4882a593Smuzhiyun #define G_ASC1_SHIFT 23
52*4882a593Smuzhiyun #define G_ASC2_SHIFT 24
53*4882a593Smuzhiyun #define G_ASC3_SHIFT 25
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define G_PCM0_SHIFT 27
56*4882a593Smuzhiyun #define G_PCM1_SHIFT 28
57*4882a593Smuzhiyun #define G_PCM2_SHIFT 29
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Gate2 clock shift */
60*4882a593Smuzhiyun #define G_PCIE10_SHIFT 1
61*4882a593Smuzhiyun #define G_PCIE11_SHIFT 2
62*4882a593Smuzhiyun #define G_PCIE30_SHIFT 3
63*4882a593Smuzhiyun #define G_PCIE31_SHIFT 4
64*4882a593Smuzhiyun #define G_PCIE20_SHIFT 5
65*4882a593Smuzhiyun #define G_PCIE21_SHIFT 6
66*4882a593Smuzhiyun #define G_PCIE40_SHIFT 7
67*4882a593Smuzhiyun #define G_PCIE41_SHIFT 8
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define G_XPCS0_SHIFT 10
70*4882a593Smuzhiyun #define G_XPCS1_SHIFT 11
71*4882a593Smuzhiyun #define G_XPCS2_SHIFT 12
72*4882a593Smuzhiyun #define G_XPCS3_SHIFT 13
73*4882a593Smuzhiyun #define G_SATA0_SHIFT 14
74*4882a593Smuzhiyun #define G_SATA1_SHIFT 15
75*4882a593Smuzhiyun #define G_SATA2_SHIFT 16
76*4882a593Smuzhiyun #define G_SATA3_SHIFT 17
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Gate3 clock shift */
79*4882a593Smuzhiyun #define G_ARCEM4_SHIFT 0
80*4882a593Smuzhiyun #define G_IDMAR1_SHIFT 2
81*4882a593Smuzhiyun #define G_IDMAT0_SHIFT 3
82*4882a593Smuzhiyun #define G_IDMAT1_SHIFT 4
83*4882a593Smuzhiyun #define G_IDMAT2_SHIFT 5
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define G_PPV4_SHIFT 8
86*4882a593Smuzhiyun #define G_GSWIPO_SHIFT 9
87*4882a593Smuzhiyun #define G_CQEM_SHIFT 10
88*4882a593Smuzhiyun #define G_XPCS5_SHIFT 14
89*4882a593Smuzhiyun #define G_USB1_SHIFT 25
90*4882a593Smuzhiyun #define G_USB2_SHIFT 26
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Register definition */
94*4882a593Smuzhiyun #define CGU_PLL0CZ_CFG0 0x000
95*4882a593Smuzhiyun #define CGU_PLL0CM0_CFG0 0x020
96*4882a593Smuzhiyun #define CGU_PLL0CM1_CFG0 0x040
97*4882a593Smuzhiyun #define CGU_PLL0B_CFG0 0x060
98*4882a593Smuzhiyun #define CGU_PLL1_CFG0 0x080
99*4882a593Smuzhiyun #define CGU_PLL2_CFG0 0x0A0
100*4882a593Smuzhiyun #define CGU_PLLPP_CFG0 0x0C0
101*4882a593Smuzhiyun #define CGU_LJPLL3_CFG0 0x0E0
102*4882a593Smuzhiyun #define CGU_LJPLL4_CFG0 0x100
103*4882a593Smuzhiyun #define CGU_C55_PCMCR 0x18C
104*4882a593Smuzhiyun #define CGU_PCMCR 0x190
105*4882a593Smuzhiyun #define CGU_IF_CLK1 0x1A0
106*4882a593Smuzhiyun #define CGU_IF_CLK2 0x1A4
107*4882a593Smuzhiyun #define CGU_GATE0 0x300
108*4882a593Smuzhiyun #define CGU_GATE1 0x310
109*4882a593Smuzhiyun #define CGU_GATE2 0x320
110*4882a593Smuzhiyun #define CGU_GATE3 0x310
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define PLL_DIV(x) ((x) + 0x04)
113*4882a593Smuzhiyun #define PLL_SSC(x) ((x) + 0x10)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define CLK_NR_CLKS (LGM_GCLK_USB2 + 1)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * Below table defines the pair's of regval & effective dividers.
119*4882a593Smuzhiyun * It's more efficient to provide an explicit table due to non-linear
120*4882a593Smuzhiyun * relation between values.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun static const struct clk_div_table pll_div[] = {
123*4882a593Smuzhiyun { .val = 0, .div = 1 },
124*4882a593Smuzhiyun { .val = 1, .div = 2 },
125*4882a593Smuzhiyun { .val = 2, .div = 3 },
126*4882a593Smuzhiyun { .val = 3, .div = 4 },
127*4882a593Smuzhiyun { .val = 4, .div = 5 },
128*4882a593Smuzhiyun { .val = 5, .div = 6 },
129*4882a593Smuzhiyun { .val = 6, .div = 8 },
130*4882a593Smuzhiyun { .val = 7, .div = 10 },
131*4882a593Smuzhiyun { .val = 8, .div = 12 },
132*4882a593Smuzhiyun { .val = 9, .div = 16 },
133*4882a593Smuzhiyun { .val = 10, .div = 20 },
134*4882a593Smuzhiyun { .val = 11, .div = 24 },
135*4882a593Smuzhiyun { .val = 12, .div = 32 },
136*4882a593Smuzhiyun { .val = 13, .div = 40 },
137*4882a593Smuzhiyun { .val = 14, .div = 48 },
138*4882a593Smuzhiyun { .val = 15, .div = 64 },
139*4882a593Smuzhiyun {}
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const struct clk_div_table dcl_div[] = {
143*4882a593Smuzhiyun { .val = 0, .div = 6 },
144*4882a593Smuzhiyun { .val = 1, .div = 12 },
145*4882a593Smuzhiyun { .val = 2, .div = 24 },
146*4882a593Smuzhiyun { .val = 3, .div = 32 },
147*4882a593Smuzhiyun { .val = 4, .div = 48 },
148*4882a593Smuzhiyun { .val = 5, .div = 96 },
149*4882a593Smuzhiyun {}
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct clk_parent_data pll_p[] = {
153*4882a593Smuzhiyun { .fw_name = "osc", .name = "osc" },
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun static const struct clk_parent_data pllcm_p[] = {
156*4882a593Smuzhiyun { .fw_name = "cpu_cm", .name = "cpu_cm" },
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun static const struct clk_parent_data emmc_p[] = {
159*4882a593Smuzhiyun { .fw_name = "emmc4", .name = "emmc4" },
160*4882a593Smuzhiyun { .fw_name = "noc4", .name = "noc4" },
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun static const struct clk_parent_data sdxc_p[] = {
163*4882a593Smuzhiyun { .fw_name = "sdxc3", .name = "sdxc3" },
164*4882a593Smuzhiyun { .fw_name = "sdxc2", .name = "sdxc2" },
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun static const struct clk_parent_data pcm_p[] = {
167*4882a593Smuzhiyun { .fw_name = "v_docsis", .name = "v_docsis" },
168*4882a593Smuzhiyun { .fw_name = "dcl", .name = "dcl" },
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun static const struct clk_parent_data cbphy_p[] = {
171*4882a593Smuzhiyun { .fw_name = "dd_serdes", .name = "dd_serdes" },
172*4882a593Smuzhiyun { .fw_name = "dd_pcie", .name = "dd_pcie" },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct lgm_pll_clk_data lgm_pll_clks[] = {
176*4882a593Smuzhiyun LGM_PLL(LGM_CLK_PLL0CZ, "pll0cz", pll_p, CLK_IGNORE_UNUSED,
177*4882a593Smuzhiyun CGU_PLL0CZ_CFG0, TYPE_ROPLL),
178*4882a593Smuzhiyun LGM_PLL(LGM_CLK_PLL0CM0, "pll0cm0", pllcm_p, CLK_IGNORE_UNUSED,
179*4882a593Smuzhiyun CGU_PLL0CM0_CFG0, TYPE_ROPLL),
180*4882a593Smuzhiyun LGM_PLL(LGM_CLK_PLL0CM1, "pll0cm1", pllcm_p, CLK_IGNORE_UNUSED,
181*4882a593Smuzhiyun CGU_PLL0CM1_CFG0, TYPE_ROPLL),
182*4882a593Smuzhiyun LGM_PLL(LGM_CLK_PLL0B, "pll0b", pll_p, CLK_IGNORE_UNUSED,
183*4882a593Smuzhiyun CGU_PLL0B_CFG0, TYPE_ROPLL),
184*4882a593Smuzhiyun LGM_PLL(LGM_CLK_PLL1, "pll1", pll_p, 0, CGU_PLL1_CFG0, TYPE_ROPLL),
185*4882a593Smuzhiyun LGM_PLL(LGM_CLK_PLL2, "pll2", pll_p, CLK_IGNORE_UNUSED,
186*4882a593Smuzhiyun CGU_PLL2_CFG0, TYPE_ROPLL),
187*4882a593Smuzhiyun LGM_PLL(LGM_CLK_PLLPP, "pllpp", pll_p, 0, CGU_PLLPP_CFG0, TYPE_ROPLL),
188*4882a593Smuzhiyun LGM_PLL(LGM_CLK_LJPLL3, "ljpll3", pll_p, 0, CGU_LJPLL3_CFG0, TYPE_LJPLL),
189*4882a593Smuzhiyun LGM_PLL(LGM_CLK_LJPLL4, "ljpll4", pll_p, 0, CGU_LJPLL4_CFG0, TYPE_LJPLL),
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static const struct lgm_clk_branch lgm_branch_clks[] = {
193*4882a593Smuzhiyun LGM_DIV(LGM_CLK_PP_HW, "pp_hw", "pllpp", 0, PLL_DIV(CGU_PLLPP_CFG0),
194*4882a593Smuzhiyun 0, PLL_DIV_WIDTH, 24, 1, 0, 0, pll_div),
195*4882a593Smuzhiyun LGM_DIV(LGM_CLK_PP_UC, "pp_uc", "pllpp", 0, PLL_DIV(CGU_PLLPP_CFG0),
196*4882a593Smuzhiyun 4, PLL_DIV_WIDTH, 25, 1, 0, 0, pll_div),
197*4882a593Smuzhiyun LGM_DIV(LGM_CLK_PP_FXD, "pp_fxd", "pllpp", 0, PLL_DIV(CGU_PLLPP_CFG0),
198*4882a593Smuzhiyun 8, PLL_DIV_WIDTH, 26, 1, 0, 0, pll_div),
199*4882a593Smuzhiyun LGM_DIV(LGM_CLK_PP_TBM, "pp_tbm", "pllpp", 0, PLL_DIV(CGU_PLLPP_CFG0),
200*4882a593Smuzhiyun 12, PLL_DIV_WIDTH, 27, 1, 0, 0, pll_div),
201*4882a593Smuzhiyun LGM_DIV(LGM_CLK_DDR, "ddr", "pll2", CLK_IGNORE_UNUSED,
202*4882a593Smuzhiyun PLL_DIV(CGU_PLL2_CFG0), 0, PLL_DIV_WIDTH, 24, 1, 0, 0,
203*4882a593Smuzhiyun pll_div),
204*4882a593Smuzhiyun LGM_DIV(LGM_CLK_CM, "cpu_cm", "pll0cz", 0, PLL_DIV(CGU_PLL0CZ_CFG0),
205*4882a593Smuzhiyun 0, PLL_DIV_WIDTH, 24, 1, 0, 0, pll_div),
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun LGM_DIV(LGM_CLK_IC, "cpu_ic", "pll0cz", CLK_IGNORE_UNUSED,
208*4882a593Smuzhiyun PLL_DIV(CGU_PLL0CZ_CFG0), 4, PLL_DIV_WIDTH, 25,
209*4882a593Smuzhiyun 1, 0, 0, pll_div),
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun LGM_DIV(LGM_CLK_SDXC3, "sdxc3", "pll0cz", 0, PLL_DIV(CGU_PLL0CZ_CFG0),
212*4882a593Smuzhiyun 8, PLL_DIV_WIDTH, 26, 1, 0, 0, pll_div),
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun LGM_DIV(LGM_CLK_CPU0, "cm0", "pll0cm0",
215*4882a593Smuzhiyun CLK_IGNORE_UNUSED, PLL_DIV(CGU_PLL0CM0_CFG0),
216*4882a593Smuzhiyun 0, PLL_DIV_WIDTH, 24, 1, 0, 0, pll_div),
217*4882a593Smuzhiyun LGM_DIV(LGM_CLK_CPU1, "cm1", "pll0cm1",
218*4882a593Smuzhiyun CLK_IGNORE_UNUSED, PLL_DIV(CGU_PLL0CM1_CFG0),
219*4882a593Smuzhiyun 0, PLL_DIV_WIDTH, 24, 1, 0, 0, pll_div),
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * Marking ngi_clk (next generation interconnect) and noc_clk
223*4882a593Smuzhiyun * (network on chip peripheral clk) as critical clocks because
224*4882a593Smuzhiyun * these are shared parent clock sources for many different
225*4882a593Smuzhiyun * peripherals.
226*4882a593Smuzhiyun */
227*4882a593Smuzhiyun LGM_DIV(LGM_CLK_NGI, "ngi", "pll0b",
228*4882a593Smuzhiyun (CLK_IGNORE_UNUSED|CLK_IS_CRITICAL), PLL_DIV(CGU_PLL0B_CFG0),
229*4882a593Smuzhiyun 0, PLL_DIV_WIDTH, 24, 1, 0, 0, pll_div),
230*4882a593Smuzhiyun LGM_DIV(LGM_CLK_NOC4, "noc4", "pll0b",
231*4882a593Smuzhiyun (CLK_IGNORE_UNUSED|CLK_IS_CRITICAL), PLL_DIV(CGU_PLL0B_CFG0),
232*4882a593Smuzhiyun 4, PLL_DIV_WIDTH, 25, 1, 0, 0, pll_div),
233*4882a593Smuzhiyun LGM_DIV(LGM_CLK_SW, "switch", "pll0b", 0, PLL_DIV(CGU_PLL0B_CFG0),
234*4882a593Smuzhiyun 8, PLL_DIV_WIDTH, 26, 1, 0, 0, pll_div),
235*4882a593Smuzhiyun LGM_DIV(LGM_CLK_QSPI, "qspi", "pll0b", 0, PLL_DIV(CGU_PLL0B_CFG0),
236*4882a593Smuzhiyun 12, PLL_DIV_WIDTH, 27, 1, 0, 0, pll_div),
237*4882a593Smuzhiyun LGM_DIV(LGM_CLK_CT, "v_ct", "pll1", 0, PLL_DIV(CGU_PLL1_CFG0),
238*4882a593Smuzhiyun 0, PLL_DIV_WIDTH, 24, 1, 0, 0, pll_div),
239*4882a593Smuzhiyun LGM_DIV(LGM_CLK_DSP, "v_dsp", "pll1", 0, PLL_DIV(CGU_PLL1_CFG0),
240*4882a593Smuzhiyun 8, PLL_DIV_WIDTH, 26, 1, 0, 0, pll_div),
241*4882a593Smuzhiyun LGM_DIV(LGM_CLK_VIF, "v_ifclk", "pll1", 0, PLL_DIV(CGU_PLL1_CFG0),
242*4882a593Smuzhiyun 12, PLL_DIV_WIDTH, 27, 1, 0, 0, pll_div),
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun LGM_FIXED_FACTOR(LGM_CLK_EMMC4, "emmc4", "sdxc3", 0, 0,
245*4882a593Smuzhiyun 0, 0, 0, 0, 1, 4),
246*4882a593Smuzhiyun LGM_FIXED_FACTOR(LGM_CLK_SDXC2, "sdxc2", "noc4", 0, 0,
247*4882a593Smuzhiyun 0, 0, 0, 0, 1, 4),
248*4882a593Smuzhiyun LGM_MUX(LGM_CLK_EMMC, "emmc", emmc_p, 0, CGU_IF_CLK1,
249*4882a593Smuzhiyun 0, 1, CLK_MUX_ROUND_CLOSEST, 0),
250*4882a593Smuzhiyun LGM_MUX(LGM_CLK_SDXC, "sdxc", sdxc_p, 0, CGU_IF_CLK1,
251*4882a593Smuzhiyun 1, 1, CLK_MUX_ROUND_CLOSEST, 0),
252*4882a593Smuzhiyun LGM_FIXED(LGM_CLK_OSC, "osc", NULL, 0, 0, 0, 0, 0, 40000000, 0),
253*4882a593Smuzhiyun LGM_FIXED(LGM_CLK_SLIC, "slic", NULL, 0, CGU_IF_CLK1,
254*4882a593Smuzhiyun 8, 2, CLOCK_FLAG_VAL_INIT, 8192000, 2),
255*4882a593Smuzhiyun LGM_FIXED(LGM_CLK_DOCSIS, "v_docsis", NULL, 0, 0, 0, 0, 0, 16000000, 0),
256*4882a593Smuzhiyun LGM_DIV(LGM_CLK_DCL, "dcl", "v_ifclk", 0, CGU_PCMCR,
257*4882a593Smuzhiyun 25, 3, 0, 0, 0, 0, dcl_div),
258*4882a593Smuzhiyun LGM_MUX(LGM_CLK_PCM, "pcm", pcm_p, 0, CGU_C55_PCMCR,
259*4882a593Smuzhiyun 0, 1, CLK_MUX_ROUND_CLOSEST, 0),
260*4882a593Smuzhiyun LGM_FIXED_FACTOR(LGM_CLK_DDR_PHY, "ddr_phy", "ddr",
261*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 0,
262*4882a593Smuzhiyun 0, 0, 0, 0, 2, 1),
263*4882a593Smuzhiyun LGM_FIXED_FACTOR(LGM_CLK_PONDEF, "pondef", "dd_pool",
264*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0, 0, 0, 0, 0, 1, 2),
265*4882a593Smuzhiyun LGM_MUX(LGM_CLK_CBPHY0, "cbphy0", cbphy_p, 0, 0,
266*4882a593Smuzhiyun 0, 0, MUX_CLK_SW | CLK_MUX_ROUND_CLOSEST, 0),
267*4882a593Smuzhiyun LGM_MUX(LGM_CLK_CBPHY1, "cbphy1", cbphy_p, 0, 0,
268*4882a593Smuzhiyun 0, 0, MUX_CLK_SW | CLK_MUX_ROUND_CLOSEST, 0),
269*4882a593Smuzhiyun LGM_MUX(LGM_CLK_CBPHY2, "cbphy2", cbphy_p, 0, 0,
270*4882a593Smuzhiyun 0, 0, MUX_CLK_SW | CLK_MUX_ROUND_CLOSEST, 0),
271*4882a593Smuzhiyun LGM_MUX(LGM_CLK_CBPHY3, "cbphy3", cbphy_p, 0, 0,
272*4882a593Smuzhiyun 0, 0, MUX_CLK_SW | CLK_MUX_ROUND_CLOSEST, 0),
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_C55, "g_c55", NULL, 0, CGU_GATE0,
275*4882a593Smuzhiyun G_C55_SHIFT, 0, 0),
276*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_QSPI, "g_qspi", "qspi", 0, CGU_GATE0,
277*4882a593Smuzhiyun G_QSPI_SHIFT, 0, 0),
278*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_EIP197, "g_eip197", NULL, 0, CGU_GATE0,
279*4882a593Smuzhiyun G_EIP197_SHIFT, 0, 0),
280*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_VAULT, "g_vault130", NULL, 0, CGU_GATE0,
281*4882a593Smuzhiyun G_VAULT130_SHIFT, 0, 0),
282*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_TOE, "g_toe", NULL, 0, CGU_GATE0,
283*4882a593Smuzhiyun G_TOE_SHIFT, 0, 0),
284*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SDXC, "g_sdxc", "sdxc", 0, CGU_GATE0,
285*4882a593Smuzhiyun G_SDXC_SHIFT, 0, 0),
286*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_EMMC, "g_emmc", "emmc", 0, CGU_GATE0,
287*4882a593Smuzhiyun G_EMMC_SHIFT, 0, 0),
288*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SPI_DBG, "g_spidbg", NULL, 0, CGU_GATE0,
289*4882a593Smuzhiyun G_SPIDBG_SHIFT, 0, 0),
290*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_DMA3, "g_dma3", NULL, 0, CGU_GATE0,
291*4882a593Smuzhiyun G_DMA3_SHIFT, 0, 0),
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_DMA0, "g_dma0", NULL, 0, CGU_GATE1,
294*4882a593Smuzhiyun G_DMA0_SHIFT, 0, 0),
295*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_LEDC0, "g_ledc0", NULL, 0, CGU_GATE1,
296*4882a593Smuzhiyun G_LEDC0_SHIFT, 0, 0),
297*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_LEDC1, "g_ledc1", NULL, 0, CGU_GATE1,
298*4882a593Smuzhiyun G_LEDC1_SHIFT, 0, 0),
299*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_I2S0, "g_i2s0", NULL, 0, CGU_GATE1,
300*4882a593Smuzhiyun G_I2S0_SHIFT, 0, 0),
301*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_I2S1, "g_i2s1", NULL, 0, CGU_GATE1,
302*4882a593Smuzhiyun G_I2S1_SHIFT, 0, 0),
303*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_EBU, "g_ebu", NULL, 0, CGU_GATE1,
304*4882a593Smuzhiyun G_EBU_SHIFT, 0, 0),
305*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PWM, "g_pwm", NULL, 0, CGU_GATE1,
306*4882a593Smuzhiyun G_PWM_SHIFT, 0, 0),
307*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_I2C0, "g_i2c0", NULL, 0, CGU_GATE1,
308*4882a593Smuzhiyun G_I2C0_SHIFT, 0, 0),
309*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_I2C1, "g_i2c1", NULL, 0, CGU_GATE1,
310*4882a593Smuzhiyun G_I2C1_SHIFT, 0, 0),
311*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_I2C2, "g_i2c2", NULL, 0, CGU_GATE1,
312*4882a593Smuzhiyun G_I2C2_SHIFT, 0, 0),
313*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_I2C3, "g_i2c3", NULL, 0, CGU_GATE1,
314*4882a593Smuzhiyun G_I2C3_SHIFT, 0, 0),
315*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SSC0, "g_ssc0", "noc4", 0, CGU_GATE1,
316*4882a593Smuzhiyun G_SSC0_SHIFT, 0, 0),
317*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SSC1, "g_ssc1", "noc4", 0, CGU_GATE1,
318*4882a593Smuzhiyun G_SSC1_SHIFT, 0, 0),
319*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SSC2, "g_ssc2", "noc4", 0, CGU_GATE1,
320*4882a593Smuzhiyun G_SSC2_SHIFT, 0, 0),
321*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SSC3, "g_ssc3", "noc4", 0, CGU_GATE1,
322*4882a593Smuzhiyun G_SSC3_SHIFT, 0, 0),
323*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_GPTC0, "g_gptc0", "noc4", 0, CGU_GATE1,
324*4882a593Smuzhiyun G_GPTC0_SHIFT, 0, 0),
325*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_GPTC1, "g_gptc1", "noc4", 0, CGU_GATE1,
326*4882a593Smuzhiyun G_GPTC1_SHIFT, 0, 0),
327*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_GPTC2, "g_gptc2", "noc4", 0, CGU_GATE1,
328*4882a593Smuzhiyun G_GPTC2_SHIFT, 0, 0),
329*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_GPTC3, "g_gptc3", "osc", 0, CGU_GATE1,
330*4882a593Smuzhiyun G_GPTC3_SHIFT, 0, 0),
331*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_ASC0, "g_asc0", "noc4", 0, CGU_GATE1,
332*4882a593Smuzhiyun G_ASC0_SHIFT, 0, 0),
333*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_ASC1, "g_asc1", "noc4", 0, CGU_GATE1,
334*4882a593Smuzhiyun G_ASC1_SHIFT, 0, 0),
335*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_ASC2, "g_asc2", "noc4", 0, CGU_GATE1,
336*4882a593Smuzhiyun G_ASC2_SHIFT, 0, 0),
337*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_ASC3, "g_asc3", "osc", 0, CGU_GATE1,
338*4882a593Smuzhiyun G_ASC3_SHIFT, 0, 0),
339*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCM0, "g_pcm0", NULL, 0, CGU_GATE1,
340*4882a593Smuzhiyun G_PCM0_SHIFT, 0, 0),
341*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCM1, "g_pcm1", NULL, 0, CGU_GATE1,
342*4882a593Smuzhiyun G_PCM1_SHIFT, 0, 0),
343*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCM2, "g_pcm2", NULL, 0, CGU_GATE1,
344*4882a593Smuzhiyun G_PCM2_SHIFT, 0, 0),
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCIE10, "g_pcie10", NULL, 0, CGU_GATE2,
347*4882a593Smuzhiyun G_PCIE10_SHIFT, 0, 0),
348*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCIE11, "g_pcie11", NULL, 0, CGU_GATE2,
349*4882a593Smuzhiyun G_PCIE11_SHIFT, 0, 0),
350*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCIE30, "g_pcie30", NULL, 0, CGU_GATE2,
351*4882a593Smuzhiyun G_PCIE30_SHIFT, 0, 0),
352*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCIE31, "g_pcie31", NULL, 0, CGU_GATE2,
353*4882a593Smuzhiyun G_PCIE31_SHIFT, 0, 0),
354*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCIE20, "g_pcie20", NULL, 0, CGU_GATE2,
355*4882a593Smuzhiyun G_PCIE20_SHIFT, 0, 0),
356*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCIE21, "g_pcie21", NULL, 0, CGU_GATE2,
357*4882a593Smuzhiyun G_PCIE21_SHIFT, 0, 0),
358*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCIE40, "g_pcie40", NULL, 0, CGU_GATE2,
359*4882a593Smuzhiyun G_PCIE40_SHIFT, 0, 0),
360*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PCIE41, "g_pcie41", NULL, 0, CGU_GATE2,
361*4882a593Smuzhiyun G_PCIE41_SHIFT, 0, 0),
362*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_XPCS0, "g_xpcs0", NULL, 0, CGU_GATE2,
363*4882a593Smuzhiyun G_XPCS0_SHIFT, 0, 0),
364*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_XPCS1, "g_xpcs1", NULL, 0, CGU_GATE2,
365*4882a593Smuzhiyun G_XPCS1_SHIFT, 0, 0),
366*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_XPCS2, "g_xpcs2", NULL, 0, CGU_GATE2,
367*4882a593Smuzhiyun G_XPCS2_SHIFT, 0, 0),
368*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_XPCS3, "g_xpcs3", NULL, 0, CGU_GATE2,
369*4882a593Smuzhiyun G_XPCS3_SHIFT, 0, 0),
370*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SATA0, "g_sata0", NULL, 0, CGU_GATE2,
371*4882a593Smuzhiyun G_SATA0_SHIFT, 0, 0),
372*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SATA1, "g_sata1", NULL, 0, CGU_GATE2,
373*4882a593Smuzhiyun G_SATA1_SHIFT, 0, 0),
374*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SATA2, "g_sata2", NULL, 0, CGU_GATE2,
375*4882a593Smuzhiyun G_SATA2_SHIFT, 0, 0),
376*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_SATA3, "g_sata3", NULL, 0, CGU_GATE2,
377*4882a593Smuzhiyun G_SATA3_SHIFT, 0, 0),
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_ARCEM4, "g_arcem4", NULL, 0, CGU_GATE3,
380*4882a593Smuzhiyun G_ARCEM4_SHIFT, 0, 0),
381*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_IDMAR1, "g_idmar1", NULL, 0, CGU_GATE3,
382*4882a593Smuzhiyun G_IDMAR1_SHIFT, 0, 0),
383*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_IDMAT0, "g_idmat0", NULL, 0, CGU_GATE3,
384*4882a593Smuzhiyun G_IDMAT0_SHIFT, 0, 0),
385*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_IDMAT1, "g_idmat1", NULL, 0, CGU_GATE3,
386*4882a593Smuzhiyun G_IDMAT1_SHIFT, 0, 0),
387*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_IDMAT2, "g_idmat2", NULL, 0, CGU_GATE3,
388*4882a593Smuzhiyun G_IDMAT2_SHIFT, 0, 0),
389*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_PPV4, "g_ppv4", NULL, 0, CGU_GATE3,
390*4882a593Smuzhiyun G_PPV4_SHIFT, 0, 0),
391*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_GSWIPO, "g_gswipo", "switch", 0, CGU_GATE3,
392*4882a593Smuzhiyun G_GSWIPO_SHIFT, 0, 0),
393*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_CQEM, "g_cqem", "switch", 0, CGU_GATE3,
394*4882a593Smuzhiyun G_CQEM_SHIFT, 0, 0),
395*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_XPCS5, "g_xpcs5", NULL, 0, CGU_GATE3,
396*4882a593Smuzhiyun G_XPCS5_SHIFT, 0, 0),
397*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_USB1, "g_usb1", NULL, 0, CGU_GATE3,
398*4882a593Smuzhiyun G_USB1_SHIFT, 0, 0),
399*4882a593Smuzhiyun LGM_GATE(LGM_GCLK_USB2, "g_usb2", NULL, 0, CGU_GATE3,
400*4882a593Smuzhiyun G_USB2_SHIFT, 0, 0),
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct lgm_clk_ddiv_data lgm_ddiv_clks[] = {
405*4882a593Smuzhiyun LGM_DDIV(LGM_CLK_CML, "dd_cml", "ljpll3", 0,
406*4882a593Smuzhiyun PLL_DIV(CGU_LJPLL3_CFG0), 0, PLL_DDIV_WIDTH,
407*4882a593Smuzhiyun 3, PLL_DDIV_WIDTH, 24, 1, 29, 0),
408*4882a593Smuzhiyun LGM_DDIV(LGM_CLK_SERDES, "dd_serdes", "ljpll3", 0,
409*4882a593Smuzhiyun PLL_DIV(CGU_LJPLL3_CFG0), 6, PLL_DDIV_WIDTH,
410*4882a593Smuzhiyun 9, PLL_DDIV_WIDTH, 25, 1, 28, 0),
411*4882a593Smuzhiyun LGM_DDIV(LGM_CLK_POOL, "dd_pool", "ljpll3", 0,
412*4882a593Smuzhiyun PLL_DIV(CGU_LJPLL3_CFG0), 12, PLL_DDIV_WIDTH,
413*4882a593Smuzhiyun 15, PLL_DDIV_WIDTH, 26, 1, 28, 0),
414*4882a593Smuzhiyun LGM_DDIV(LGM_CLK_PTP, "dd_ptp", "ljpll3", 0,
415*4882a593Smuzhiyun PLL_DIV(CGU_LJPLL3_CFG0), 18, PLL_DDIV_WIDTH,
416*4882a593Smuzhiyun 21, PLL_DDIV_WIDTH, 27, 1, 28, 0),
417*4882a593Smuzhiyun LGM_DDIV(LGM_CLK_PCIE, "dd_pcie", "ljpll4", 0,
418*4882a593Smuzhiyun PLL_DIV(CGU_LJPLL4_CFG0), 0, PLL_DDIV_WIDTH,
419*4882a593Smuzhiyun 3, PLL_DDIV_WIDTH, 24, 1, 29, 0),
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
lgm_cgu_probe(struct platform_device * pdev)422*4882a593Smuzhiyun static int lgm_cgu_probe(struct platform_device *pdev)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct lgm_clk_provider *ctx;
425*4882a593Smuzhiyun struct device *dev = &pdev->dev;
426*4882a593Smuzhiyun struct device_node *np = dev->of_node;
427*4882a593Smuzhiyun int ret;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun ctx = devm_kzalloc(dev, struct_size(ctx, clk_data.hws, CLK_NR_CLKS),
430*4882a593Smuzhiyun GFP_KERNEL);
431*4882a593Smuzhiyun if (!ctx)
432*4882a593Smuzhiyun return -ENOMEM;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun ctx->clk_data.num = CLK_NR_CLKS;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun ctx->membase = devm_platform_ioremap_resource(pdev, 0);
437*4882a593Smuzhiyun if (IS_ERR(ctx->membase))
438*4882a593Smuzhiyun return PTR_ERR(ctx->membase);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun ctx->np = np;
441*4882a593Smuzhiyun ctx->dev = dev;
442*4882a593Smuzhiyun spin_lock_init(&ctx->lock);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ret = lgm_clk_register_plls(ctx, lgm_pll_clks,
445*4882a593Smuzhiyun ARRAY_SIZE(lgm_pll_clks));
446*4882a593Smuzhiyun if (ret)
447*4882a593Smuzhiyun return ret;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ret = lgm_clk_register_branches(ctx, lgm_branch_clks,
450*4882a593Smuzhiyun ARRAY_SIZE(lgm_branch_clks));
451*4882a593Smuzhiyun if (ret)
452*4882a593Smuzhiyun return ret;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ret = lgm_clk_register_ddiv(ctx, lgm_ddiv_clks,
455*4882a593Smuzhiyun ARRAY_SIZE(lgm_ddiv_clks));
456*4882a593Smuzhiyun if (ret)
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
460*4882a593Smuzhiyun &ctx->clk_data);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static const struct of_device_id of_lgm_cgu_match[] = {
464*4882a593Smuzhiyun { .compatible = "intel,cgu-lgm" },
465*4882a593Smuzhiyun {}
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static struct platform_driver lgm_cgu_driver = {
469*4882a593Smuzhiyun .probe = lgm_cgu_probe,
470*4882a593Smuzhiyun .driver = {
471*4882a593Smuzhiyun .name = "cgu-lgm",
472*4882a593Smuzhiyun .of_match_table = of_lgm_cgu_match,
473*4882a593Smuzhiyun },
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun builtin_platform_driver(lgm_cgu_driver);
476