1*4882a593Smuzhiyun // SPDX-License-Identifier: MIT
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * clock framework for AMD Stoney based clocks
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2018 Advanced Micro Devices, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clkdev.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/platform_data/clk-fch.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* Clock Driving Strength 2 register */
15*4882a593Smuzhiyun #define CLKDRVSTR2 0x28
16*4882a593Smuzhiyun /* Clock Control 1 register */
17*4882a593Smuzhiyun #define MISCCLKCNTL1 0x40
18*4882a593Smuzhiyun /* Auxiliary clock1 enable bit */
19*4882a593Smuzhiyun #define OSCCLKENB 2
20*4882a593Smuzhiyun /* 25Mhz auxiliary output clock freq bit */
21*4882a593Smuzhiyun #define OSCOUT1CLK25MHZ 16
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define ST_CLK_48M 0
24*4882a593Smuzhiyun #define ST_CLK_25M 1
25*4882a593Smuzhiyun #define ST_CLK_MUX 2
26*4882a593Smuzhiyun #define ST_CLK_GATE 3
27*4882a593Smuzhiyun #define ST_MAX_CLKS 4
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define RV_CLK_48M 0
30*4882a593Smuzhiyun #define RV_CLK_GATE 1
31*4882a593Smuzhiyun #define RV_MAX_CLKS 2
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static const char * const clk_oscout1_parents[] = { "clk48MHz", "clk25MHz" };
34*4882a593Smuzhiyun static struct clk_hw *hws[ST_MAX_CLKS];
35*4882a593Smuzhiyun
fch_clk_probe(struct platform_device * pdev)36*4882a593Smuzhiyun static int fch_clk_probe(struct platform_device *pdev)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct fch_clk_data *fch_data;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun fch_data = dev_get_platdata(&pdev->dev);
41*4882a593Smuzhiyun if (!fch_data || !fch_data->base)
42*4882a593Smuzhiyun return -EINVAL;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (!fch_data->is_rv) {
45*4882a593Smuzhiyun hws[ST_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz",
46*4882a593Smuzhiyun NULL, 0, 48000000);
47*4882a593Smuzhiyun hws[ST_CLK_25M] = clk_hw_register_fixed_rate(NULL, "clk25MHz",
48*4882a593Smuzhiyun NULL, 0, 25000000);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun hws[ST_CLK_MUX] = clk_hw_register_mux(NULL, "oscout1_mux",
51*4882a593Smuzhiyun clk_oscout1_parents, ARRAY_SIZE(clk_oscout1_parents),
52*4882a593Smuzhiyun 0, fch_data->base + CLKDRVSTR2, OSCOUT1CLK25MHZ, 3, 0,
53*4882a593Smuzhiyun NULL);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun clk_set_parent(hws[ST_CLK_MUX]->clk, hws[ST_CLK_48M]->clk);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun hws[ST_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1",
58*4882a593Smuzhiyun "oscout1_mux", 0, fch_data->base + MISCCLKCNTL1,
59*4882a593Smuzhiyun OSCCLKENB, CLK_GATE_SET_TO_DISABLE, NULL);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun devm_clk_hw_register_clkdev(&pdev->dev, hws[ST_CLK_GATE],
62*4882a593Smuzhiyun "oscout1", NULL);
63*4882a593Smuzhiyun } else {
64*4882a593Smuzhiyun hws[RV_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz",
65*4882a593Smuzhiyun NULL, 0, 48000000);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun hws[RV_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1",
68*4882a593Smuzhiyun "clk48MHz", 0, fch_data->base + MISCCLKCNTL1,
69*4882a593Smuzhiyun OSCCLKENB, CLK_GATE_SET_TO_DISABLE, NULL);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun devm_clk_hw_register_clkdev(&pdev->dev, hws[RV_CLK_GATE],
72*4882a593Smuzhiyun "oscout1", NULL);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
fch_clk_remove(struct platform_device * pdev)78*4882a593Smuzhiyun static int fch_clk_remove(struct platform_device *pdev)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun int i, clks;
81*4882a593Smuzhiyun struct fch_clk_data *fch_data;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun fch_data = dev_get_platdata(&pdev->dev);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun clks = fch_data->is_rv ? RV_MAX_CLKS : ST_MAX_CLKS;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun for (i = 0; i < clks; i++)
88*4882a593Smuzhiyun clk_hw_unregister(hws[i]);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static struct platform_driver fch_clk_driver = {
94*4882a593Smuzhiyun .driver = {
95*4882a593Smuzhiyun .name = "clk-fch",
96*4882a593Smuzhiyun .suppress_bind_attrs = true,
97*4882a593Smuzhiyun },
98*4882a593Smuzhiyun .probe = fch_clk_probe,
99*4882a593Smuzhiyun .remove = fch_clk_remove,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun builtin_platform_driver(fch_clk_driver);
102