1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright(c) 2020 Intel Corporation.
4*4882a593Smuzhiyun * Zhu YiXin <yixin.zhu@intel.com>
5*4882a593Smuzhiyun * Rahul Tanwar <rahul.tanwar@intel.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef __CLK_CGU_H
9*4882a593Smuzhiyun #define __CLK_CGU_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun struct lgm_clk_mux {
14*4882a593Smuzhiyun struct clk_hw hw;
15*4882a593Smuzhiyun void __iomem *membase;
16*4882a593Smuzhiyun unsigned int reg;
17*4882a593Smuzhiyun u8 shift;
18*4882a593Smuzhiyun u8 width;
19*4882a593Smuzhiyun unsigned long flags;
20*4882a593Smuzhiyun spinlock_t lock;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct lgm_clk_divider {
24*4882a593Smuzhiyun struct clk_hw hw;
25*4882a593Smuzhiyun void __iomem *membase;
26*4882a593Smuzhiyun unsigned int reg;
27*4882a593Smuzhiyun u8 shift;
28*4882a593Smuzhiyun u8 width;
29*4882a593Smuzhiyun u8 shift_gate;
30*4882a593Smuzhiyun u8 width_gate;
31*4882a593Smuzhiyun unsigned long flags;
32*4882a593Smuzhiyun const struct clk_div_table *table;
33*4882a593Smuzhiyun spinlock_t lock;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct lgm_clk_ddiv {
37*4882a593Smuzhiyun struct clk_hw hw;
38*4882a593Smuzhiyun void __iomem *membase;
39*4882a593Smuzhiyun unsigned int reg;
40*4882a593Smuzhiyun u8 shift0;
41*4882a593Smuzhiyun u8 width0;
42*4882a593Smuzhiyun u8 shift1;
43*4882a593Smuzhiyun u8 width1;
44*4882a593Smuzhiyun u8 shift2;
45*4882a593Smuzhiyun u8 width2;
46*4882a593Smuzhiyun u8 shift_gate;
47*4882a593Smuzhiyun u8 width_gate;
48*4882a593Smuzhiyun unsigned int mult;
49*4882a593Smuzhiyun unsigned int div;
50*4882a593Smuzhiyun unsigned long flags;
51*4882a593Smuzhiyun spinlock_t lock;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct lgm_clk_gate {
55*4882a593Smuzhiyun struct clk_hw hw;
56*4882a593Smuzhiyun void __iomem *membase;
57*4882a593Smuzhiyun unsigned int reg;
58*4882a593Smuzhiyun u8 shift;
59*4882a593Smuzhiyun unsigned long flags;
60*4882a593Smuzhiyun spinlock_t lock;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun enum lgm_clk_type {
64*4882a593Smuzhiyun CLK_TYPE_FIXED,
65*4882a593Smuzhiyun CLK_TYPE_MUX,
66*4882a593Smuzhiyun CLK_TYPE_DIVIDER,
67*4882a593Smuzhiyun CLK_TYPE_FIXED_FACTOR,
68*4882a593Smuzhiyun CLK_TYPE_GATE,
69*4882a593Smuzhiyun CLK_TYPE_NONE,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /**
73*4882a593Smuzhiyun * struct lgm_clk_provider
74*4882a593Smuzhiyun * @membase: IO mem base address for CGU.
75*4882a593Smuzhiyun * @np: device node
76*4882a593Smuzhiyun * @dev: device
77*4882a593Smuzhiyun * @clk_data: array of hw clocks and clk number.
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun struct lgm_clk_provider {
80*4882a593Smuzhiyun void __iomem *membase;
81*4882a593Smuzhiyun struct device_node *np;
82*4882a593Smuzhiyun struct device *dev;
83*4882a593Smuzhiyun struct clk_hw_onecell_data clk_data;
84*4882a593Smuzhiyun spinlock_t lock;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun enum pll_type {
88*4882a593Smuzhiyun TYPE_ROPLL,
89*4882a593Smuzhiyun TYPE_LJPLL,
90*4882a593Smuzhiyun TYPE_NONE,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct lgm_clk_pll {
94*4882a593Smuzhiyun struct clk_hw hw;
95*4882a593Smuzhiyun void __iomem *membase;
96*4882a593Smuzhiyun unsigned int reg;
97*4882a593Smuzhiyun unsigned long flags;
98*4882a593Smuzhiyun enum pll_type type;
99*4882a593Smuzhiyun spinlock_t lock;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /**
103*4882a593Smuzhiyun * struct lgm_pll_clk_data
104*4882a593Smuzhiyun * @id: platform specific id of the clock.
105*4882a593Smuzhiyun * @name: name of this pll clock.
106*4882a593Smuzhiyun * @parent_data: parent clock data.
107*4882a593Smuzhiyun * @num_parents: number of parents.
108*4882a593Smuzhiyun * @flags: optional flags for basic clock.
109*4882a593Smuzhiyun * @type: platform type of pll.
110*4882a593Smuzhiyun * @reg: offset of the register.
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun struct lgm_pll_clk_data {
113*4882a593Smuzhiyun unsigned int id;
114*4882a593Smuzhiyun const char *name;
115*4882a593Smuzhiyun const struct clk_parent_data *parent_data;
116*4882a593Smuzhiyun u8 num_parents;
117*4882a593Smuzhiyun unsigned long flags;
118*4882a593Smuzhiyun enum pll_type type;
119*4882a593Smuzhiyun int reg;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define LGM_PLL(_id, _name, _pdata, _flags, \
123*4882a593Smuzhiyun _reg, _type) \
124*4882a593Smuzhiyun { \
125*4882a593Smuzhiyun .id = _id, \
126*4882a593Smuzhiyun .name = _name, \
127*4882a593Smuzhiyun .parent_data = _pdata, \
128*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(_pdata), \
129*4882a593Smuzhiyun .flags = _flags, \
130*4882a593Smuzhiyun .reg = _reg, \
131*4882a593Smuzhiyun .type = _type, \
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun struct lgm_clk_ddiv_data {
135*4882a593Smuzhiyun unsigned int id;
136*4882a593Smuzhiyun const char *name;
137*4882a593Smuzhiyun const struct clk_parent_data *parent_data;
138*4882a593Smuzhiyun u8 flags;
139*4882a593Smuzhiyun unsigned long div_flags;
140*4882a593Smuzhiyun unsigned int reg;
141*4882a593Smuzhiyun u8 shift0;
142*4882a593Smuzhiyun u8 width0;
143*4882a593Smuzhiyun u8 shift1;
144*4882a593Smuzhiyun u8 width1;
145*4882a593Smuzhiyun u8 shift_gate;
146*4882a593Smuzhiyun u8 width_gate;
147*4882a593Smuzhiyun u8 ex_shift;
148*4882a593Smuzhiyun u8 ex_width;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define LGM_DDIV(_id, _name, _pname, _flags, _reg, \
152*4882a593Smuzhiyun _shft0, _wdth0, _shft1, _wdth1, \
153*4882a593Smuzhiyun _shft_gate, _wdth_gate, _xshft, _df) \
154*4882a593Smuzhiyun { \
155*4882a593Smuzhiyun .id = _id, \
156*4882a593Smuzhiyun .name = _name, \
157*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){ \
158*4882a593Smuzhiyun .fw_name = _pname, \
159*4882a593Smuzhiyun .name = _pname, \
160*4882a593Smuzhiyun }, \
161*4882a593Smuzhiyun .flags = _flags, \
162*4882a593Smuzhiyun .reg = _reg, \
163*4882a593Smuzhiyun .shift0 = _shft0, \
164*4882a593Smuzhiyun .width0 = _wdth0, \
165*4882a593Smuzhiyun .shift1 = _shft1, \
166*4882a593Smuzhiyun .width1 = _wdth1, \
167*4882a593Smuzhiyun .shift_gate = _shft_gate, \
168*4882a593Smuzhiyun .width_gate = _wdth_gate, \
169*4882a593Smuzhiyun .ex_shift = _xshft, \
170*4882a593Smuzhiyun .ex_width = 1, \
171*4882a593Smuzhiyun .div_flags = _df, \
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct lgm_clk_branch {
175*4882a593Smuzhiyun unsigned int id;
176*4882a593Smuzhiyun enum lgm_clk_type type;
177*4882a593Smuzhiyun const char *name;
178*4882a593Smuzhiyun const struct clk_parent_data *parent_data;
179*4882a593Smuzhiyun u8 num_parents;
180*4882a593Smuzhiyun unsigned long flags;
181*4882a593Smuzhiyun unsigned int mux_off;
182*4882a593Smuzhiyun u8 mux_shift;
183*4882a593Smuzhiyun u8 mux_width;
184*4882a593Smuzhiyun unsigned long mux_flags;
185*4882a593Smuzhiyun unsigned int mux_val;
186*4882a593Smuzhiyun unsigned int div_off;
187*4882a593Smuzhiyun u8 div_shift;
188*4882a593Smuzhiyun u8 div_width;
189*4882a593Smuzhiyun u8 div_shift_gate;
190*4882a593Smuzhiyun u8 div_width_gate;
191*4882a593Smuzhiyun unsigned long div_flags;
192*4882a593Smuzhiyun unsigned int div_val;
193*4882a593Smuzhiyun const struct clk_div_table *div_table;
194*4882a593Smuzhiyun unsigned int gate_off;
195*4882a593Smuzhiyun u8 gate_shift;
196*4882a593Smuzhiyun unsigned long gate_flags;
197*4882a593Smuzhiyun unsigned int gate_val;
198*4882a593Smuzhiyun unsigned int mult;
199*4882a593Smuzhiyun unsigned int div;
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* clock flags definition */
203*4882a593Smuzhiyun #define CLOCK_FLAG_VAL_INIT BIT(16)
204*4882a593Smuzhiyun #define MUX_CLK_SW BIT(17)
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #define LGM_MUX(_id, _name, _pdata, _f, _reg, \
207*4882a593Smuzhiyun _shift, _width, _cf, _v) \
208*4882a593Smuzhiyun { \
209*4882a593Smuzhiyun .id = _id, \
210*4882a593Smuzhiyun .type = CLK_TYPE_MUX, \
211*4882a593Smuzhiyun .name = _name, \
212*4882a593Smuzhiyun .parent_data = _pdata, \
213*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(_pdata), \
214*4882a593Smuzhiyun .flags = _f, \
215*4882a593Smuzhiyun .mux_off = _reg, \
216*4882a593Smuzhiyun .mux_shift = _shift, \
217*4882a593Smuzhiyun .mux_width = _width, \
218*4882a593Smuzhiyun .mux_flags = _cf, \
219*4882a593Smuzhiyun .mux_val = _v, \
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define LGM_DIV(_id, _name, _pname, _f, _reg, _shift, _width, \
223*4882a593Smuzhiyun _shift_gate, _width_gate, _cf, _v, _dtable) \
224*4882a593Smuzhiyun { \
225*4882a593Smuzhiyun .id = _id, \
226*4882a593Smuzhiyun .type = CLK_TYPE_DIVIDER, \
227*4882a593Smuzhiyun .name = _name, \
228*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){ \
229*4882a593Smuzhiyun .fw_name = _pname, \
230*4882a593Smuzhiyun .name = _pname, \
231*4882a593Smuzhiyun }, \
232*4882a593Smuzhiyun .num_parents = 1, \
233*4882a593Smuzhiyun .flags = _f, \
234*4882a593Smuzhiyun .div_off = _reg, \
235*4882a593Smuzhiyun .div_shift = _shift, \
236*4882a593Smuzhiyun .div_width = _width, \
237*4882a593Smuzhiyun .div_shift_gate = _shift_gate, \
238*4882a593Smuzhiyun .div_width_gate = _width_gate, \
239*4882a593Smuzhiyun .div_flags = _cf, \
240*4882a593Smuzhiyun .div_val = _v, \
241*4882a593Smuzhiyun .div_table = _dtable, \
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define LGM_GATE(_id, _name, _pname, _f, _reg, \
245*4882a593Smuzhiyun _shift, _cf, _v) \
246*4882a593Smuzhiyun { \
247*4882a593Smuzhiyun .id = _id, \
248*4882a593Smuzhiyun .type = CLK_TYPE_GATE, \
249*4882a593Smuzhiyun .name = _name, \
250*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){ \
251*4882a593Smuzhiyun .fw_name = _pname, \
252*4882a593Smuzhiyun .name = _pname, \
253*4882a593Smuzhiyun }, \
254*4882a593Smuzhiyun .num_parents = !_pname ? 0 : 1, \
255*4882a593Smuzhiyun .flags = _f, \
256*4882a593Smuzhiyun .gate_off = _reg, \
257*4882a593Smuzhiyun .gate_shift = _shift, \
258*4882a593Smuzhiyun .gate_flags = _cf, \
259*4882a593Smuzhiyun .gate_val = _v, \
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun #define LGM_FIXED(_id, _name, _pname, _f, _reg, \
263*4882a593Smuzhiyun _shift, _width, _cf, _freq, _v) \
264*4882a593Smuzhiyun { \
265*4882a593Smuzhiyun .id = _id, \
266*4882a593Smuzhiyun .type = CLK_TYPE_FIXED, \
267*4882a593Smuzhiyun .name = _name, \
268*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){ \
269*4882a593Smuzhiyun .fw_name = _pname, \
270*4882a593Smuzhiyun .name = _pname, \
271*4882a593Smuzhiyun }, \
272*4882a593Smuzhiyun .num_parents = !_pname ? 0 : 1, \
273*4882a593Smuzhiyun .flags = _f, \
274*4882a593Smuzhiyun .div_off = _reg, \
275*4882a593Smuzhiyun .div_shift = _shift, \
276*4882a593Smuzhiyun .div_width = _width, \
277*4882a593Smuzhiyun .div_flags = _cf, \
278*4882a593Smuzhiyun .div_val = _v, \
279*4882a593Smuzhiyun .mux_flags = _freq, \
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define LGM_FIXED_FACTOR(_id, _name, _pname, _f, _reg, \
283*4882a593Smuzhiyun _shift, _width, _cf, _v, _m, _d) \
284*4882a593Smuzhiyun { \
285*4882a593Smuzhiyun .id = _id, \
286*4882a593Smuzhiyun .type = CLK_TYPE_FIXED_FACTOR, \
287*4882a593Smuzhiyun .name = _name, \
288*4882a593Smuzhiyun .parent_data = &(const struct clk_parent_data){ \
289*4882a593Smuzhiyun .fw_name = _pname, \
290*4882a593Smuzhiyun .name = _pname, \
291*4882a593Smuzhiyun }, \
292*4882a593Smuzhiyun .num_parents = 1, \
293*4882a593Smuzhiyun .flags = _f, \
294*4882a593Smuzhiyun .div_off = _reg, \
295*4882a593Smuzhiyun .div_shift = _shift, \
296*4882a593Smuzhiyun .div_width = _width, \
297*4882a593Smuzhiyun .div_flags = _cf, \
298*4882a593Smuzhiyun .div_val = _v, \
299*4882a593Smuzhiyun .mult = _m, \
300*4882a593Smuzhiyun .div = _d, \
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
lgm_set_clk_val(void __iomem * membase,u32 reg,u8 shift,u8 width,u32 set_val)303*4882a593Smuzhiyun static inline void lgm_set_clk_val(void __iomem *membase, u32 reg,
304*4882a593Smuzhiyun u8 shift, u8 width, u32 set_val)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun u32 mask = (GENMASK(width - 1, 0) << shift);
307*4882a593Smuzhiyun u32 regval;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun regval = readl(membase + reg);
310*4882a593Smuzhiyun regval = (regval & ~mask) | ((set_val << shift) & mask);
311*4882a593Smuzhiyun writel(regval, membase + reg);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
lgm_get_clk_val(void __iomem * membase,u32 reg,u8 shift,u8 width)314*4882a593Smuzhiyun static inline u32 lgm_get_clk_val(void __iomem *membase, u32 reg,
315*4882a593Smuzhiyun u8 shift, u8 width)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun u32 mask = (GENMASK(width - 1, 0) << shift);
318*4882a593Smuzhiyun u32 val;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun val = readl(membase + reg);
321*4882a593Smuzhiyun val = (val & mask) >> shift;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return val;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun int lgm_clk_register_branches(struct lgm_clk_provider *ctx,
327*4882a593Smuzhiyun const struct lgm_clk_branch *list,
328*4882a593Smuzhiyun unsigned int nr_clk);
329*4882a593Smuzhiyun int lgm_clk_register_plls(struct lgm_clk_provider *ctx,
330*4882a593Smuzhiyun const struct lgm_pll_clk_data *list,
331*4882a593Smuzhiyun unsigned int nr_clk);
332*4882a593Smuzhiyun int lgm_clk_register_ddiv(struct lgm_clk_provider *ctx,
333*4882a593Smuzhiyun const struct lgm_clk_ddiv_data *list,
334*4882a593Smuzhiyun unsigned int nr_clk);
335*4882a593Smuzhiyun #endif /* __CLK_CGU_H */
336