1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 ARM Limited
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/amba/sp810.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define to_clk_sp810_timerclken(_hw) \
17*4882a593Smuzhiyun container_of(_hw, struct clk_sp810_timerclken, hw)
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun struct clk_sp810;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct clk_sp810_timerclken {
22*4882a593Smuzhiyun struct clk_hw hw;
23*4882a593Smuzhiyun struct clk *clk;
24*4882a593Smuzhiyun struct clk_sp810 *sp810;
25*4882a593Smuzhiyun int channel;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct clk_sp810 {
29*4882a593Smuzhiyun struct device_node *node;
30*4882a593Smuzhiyun void __iomem *base;
31*4882a593Smuzhiyun spinlock_t lock;
32*4882a593Smuzhiyun struct clk_sp810_timerclken timerclken[4];
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
clk_sp810_timerclken_get_parent(struct clk_hw * hw)35*4882a593Smuzhiyun static u8 clk_sp810_timerclken_get_parent(struct clk_hw *hw)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct clk_sp810_timerclken *timerclken = to_clk_sp810_timerclken(hw);
38*4882a593Smuzhiyun u32 val = readl(timerclken->sp810->base + SCCTRL);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun return !!(val & (1 << SCCTRL_TIMERENnSEL_SHIFT(timerclken->channel)));
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
clk_sp810_timerclken_set_parent(struct clk_hw * hw,u8 index)43*4882a593Smuzhiyun static int clk_sp810_timerclken_set_parent(struct clk_hw *hw, u8 index)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct clk_sp810_timerclken *timerclken = to_clk_sp810_timerclken(hw);
46*4882a593Smuzhiyun struct clk_sp810 *sp810 = timerclken->sp810;
47*4882a593Smuzhiyun u32 val, shift = SCCTRL_TIMERENnSEL_SHIFT(timerclken->channel);
48*4882a593Smuzhiyun unsigned long flags = 0;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (WARN_ON(index > 1))
51*4882a593Smuzhiyun return -EINVAL;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun spin_lock_irqsave(&sp810->lock, flags);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun val = readl(sp810->base + SCCTRL);
56*4882a593Smuzhiyun val &= ~(1 << shift);
57*4882a593Smuzhiyun val |= index << shift;
58*4882a593Smuzhiyun writel(val, sp810->base + SCCTRL);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun spin_unlock_irqrestore(&sp810->lock, flags);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return 0;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const struct clk_ops clk_sp810_timerclken_ops = {
66*4882a593Smuzhiyun .get_parent = clk_sp810_timerclken_get_parent,
67*4882a593Smuzhiyun .set_parent = clk_sp810_timerclken_set_parent,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
clk_sp810_timerclken_of_get(struct of_phandle_args * clkspec,void * data)70*4882a593Smuzhiyun static struct clk *clk_sp810_timerclken_of_get(struct of_phandle_args *clkspec,
71*4882a593Smuzhiyun void *data)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct clk_sp810 *sp810 = data;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (WARN_ON(clkspec->args_count != 1 ||
76*4882a593Smuzhiyun clkspec->args[0] >= ARRAY_SIZE(sp810->timerclken)))
77*4882a593Smuzhiyun return NULL;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return sp810->timerclken[clkspec->args[0]].clk;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
clk_sp810_of_setup(struct device_node * node)82*4882a593Smuzhiyun static void __init clk_sp810_of_setup(struct device_node *node)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct clk_sp810 *sp810 = kzalloc(sizeof(*sp810), GFP_KERNEL);
85*4882a593Smuzhiyun const char *parent_names[2];
86*4882a593Smuzhiyun int num = ARRAY_SIZE(parent_names);
87*4882a593Smuzhiyun char name[12];
88*4882a593Smuzhiyun struct clk_init_data init;
89*4882a593Smuzhiyun static int instance;
90*4882a593Smuzhiyun int i;
91*4882a593Smuzhiyun bool deprecated;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (!sp810)
94*4882a593Smuzhiyun return;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (of_clk_parent_fill(node, parent_names, num) != num) {
97*4882a593Smuzhiyun pr_warn("Failed to obtain parent clocks for SP810!\n");
98*4882a593Smuzhiyun kfree(sp810);
99*4882a593Smuzhiyun return;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun sp810->node = node;
103*4882a593Smuzhiyun sp810->base = of_iomap(node, 0);
104*4882a593Smuzhiyun spin_lock_init(&sp810->lock);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun init.name = name;
107*4882a593Smuzhiyun init.ops = &clk_sp810_timerclken_ops;
108*4882a593Smuzhiyun init.flags = 0;
109*4882a593Smuzhiyun init.parent_names = parent_names;
110*4882a593Smuzhiyun init.num_parents = num;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun deprecated = !of_find_property(node, "assigned-clock-parents", NULL);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sp810->timerclken); i++) {
115*4882a593Smuzhiyun snprintf(name, sizeof(name), "sp810_%d_%d", instance, i);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun sp810->timerclken[i].sp810 = sp810;
118*4882a593Smuzhiyun sp810->timerclken[i].channel = i;
119*4882a593Smuzhiyun sp810->timerclken[i].hw.init = &init;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * If DT isn't setting the parent, force it to be
123*4882a593Smuzhiyun * the 1 MHz clock without going through the framework.
124*4882a593Smuzhiyun * We do this before clk_register() so that it can determine
125*4882a593Smuzhiyun * the parent and setup the tree properly.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun if (deprecated)
128*4882a593Smuzhiyun init.ops->set_parent(&sp810->timerclken[i].hw, 1);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun sp810->timerclken[i].clk = clk_register(NULL,
131*4882a593Smuzhiyun &sp810->timerclken[i].hw);
132*4882a593Smuzhiyun WARN_ON(IS_ERR(sp810->timerclken[i].clk));
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun of_clk_add_provider(node, clk_sp810_timerclken_of_get, sp810);
136*4882a593Smuzhiyun instance++;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun CLK_OF_DECLARE(sp810, "arm,sp810", clk_sp810_of_setup);
139