xref: /OK3568_Linux_fs/kernel/drivers/clk/versatile/clk-icst.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for the ICST307 VCO clock found in the ARM Reference designs.
4*4882a593Smuzhiyun  * We wrap the custom interface from <asm/hardware/icst.h> into the generic
5*4882a593Smuzhiyun  * clock framework.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2012-2015 Linus Walleij
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * TODO: when all ARM reference designs are migrated to generic clocks, the
10*4882a593Smuzhiyun  * ICST clock code from the ARM tree should probably be merged into this
11*4882a593Smuzhiyun  * file.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/export.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/clk-provider.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "icst.h"
23*4882a593Smuzhiyun #include "clk-icst.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Magic unlocking token used on all Versatile boards */
26*4882a593Smuzhiyun #define VERSATILE_LOCK_VAL	0xA05F
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define VERSATILE_AUX_OSC_BITS 0x7FFFF
29*4882a593Smuzhiyun #define INTEGRATOR_AP_CM_BITS 0xFF
30*4882a593Smuzhiyun #define INTEGRATOR_AP_SYS_BITS 0xFF
31*4882a593Smuzhiyun #define INTEGRATOR_CP_CM_CORE_BITS 0x7FF
32*4882a593Smuzhiyun #define INTEGRATOR_CP_CM_MEM_BITS 0x7FF000
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define INTEGRATOR_AP_PCI_25_33_MHZ BIT(8)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /**
37*4882a593Smuzhiyun  * struct clk_icst - ICST VCO clock wrapper
38*4882a593Smuzhiyun  * @hw: corresponding clock hardware entry
39*4882a593Smuzhiyun  * @vcoreg: VCO register address
40*4882a593Smuzhiyun  * @lockreg: VCO lock register address
41*4882a593Smuzhiyun  * @params: parameters for this ICST instance
42*4882a593Smuzhiyun  * @rate: current rate
43*4882a593Smuzhiyun  * @ctype: the type of control register for the ICST
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun struct clk_icst {
46*4882a593Smuzhiyun 	struct clk_hw hw;
47*4882a593Smuzhiyun 	struct regmap *map;
48*4882a593Smuzhiyun 	u32 vcoreg_off;
49*4882a593Smuzhiyun 	u32 lockreg_off;
50*4882a593Smuzhiyun 	struct icst_params *params;
51*4882a593Smuzhiyun 	unsigned long rate;
52*4882a593Smuzhiyun 	enum icst_control_type ctype;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define to_icst(_hw) container_of(_hw, struct clk_icst, hw)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun  * vco_get() - get ICST VCO settings from a certain ICST
59*4882a593Smuzhiyun  * @icst: the ICST clock to get
60*4882a593Smuzhiyun  * @vco: the VCO struct to return the value in
61*4882a593Smuzhiyun  */
vco_get(struct clk_icst * icst,struct icst_vco * vco)62*4882a593Smuzhiyun static int vco_get(struct clk_icst *icst, struct icst_vco *vco)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	u32 val;
65*4882a593Smuzhiyun 	int ret;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	ret = regmap_read(icst->map, icst->vcoreg_off, &val);
68*4882a593Smuzhiyun 	if (ret)
69*4882a593Smuzhiyun 		return ret;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/*
72*4882a593Smuzhiyun 	 * The Integrator/AP core clock can only access the low eight
73*4882a593Smuzhiyun 	 * bits of the v PLL divider. Bit 8 is tied low and always zero,
74*4882a593Smuzhiyun 	 * r is hardwired to 22 and output divider s is hardwired to 1
75*4882a593Smuzhiyun 	 * (divide by 2) according to the document
76*4882a593Smuzhiyun 	 * "Integrator CM926EJ-S, CM946E-S, CM966E-S, CM1026EJ-S and
77*4882a593Smuzhiyun 	 * CM1136JF-S User Guide" ARM DUI 0138E, page 3-13 thru 3-14.
78*4882a593Smuzhiyun 	 */
79*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_AP_CM) {
80*4882a593Smuzhiyun 		vco->v = val & INTEGRATOR_AP_CM_BITS;
81*4882a593Smuzhiyun 		vco->r = 22;
82*4882a593Smuzhiyun 		vco->s = 1;
83*4882a593Smuzhiyun 		return 0;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/*
87*4882a593Smuzhiyun 	 * The Integrator/AP system clock on the base board can only
88*4882a593Smuzhiyun 	 * access the low eight bits of the v PLL divider. Bit 8 is tied low
89*4882a593Smuzhiyun 	 * and always zero, r is hardwired to 46, and the output divider is
90*4882a593Smuzhiyun 	 * hardwired to 3 (divide by 4) according to the document
91*4882a593Smuzhiyun 	 * "Integrator AP ASIC Development Motherboard" ARM DUI 0098B,
92*4882a593Smuzhiyun 	 * page 3-16.
93*4882a593Smuzhiyun 	 */
94*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_AP_SYS) {
95*4882a593Smuzhiyun 		vco->v = val & INTEGRATOR_AP_SYS_BITS;
96*4882a593Smuzhiyun 		vco->r = 46;
97*4882a593Smuzhiyun 		vco->s = 3;
98*4882a593Smuzhiyun 		return 0;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/*
102*4882a593Smuzhiyun 	 * The Integrator/AP PCI clock is using an odd pattern to create
103*4882a593Smuzhiyun 	 * the child clock, basically a single bit called DIVX/Y is used
104*4882a593Smuzhiyun 	 * to select between two different hardwired values: setting the
105*4882a593Smuzhiyun 	 * bit to 0 yields v = 17, r = 22 and OD = 1, whereas setting the
106*4882a593Smuzhiyun 	 * bit to 1 yields v = 14, r = 14 and OD = 1 giving the frequencies
107*4882a593Smuzhiyun 	 * 33 or 25 MHz respectively.
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_AP_PCI) {
110*4882a593Smuzhiyun 		bool divxy = !!(val & INTEGRATOR_AP_PCI_25_33_MHZ);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		vco->v = divxy ? 17 : 14;
113*4882a593Smuzhiyun 		vco->r = divxy ? 22 : 14;
114*4882a593Smuzhiyun 		vco->s = 1;
115*4882a593Smuzhiyun 		return 0;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * The Integrator/CP core clock can access the low eight bits
120*4882a593Smuzhiyun 	 * of the v PLL divider. Bit 8 is tied low and always zero,
121*4882a593Smuzhiyun 	 * r is hardwired to 22 and the output divider s is accessible
122*4882a593Smuzhiyun 	 * in bits 8 thru 10 according to the document
123*4882a593Smuzhiyun 	 * "Integrator/CM940T, CM920T, CM740T, and CM720T User Guide"
124*4882a593Smuzhiyun 	 * ARM DUI 0157A, page 3-20 thru 3-23 and 4-10.
125*4882a593Smuzhiyun 	 */
126*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_CP_CM_CORE) {
127*4882a593Smuzhiyun 		vco->v = val & 0xFF;
128*4882a593Smuzhiyun 		vco->r = 22;
129*4882a593Smuzhiyun 		vco->s = (val >> 8) & 7;
130*4882a593Smuzhiyun 		return 0;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_CP_CM_MEM) {
134*4882a593Smuzhiyun 		vco->v = (val >> 12) & 0xFF;
135*4882a593Smuzhiyun 		vco->r = 22;
136*4882a593Smuzhiyun 		vco->s = (val >> 20) & 7;
137*4882a593Smuzhiyun 		return 0;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	vco->v = val & 0x1ff;
141*4882a593Smuzhiyun 	vco->r = (val >> 9) & 0x7f;
142*4882a593Smuzhiyun 	vco->s = (val >> 16) & 03;
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /**
147*4882a593Smuzhiyun  * vco_set() - commit changes to an ICST VCO
148*4882a593Smuzhiyun  * @icst: the ICST clock to set
149*4882a593Smuzhiyun  * @vco: the VCO struct to set the changes from
150*4882a593Smuzhiyun  */
vco_set(struct clk_icst * icst,struct icst_vco vco)151*4882a593Smuzhiyun static int vco_set(struct clk_icst *icst, struct icst_vco vco)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	u32 mask;
154*4882a593Smuzhiyun 	u32 val;
155*4882a593Smuzhiyun 	int ret;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Mask the bits used by the VCO */
158*4882a593Smuzhiyun 	switch (icst->ctype) {
159*4882a593Smuzhiyun 	case ICST_INTEGRATOR_AP_CM:
160*4882a593Smuzhiyun 		mask = INTEGRATOR_AP_CM_BITS;
161*4882a593Smuzhiyun 		val = vco.v & 0xFF;
162*4882a593Smuzhiyun 		if (vco.v & 0x100)
163*4882a593Smuzhiyun 			pr_err("ICST error: tried to set bit 8 of VDW\n");
164*4882a593Smuzhiyun 		if (vco.s != 1)
165*4882a593Smuzhiyun 			pr_err("ICST error: tried to use VOD != 1\n");
166*4882a593Smuzhiyun 		if (vco.r != 22)
167*4882a593Smuzhiyun 			pr_err("ICST error: tried to use RDW != 22\n");
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 	case ICST_INTEGRATOR_AP_SYS:
170*4882a593Smuzhiyun 		mask = INTEGRATOR_AP_SYS_BITS;
171*4882a593Smuzhiyun 		val = vco.v & 0xFF;
172*4882a593Smuzhiyun 		if (vco.v & 0x100)
173*4882a593Smuzhiyun 			pr_err("ICST error: tried to set bit 8 of VDW\n");
174*4882a593Smuzhiyun 		if (vco.s != 3)
175*4882a593Smuzhiyun 			pr_err("ICST error: tried to use VOD != 1\n");
176*4882a593Smuzhiyun 		if (vco.r != 46)
177*4882a593Smuzhiyun 			pr_err("ICST error: tried to use RDW != 22\n");
178*4882a593Smuzhiyun 		break;
179*4882a593Smuzhiyun 	case ICST_INTEGRATOR_CP_CM_CORE:
180*4882a593Smuzhiyun 		mask = INTEGRATOR_CP_CM_CORE_BITS; /* Uses 12 bits */
181*4882a593Smuzhiyun 		val = (vco.v & 0xFF) | vco.s << 8;
182*4882a593Smuzhiyun 		if (vco.v & 0x100)
183*4882a593Smuzhiyun 			pr_err("ICST error: tried to set bit 8 of VDW\n");
184*4882a593Smuzhiyun 		if (vco.r != 22)
185*4882a593Smuzhiyun 			pr_err("ICST error: tried to use RDW != 22\n");
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	case ICST_INTEGRATOR_CP_CM_MEM:
188*4882a593Smuzhiyun 		mask = INTEGRATOR_CP_CM_MEM_BITS; /* Uses 12 bits */
189*4882a593Smuzhiyun 		val = ((vco.v & 0xFF) << 12) | (vco.s << 20);
190*4882a593Smuzhiyun 		if (vco.v & 0x100)
191*4882a593Smuzhiyun 			pr_err("ICST error: tried to set bit 8 of VDW\n");
192*4882a593Smuzhiyun 		if (vco.r != 22)
193*4882a593Smuzhiyun 			pr_err("ICST error: tried to use RDW != 22\n");
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 	default:
196*4882a593Smuzhiyun 		/* Regular auxilary oscillator */
197*4882a593Smuzhiyun 		mask = VERSATILE_AUX_OSC_BITS;
198*4882a593Smuzhiyun 		val = vco.v | (vco.r << 9) | (vco.s << 16);
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	pr_debug("ICST: new val = 0x%08x\n", val);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* This magic unlocks the VCO so it can be controlled */
205*4882a593Smuzhiyun 	ret = regmap_write(icst->map, icst->lockreg_off, VERSATILE_LOCK_VAL);
206*4882a593Smuzhiyun 	if (ret)
207*4882a593Smuzhiyun 		return ret;
208*4882a593Smuzhiyun 	ret = regmap_update_bits(icst->map, icst->vcoreg_off, mask, val);
209*4882a593Smuzhiyun 	if (ret)
210*4882a593Smuzhiyun 		return ret;
211*4882a593Smuzhiyun 	/* This locks the VCO again */
212*4882a593Smuzhiyun 	ret = regmap_write(icst->map, icst->lockreg_off, 0);
213*4882a593Smuzhiyun 	if (ret)
214*4882a593Smuzhiyun 		return ret;
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
icst_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)218*4882a593Smuzhiyun static unsigned long icst_recalc_rate(struct clk_hw *hw,
219*4882a593Smuzhiyun 				      unsigned long parent_rate)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct clk_icst *icst = to_icst(hw);
222*4882a593Smuzhiyun 	struct icst_vco vco;
223*4882a593Smuzhiyun 	int ret;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	if (parent_rate)
226*4882a593Smuzhiyun 		icst->params->ref = parent_rate;
227*4882a593Smuzhiyun 	ret = vco_get(icst, &vco);
228*4882a593Smuzhiyun 	if (ret) {
229*4882a593Smuzhiyun 		pr_err("ICST: could not get VCO setting\n");
230*4882a593Smuzhiyun 		return 0;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 	icst->rate = icst_hz(icst->params, vco);
233*4882a593Smuzhiyun 	return icst->rate;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
icst_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)236*4882a593Smuzhiyun static long icst_round_rate(struct clk_hw *hw, unsigned long rate,
237*4882a593Smuzhiyun 			    unsigned long *prate)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct clk_icst *icst = to_icst(hw);
240*4882a593Smuzhiyun 	struct icst_vco vco;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_AP_CM ||
243*4882a593Smuzhiyun 	    icst->ctype == ICST_INTEGRATOR_CP_CM_CORE) {
244*4882a593Smuzhiyun 		if (rate <= 12000000)
245*4882a593Smuzhiyun 			return 12000000;
246*4882a593Smuzhiyun 		if (rate >= 160000000)
247*4882a593Smuzhiyun 			return 160000000;
248*4882a593Smuzhiyun 		/* Slam to closest megahertz */
249*4882a593Smuzhiyun 		return DIV_ROUND_CLOSEST(rate, 1000000) * 1000000;
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_CP_CM_MEM) {
253*4882a593Smuzhiyun 		if (rate <= 6000000)
254*4882a593Smuzhiyun 			return 6000000;
255*4882a593Smuzhiyun 		if (rate >= 66000000)
256*4882a593Smuzhiyun 			return 66000000;
257*4882a593Smuzhiyun 		/* Slam to closest 0.5 megahertz */
258*4882a593Smuzhiyun 		return DIV_ROUND_CLOSEST(rate, 500000) * 500000;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_AP_SYS) {
262*4882a593Smuzhiyun 		/* Divides between 3 and 50 MHz in steps of 0.25 MHz */
263*4882a593Smuzhiyun 		if (rate <= 3000000)
264*4882a593Smuzhiyun 			return 3000000;
265*4882a593Smuzhiyun 		if (rate >= 50000000)
266*4882a593Smuzhiyun 			return 5000000;
267*4882a593Smuzhiyun 		/* Slam to closest 0.25 MHz */
268*4882a593Smuzhiyun 		return DIV_ROUND_CLOSEST(rate, 250000) * 250000;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_AP_PCI) {
272*4882a593Smuzhiyun 		/*
273*4882a593Smuzhiyun 		 * If we're below or less than halfway from 25 to 33 MHz
274*4882a593Smuzhiyun 		 * select 25 MHz
275*4882a593Smuzhiyun 		 */
276*4882a593Smuzhiyun 		if (rate <= 25000000 || rate < 29000000)
277*4882a593Smuzhiyun 			return 25000000;
278*4882a593Smuzhiyun 		/* Else just return the default frequency */
279*4882a593Smuzhiyun 		return 33000000;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	vco = icst_hz_to_vco(icst->params, rate);
283*4882a593Smuzhiyun 	return icst_hz(icst->params, vco);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
icst_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)286*4882a593Smuzhiyun static int icst_set_rate(struct clk_hw *hw, unsigned long rate,
287*4882a593Smuzhiyun 			 unsigned long parent_rate)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	struct clk_icst *icst = to_icst(hw);
290*4882a593Smuzhiyun 	struct icst_vco vco;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (icst->ctype == ICST_INTEGRATOR_AP_PCI) {
293*4882a593Smuzhiyun 		/* This clock is especially primitive */
294*4882a593Smuzhiyun 		unsigned int val;
295*4882a593Smuzhiyun 		int ret;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		if (rate == 25000000) {
298*4882a593Smuzhiyun 			val = 0;
299*4882a593Smuzhiyun 		} else if (rate == 33000000) {
300*4882a593Smuzhiyun 			val = INTEGRATOR_AP_PCI_25_33_MHZ;
301*4882a593Smuzhiyun 		} else {
302*4882a593Smuzhiyun 			pr_err("ICST: cannot set PCI frequency %lu\n",
303*4882a593Smuzhiyun 			       rate);
304*4882a593Smuzhiyun 			return -EINVAL;
305*4882a593Smuzhiyun 		}
306*4882a593Smuzhiyun 		ret = regmap_write(icst->map, icst->lockreg_off,
307*4882a593Smuzhiyun 				   VERSATILE_LOCK_VAL);
308*4882a593Smuzhiyun 		if (ret)
309*4882a593Smuzhiyun 			return ret;
310*4882a593Smuzhiyun 		ret = regmap_update_bits(icst->map, icst->vcoreg_off,
311*4882a593Smuzhiyun 					 INTEGRATOR_AP_PCI_25_33_MHZ,
312*4882a593Smuzhiyun 					 val);
313*4882a593Smuzhiyun 		if (ret)
314*4882a593Smuzhiyun 			return ret;
315*4882a593Smuzhiyun 		/* This locks the VCO again */
316*4882a593Smuzhiyun 		ret = regmap_write(icst->map, icst->lockreg_off, 0);
317*4882a593Smuzhiyun 		if (ret)
318*4882a593Smuzhiyun 			return ret;
319*4882a593Smuzhiyun 		return 0;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (parent_rate)
323*4882a593Smuzhiyun 		icst->params->ref = parent_rate;
324*4882a593Smuzhiyun 	vco = icst_hz_to_vco(icst->params, rate);
325*4882a593Smuzhiyun 	icst->rate = icst_hz(icst->params, vco);
326*4882a593Smuzhiyun 	return vco_set(icst, vco);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun static const struct clk_ops icst_ops = {
330*4882a593Smuzhiyun 	.recalc_rate = icst_recalc_rate,
331*4882a593Smuzhiyun 	.round_rate = icst_round_rate,
332*4882a593Smuzhiyun 	.set_rate = icst_set_rate,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
icst_clk_setup(struct device * dev,const struct clk_icst_desc * desc,const char * name,const char * parent_name,struct regmap * map,enum icst_control_type ctype)335*4882a593Smuzhiyun struct clk *icst_clk_setup(struct device *dev,
336*4882a593Smuzhiyun 			   const struct clk_icst_desc *desc,
337*4882a593Smuzhiyun 			   const char *name,
338*4882a593Smuzhiyun 			   const char *parent_name,
339*4882a593Smuzhiyun 			   struct regmap *map,
340*4882a593Smuzhiyun 			   enum icst_control_type ctype)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct clk *clk;
343*4882a593Smuzhiyun 	struct clk_icst *icst;
344*4882a593Smuzhiyun 	struct clk_init_data init;
345*4882a593Smuzhiyun 	struct icst_params *pclone;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	icst = kzalloc(sizeof(*icst), GFP_KERNEL);
348*4882a593Smuzhiyun 	if (!icst)
349*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	pclone = kmemdup(desc->params, sizeof(*pclone), GFP_KERNEL);
352*4882a593Smuzhiyun 	if (!pclone) {
353*4882a593Smuzhiyun 		kfree(icst);
354*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	init.name = name;
358*4882a593Smuzhiyun 	init.ops = &icst_ops;
359*4882a593Smuzhiyun 	init.flags = 0;
360*4882a593Smuzhiyun 	init.parent_names = (parent_name ? &parent_name : NULL);
361*4882a593Smuzhiyun 	init.num_parents = (parent_name ? 1 : 0);
362*4882a593Smuzhiyun 	icst->map = map;
363*4882a593Smuzhiyun 	icst->hw.init = &init;
364*4882a593Smuzhiyun 	icst->params = pclone;
365*4882a593Smuzhiyun 	icst->vcoreg_off = desc->vco_offset;
366*4882a593Smuzhiyun 	icst->lockreg_off = desc->lock_offset;
367*4882a593Smuzhiyun 	icst->ctype = ctype;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	clk = clk_register(dev, &icst->hw);
370*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
371*4882a593Smuzhiyun 		kfree(pclone);
372*4882a593Smuzhiyun 		kfree(icst);
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	return clk;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(icst_clk_setup);
378*4882a593Smuzhiyun 
icst_clk_register(struct device * dev,const struct clk_icst_desc * desc,const char * name,const char * parent_name,void __iomem * base)379*4882a593Smuzhiyun struct clk *icst_clk_register(struct device *dev,
380*4882a593Smuzhiyun 			const struct clk_icst_desc *desc,
381*4882a593Smuzhiyun 			const char *name,
382*4882a593Smuzhiyun 			const char *parent_name,
383*4882a593Smuzhiyun 			void __iomem *base)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct regmap_config icst_regmap_conf = {
386*4882a593Smuzhiyun 		.reg_bits = 32,
387*4882a593Smuzhiyun 		.val_bits = 32,
388*4882a593Smuzhiyun 		.reg_stride = 4,
389*4882a593Smuzhiyun 	};
390*4882a593Smuzhiyun 	struct regmap *map;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	map = regmap_init_mmio(dev, base, &icst_regmap_conf);
393*4882a593Smuzhiyun 	if (IS_ERR(map)) {
394*4882a593Smuzhiyun 		pr_err("could not initialize ICST regmap\n");
395*4882a593Smuzhiyun 		return ERR_CAST(map);
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 	return icst_clk_setup(dev, desc, name, parent_name, map,
398*4882a593Smuzhiyun 			      ICST_VERSATILE);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(icst_clk_register);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #ifdef CONFIG_OF
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun  * In a device tree, an memory-mapped ICST clock appear as a child
405*4882a593Smuzhiyun  * of a syscon node. Assume this and probe it only as a child of a
406*4882a593Smuzhiyun  * syscon.
407*4882a593Smuzhiyun  */
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static const struct icst_params icst525_params = {
410*4882a593Smuzhiyun 	.vco_max	= ICST525_VCO_MAX_5V,
411*4882a593Smuzhiyun 	.vco_min	= ICST525_VCO_MIN,
412*4882a593Smuzhiyun 	.vd_min		= 8,
413*4882a593Smuzhiyun 	.vd_max		= 263,
414*4882a593Smuzhiyun 	.rd_min		= 3,
415*4882a593Smuzhiyun 	.rd_max		= 65,
416*4882a593Smuzhiyun 	.s2div		= icst525_s2div,
417*4882a593Smuzhiyun 	.idx2s		= icst525_idx2s,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct icst_params icst307_params = {
421*4882a593Smuzhiyun 	.vco_max	= ICST307_VCO_MAX,
422*4882a593Smuzhiyun 	.vco_min	= ICST307_VCO_MIN,
423*4882a593Smuzhiyun 	.vd_min		= 4 + 8,
424*4882a593Smuzhiyun 	.vd_max		= 511 + 8,
425*4882a593Smuzhiyun 	.rd_min		= 1 + 2,
426*4882a593Smuzhiyun 	.rd_max		= 127 + 2,
427*4882a593Smuzhiyun 	.s2div		= icst307_s2div,
428*4882a593Smuzhiyun 	.idx2s		= icst307_idx2s,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /**
432*4882a593Smuzhiyun  * The core modules on the Integrator/AP and Integrator/CP have
433*4882a593Smuzhiyun  * especially crippled ICST525 control.
434*4882a593Smuzhiyun  */
435*4882a593Smuzhiyun static const struct icst_params icst525_apcp_cm_params = {
436*4882a593Smuzhiyun 	.vco_max	= ICST525_VCO_MAX_5V,
437*4882a593Smuzhiyun 	.vco_min	= ICST525_VCO_MIN,
438*4882a593Smuzhiyun 	/* Minimum 12 MHz, VDW = 4 */
439*4882a593Smuzhiyun 	.vd_min		= 12,
440*4882a593Smuzhiyun 	/*
441*4882a593Smuzhiyun 	 * Maximum 160 MHz, VDW = 152 for all core modules, but
442*4882a593Smuzhiyun 	 * CM926EJ-S, CM1026EJ-S and CM1136JF-S can actually
443*4882a593Smuzhiyun 	 * go to 200 MHz (max VDW = 192).
444*4882a593Smuzhiyun 	 */
445*4882a593Smuzhiyun 	.vd_max		= 192,
446*4882a593Smuzhiyun 	/* r is hardcoded to 22 and this is the actual divisor, +2 */
447*4882a593Smuzhiyun 	.rd_min		= 24,
448*4882a593Smuzhiyun 	.rd_max		= 24,
449*4882a593Smuzhiyun 	.s2div		= icst525_s2div,
450*4882a593Smuzhiyun 	.idx2s		= icst525_idx2s,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static const struct icst_params icst525_ap_sys_params = {
454*4882a593Smuzhiyun 	.vco_max	= ICST525_VCO_MAX_5V,
455*4882a593Smuzhiyun 	.vco_min	= ICST525_VCO_MIN,
456*4882a593Smuzhiyun 	/* Minimum 3 MHz, VDW = 4 */
457*4882a593Smuzhiyun 	.vd_min		= 3,
458*4882a593Smuzhiyun 	/* Maximum 50 MHz, VDW = 192 */
459*4882a593Smuzhiyun 	.vd_max		= 50,
460*4882a593Smuzhiyun 	/* r is hardcoded to 46 and this is the actual divisor, +2 */
461*4882a593Smuzhiyun 	.rd_min		= 48,
462*4882a593Smuzhiyun 	.rd_max		= 48,
463*4882a593Smuzhiyun 	.s2div		= icst525_s2div,
464*4882a593Smuzhiyun 	.idx2s		= icst525_idx2s,
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun static const struct icst_params icst525_ap_pci_params = {
468*4882a593Smuzhiyun 	.vco_max	= ICST525_VCO_MAX_5V,
469*4882a593Smuzhiyun 	.vco_min	= ICST525_VCO_MIN,
470*4882a593Smuzhiyun 	/* Minimum 25 MHz */
471*4882a593Smuzhiyun 	.vd_min		= 25,
472*4882a593Smuzhiyun 	/* Maximum 33 MHz */
473*4882a593Smuzhiyun 	.vd_max		= 33,
474*4882a593Smuzhiyun 	/* r is hardcoded to 14 or 22 and this is the actual divisors +2 */
475*4882a593Smuzhiyun 	.rd_min		= 16,
476*4882a593Smuzhiyun 	.rd_max		= 24,
477*4882a593Smuzhiyun 	.s2div		= icst525_s2div,
478*4882a593Smuzhiyun 	.idx2s		= icst525_idx2s,
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
of_syscon_icst_setup(struct device_node * np)481*4882a593Smuzhiyun static void __init of_syscon_icst_setup(struct device_node *np)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct device_node *parent;
484*4882a593Smuzhiyun 	struct regmap *map;
485*4882a593Smuzhiyun 	struct clk_icst_desc icst_desc;
486*4882a593Smuzhiyun 	const char *name = np->name;
487*4882a593Smuzhiyun 	const char *parent_name;
488*4882a593Smuzhiyun 	struct clk *regclk;
489*4882a593Smuzhiyun 	enum icst_control_type ctype;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* We do not release this reference, we are using it perpetually */
492*4882a593Smuzhiyun 	parent = of_get_parent(np);
493*4882a593Smuzhiyun 	if (!parent) {
494*4882a593Smuzhiyun 		pr_err("no parent node for syscon ICST clock\n");
495*4882a593Smuzhiyun 		return;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 	map = syscon_node_to_regmap(parent);
498*4882a593Smuzhiyun 	if (IS_ERR(map)) {
499*4882a593Smuzhiyun 		pr_err("no regmap for syscon ICST clock parent\n");
500*4882a593Smuzhiyun 		return;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (of_property_read_u32(np, "vco-offset", &icst_desc.vco_offset)) {
504*4882a593Smuzhiyun 		pr_err("no VCO register offset for ICST clock\n");
505*4882a593Smuzhiyun 		return;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 	if (of_property_read_u32(np, "lock-offset", &icst_desc.lock_offset)) {
508*4882a593Smuzhiyun 		pr_err("no lock register offset for ICST clock\n");
509*4882a593Smuzhiyun 		return;
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "arm,syscon-icst525")) {
513*4882a593Smuzhiyun 		icst_desc.params = &icst525_params;
514*4882a593Smuzhiyun 		ctype = ICST_VERSATILE;
515*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "arm,syscon-icst307")) {
516*4882a593Smuzhiyun 		icst_desc.params = &icst307_params;
517*4882a593Smuzhiyun 		ctype = ICST_VERSATILE;
518*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "arm,syscon-icst525-integratorap-cm")) {
519*4882a593Smuzhiyun 		icst_desc.params = &icst525_apcp_cm_params;
520*4882a593Smuzhiyun 		ctype = ICST_INTEGRATOR_AP_CM;
521*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "arm,syscon-icst525-integratorap-sys")) {
522*4882a593Smuzhiyun 		icst_desc.params = &icst525_ap_sys_params;
523*4882a593Smuzhiyun 		ctype = ICST_INTEGRATOR_AP_SYS;
524*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "arm,syscon-icst525-integratorap-pci")) {
525*4882a593Smuzhiyun 		icst_desc.params = &icst525_ap_pci_params;
526*4882a593Smuzhiyun 		ctype = ICST_INTEGRATOR_AP_PCI;
527*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "arm,syscon-icst525-integratorcp-cm-core")) {
528*4882a593Smuzhiyun 		icst_desc.params = &icst525_apcp_cm_params;
529*4882a593Smuzhiyun 		ctype = ICST_INTEGRATOR_CP_CM_CORE;
530*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "arm,syscon-icst525-integratorcp-cm-mem")) {
531*4882a593Smuzhiyun 		icst_desc.params = &icst525_apcp_cm_params;
532*4882a593Smuzhiyun 		ctype = ICST_INTEGRATOR_CP_CM_MEM;
533*4882a593Smuzhiyun 	} else {
534*4882a593Smuzhiyun 		pr_err("unknown ICST clock %s\n", name);
535*4882a593Smuzhiyun 		return;
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* Parent clock name is not the same as node parent */
539*4882a593Smuzhiyun 	parent_name = of_clk_get_parent_name(np, 0);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	regclk = icst_clk_setup(NULL, &icst_desc, name, parent_name, map, ctype);
542*4882a593Smuzhiyun 	if (IS_ERR(regclk)) {
543*4882a593Smuzhiyun 		pr_err("error setting up syscon ICST clock %s\n", name);
544*4882a593Smuzhiyun 		return;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_simple_get, regclk);
547*4882a593Smuzhiyun 	pr_debug("registered syscon ICST clock %s\n", name);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun CLK_OF_DECLARE(arm_syscon_icst525_clk,
551*4882a593Smuzhiyun 	       "arm,syscon-icst525", of_syscon_icst_setup);
552*4882a593Smuzhiyun CLK_OF_DECLARE(arm_syscon_icst307_clk,
553*4882a593Smuzhiyun 	       "arm,syscon-icst307", of_syscon_icst_setup);
554*4882a593Smuzhiyun CLK_OF_DECLARE(arm_syscon_integratorap_cm_clk,
555*4882a593Smuzhiyun 	       "arm,syscon-icst525-integratorap-cm", of_syscon_icst_setup);
556*4882a593Smuzhiyun CLK_OF_DECLARE(arm_syscon_integratorap_sys_clk,
557*4882a593Smuzhiyun 	       "arm,syscon-icst525-integratorap-sys", of_syscon_icst_setup);
558*4882a593Smuzhiyun CLK_OF_DECLARE(arm_syscon_integratorap_pci_clk,
559*4882a593Smuzhiyun 	       "arm,syscon-icst525-integratorap-pci", of_syscon_icst_setup);
560*4882a593Smuzhiyun CLK_OF_DECLARE(arm_syscon_integratorcp_cm_core_clk,
561*4882a593Smuzhiyun 	       "arm,syscon-icst525-integratorcp-cm-core", of_syscon_icst_setup);
562*4882a593Smuzhiyun CLK_OF_DECLARE(arm_syscon_integratorcp_cm_mem_clk,
563*4882a593Smuzhiyun 	       "arm,syscon-icst525-integratorcp-cm-mem", of_syscon_icst_setup);
564*4882a593Smuzhiyun #endif
565