xref: /OK3568_Linux_fs/kernel/drivers/clk/ux500/u8500_of_clk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Clock definitions for u8500 platform.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 ST-Ericsson SA
6*4882a593Smuzhiyun  * Author: Ulf Hansson <ulf.hansson@linaro.org>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/mfd/dbx500-prcmu.h>
13*4882a593Smuzhiyun #include "clk.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define PRCC_NUM_PERIPH_CLUSTERS 6
16*4882a593Smuzhiyun #define PRCC_PERIPHS_PER_CLUSTER 32
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static struct clk *prcmu_clk[PRCMU_NUM_CLKS];
19*4882a593Smuzhiyun static struct clk *prcc_pclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
20*4882a593Smuzhiyun static struct clk *prcc_kclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define PRCC_SHOW(clk, base, bit) \
23*4882a593Smuzhiyun 	clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
24*4882a593Smuzhiyun #define PRCC_PCLK_STORE(clk, base, bit)	\
25*4882a593Smuzhiyun 	prcc_pclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
26*4882a593Smuzhiyun #define PRCC_KCLK_STORE(clk, base, bit)        \
27*4882a593Smuzhiyun 	prcc_kclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
28*4882a593Smuzhiyun 
ux500_twocell_get(struct of_phandle_args * clkspec,void * data)29*4882a593Smuzhiyun static struct clk *ux500_twocell_get(struct of_phandle_args *clkspec,
30*4882a593Smuzhiyun 				     void *data)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct clk **clk_data = data;
33*4882a593Smuzhiyun 	unsigned int base, bit;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	if (clkspec->args_count != 2)
36*4882a593Smuzhiyun 		return  ERR_PTR(-EINVAL);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	base = clkspec->args[0];
39*4882a593Smuzhiyun 	bit = clkspec->args[1];
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
42*4882a593Smuzhiyun 		pr_err("%s: invalid PRCC base %d\n", __func__, base);
43*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
44*4882a593Smuzhiyun 	}
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	return PRCC_SHOW(clk_data, base, bit);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* CLKRST4 is missing making it hard to index things */
50*4882a593Smuzhiyun enum clkrst_index {
51*4882a593Smuzhiyun 	CLKRST1_INDEX = 0,
52*4882a593Smuzhiyun 	CLKRST2_INDEX,
53*4882a593Smuzhiyun 	CLKRST3_INDEX,
54*4882a593Smuzhiyun 	CLKRST5_INDEX,
55*4882a593Smuzhiyun 	CLKRST6_INDEX,
56*4882a593Smuzhiyun 	CLKRST_MAX,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
u8500_clk_init(struct device_node * np)59*4882a593Smuzhiyun static void u8500_clk_init(struct device_node *np)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct prcmu_fw_version *fw_version;
62*4882a593Smuzhiyun 	struct device_node *child = NULL;
63*4882a593Smuzhiyun 	const char *sgaclk_parent = NULL;
64*4882a593Smuzhiyun 	struct clk *clk, *rtc_clk, *twd_clk;
65*4882a593Smuzhiyun 	u32 bases[CLKRST_MAX];
66*4882a593Smuzhiyun 	int i;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bases); i++) {
69*4882a593Smuzhiyun 		struct resource r;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 		if (of_address_to_resource(np, i, &r))
72*4882a593Smuzhiyun 			/* Not much choice but to continue */
73*4882a593Smuzhiyun 			pr_err("failed to get CLKRST %d base address\n",
74*4882a593Smuzhiyun 			       i + 1);
75*4882a593Smuzhiyun 		bases[i] = r.start;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* Clock sources */
79*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
80*4882a593Smuzhiyun 				CLK_IGNORE_UNUSED);
81*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PLLSOC0] = clk;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
84*4882a593Smuzhiyun 				CLK_IGNORE_UNUSED);
85*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PLLSOC1] = clk;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
88*4882a593Smuzhiyun 				CLK_IGNORE_UNUSED);
89*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PLLDDR] = clk;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* FIXME: Add sys, ulp and int clocks here. */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	rtc_clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
94*4882a593Smuzhiyun 				CLK_IGNORE_UNUSED,
95*4882a593Smuzhiyun 				32768);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* PRCMU clocks */
98*4882a593Smuzhiyun 	fw_version = prcmu_get_fw_version();
99*4882a593Smuzhiyun 	if (fw_version != NULL) {
100*4882a593Smuzhiyun 		switch (fw_version->project) {
101*4882a593Smuzhiyun 		case PRCMU_FW_PROJECT_U8500_C2:
102*4882a593Smuzhiyun 		case PRCMU_FW_PROJECT_U8500_MBL:
103*4882a593Smuzhiyun 		case PRCMU_FW_PROJECT_U8520:
104*4882a593Smuzhiyun 		case PRCMU_FW_PROJECT_U8420:
105*4882a593Smuzhiyun 		case PRCMU_FW_PROJECT_U8420_SYSCLK:
106*4882a593Smuzhiyun 			sgaclk_parent = "soc0_pll";
107*4882a593Smuzhiyun 			break;
108*4882a593Smuzhiyun 		default:
109*4882a593Smuzhiyun 			break;
110*4882a593Smuzhiyun 		}
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (sgaclk_parent)
114*4882a593Smuzhiyun 		clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
115*4882a593Smuzhiyun 					PRCMU_SGACLK, 0);
116*4882a593Smuzhiyun 	else
117*4882a593Smuzhiyun 		clk = clk_reg_prcmu_gate("sgclk", NULL, PRCMU_SGACLK, 0);
118*4882a593Smuzhiyun 	prcmu_clk[PRCMU_SGACLK] = clk;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, 0);
121*4882a593Smuzhiyun 	prcmu_clk[PRCMU_UARTCLK] = clk;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, 0);
124*4882a593Smuzhiyun 	prcmu_clk[PRCMU_MSP02CLK] = clk;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, 0);
127*4882a593Smuzhiyun 	prcmu_clk[PRCMU_MSP1CLK] = clk;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, 0);
130*4882a593Smuzhiyun 	prcmu_clk[PRCMU_I2CCLK] = clk;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, 0);
133*4882a593Smuzhiyun 	prcmu_clk[PRCMU_SLIMCLK] = clk;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, 0);
136*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PER1CLK] = clk;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, 0);
139*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PER2CLK] = clk;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, 0);
142*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PER3CLK] = clk;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, 0);
145*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PER5CLK] = clk;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, 0);
148*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PER6CLK] = clk;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, 0);
151*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PER7CLK] = clk;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
154*4882a593Smuzhiyun 				CLK_SET_RATE_GATE);
155*4882a593Smuzhiyun 	prcmu_clk[PRCMU_LCDCLK] = clk;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, 0);
158*4882a593Smuzhiyun 	prcmu_clk[PRCMU_BMLCLK] = clk;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
161*4882a593Smuzhiyun 				CLK_SET_RATE_GATE);
162*4882a593Smuzhiyun 	prcmu_clk[PRCMU_HSITXCLK] = clk;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
165*4882a593Smuzhiyun 				CLK_SET_RATE_GATE);
166*4882a593Smuzhiyun 	prcmu_clk[PRCMU_HSIRXCLK] = clk;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
169*4882a593Smuzhiyun 				CLK_SET_RATE_GATE);
170*4882a593Smuzhiyun 	prcmu_clk[PRCMU_HDMICLK] = clk;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, 0);
173*4882a593Smuzhiyun 	prcmu_clk[PRCMU_APEATCLK] = clk;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("apetraceclk", NULL, PRCMU_APETRACECLK, 0,
176*4882a593Smuzhiyun 				CLK_SET_RATE_GATE);
177*4882a593Smuzhiyun 	prcmu_clk[PRCMU_APETRACECLK] = clk;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, 0);
180*4882a593Smuzhiyun 	prcmu_clk[PRCMU_MCDECLK] = clk;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK, 0);
183*4882a593Smuzhiyun 	prcmu_clk[PRCMU_IPI2CCLK] = clk;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK, 0);
186*4882a593Smuzhiyun 	prcmu_clk[PRCMU_DSIALTCLK] = clk;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, 0);
189*4882a593Smuzhiyun 	prcmu_clk[PRCMU_DMACLK] = clk;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, 0);
192*4882a593Smuzhiyun 	prcmu_clk[PRCMU_B2R2CLK] = clk;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
195*4882a593Smuzhiyun 				CLK_SET_RATE_GATE);
196*4882a593Smuzhiyun 	prcmu_clk[PRCMU_TVCLK] = clk;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, 0);
199*4882a593Smuzhiyun 	prcmu_clk[PRCMU_SSPCLK] = clk;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, 0);
202*4882a593Smuzhiyun 	prcmu_clk[PRCMU_RNGCLK] = clk;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, 0);
205*4882a593Smuzhiyun 	prcmu_clk[PRCMU_UICCCLK] = clk;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, 0);
208*4882a593Smuzhiyun 	prcmu_clk[PRCMU_TIMCLK] = clk;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	clk = clk_reg_prcmu_gate("ab8500_sysclk", NULL, PRCMU_SYSCLK, 0);
211*4882a593Smuzhiyun 	prcmu_clk[PRCMU_SYSCLK] = clk;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
214*4882a593Smuzhiyun 					100000000, CLK_SET_RATE_GATE);
215*4882a593Smuzhiyun 	prcmu_clk[PRCMU_SDMMCCLK] = clk;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
218*4882a593Smuzhiyun 				PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
219*4882a593Smuzhiyun 	prcmu_clk[PRCMU_PLLDSI] = clk;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
222*4882a593Smuzhiyun 				PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
223*4882a593Smuzhiyun 	prcmu_clk[PRCMU_DSI0CLK] = clk;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
226*4882a593Smuzhiyun 				PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
227*4882a593Smuzhiyun 	prcmu_clk[PRCMU_DSI1CLK] = clk;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
230*4882a593Smuzhiyun 				PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
231*4882a593Smuzhiyun 	prcmu_clk[PRCMU_DSI0ESCCLK] = clk;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
234*4882a593Smuzhiyun 				PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
235*4882a593Smuzhiyun 	prcmu_clk[PRCMU_DSI1ESCCLK] = clk;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
238*4882a593Smuzhiyun 				PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
239*4882a593Smuzhiyun 	prcmu_clk[PRCMU_DSI2ESCCLK] = clk;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	clk = clk_reg_prcmu_scalable_rate("armss", NULL,
242*4882a593Smuzhiyun 				PRCMU_ARMSS, 0, CLK_IGNORE_UNUSED);
243*4882a593Smuzhiyun 	prcmu_clk[PRCMU_ARMSS] = clk;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	twd_clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
246*4882a593Smuzhiyun 				CLK_IGNORE_UNUSED, 1, 2);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/*
249*4882a593Smuzhiyun 	 * FIXME: Add special handled PRCMU clocks here:
250*4882a593Smuzhiyun 	 * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
251*4882a593Smuzhiyun 	 * 2. ab9540_clkout1yuv, see clkout0yuv
252*4882a593Smuzhiyun 	 */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* PRCC P-clocks */
255*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", bases[CLKRST1_INDEX],
256*4882a593Smuzhiyun 				BIT(0), 0);
257*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 0);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", bases[CLKRST1_INDEX],
260*4882a593Smuzhiyun 				BIT(1), 0);
261*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 1);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", bases[CLKRST1_INDEX],
264*4882a593Smuzhiyun 				BIT(2), 0);
265*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 2);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", bases[CLKRST1_INDEX],
268*4882a593Smuzhiyun 				BIT(3), 0);
269*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 3);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", bases[CLKRST1_INDEX],
272*4882a593Smuzhiyun 				BIT(4), 0);
273*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 4);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", bases[CLKRST1_INDEX],
276*4882a593Smuzhiyun 				BIT(5), 0);
277*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 5);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", bases[CLKRST1_INDEX],
280*4882a593Smuzhiyun 				BIT(6), 0);
281*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 6);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", bases[CLKRST1_INDEX],
284*4882a593Smuzhiyun 				BIT(7), 0);
285*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 7);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", bases[CLKRST1_INDEX],
288*4882a593Smuzhiyun 				BIT(8), 0);
289*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 8);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", bases[CLKRST1_INDEX],
292*4882a593Smuzhiyun 				BIT(9), 0);
293*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 9);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", bases[CLKRST1_INDEX],
296*4882a593Smuzhiyun 				BIT(10), 0);
297*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 10);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", bases[CLKRST1_INDEX],
300*4882a593Smuzhiyun 				BIT(11), 0);
301*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 1, 11);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", bases[CLKRST2_INDEX],
304*4882a593Smuzhiyun 				BIT(0), 0);
305*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 0);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", bases[CLKRST2_INDEX],
308*4882a593Smuzhiyun 				BIT(1), 0);
309*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 1);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", bases[CLKRST2_INDEX],
312*4882a593Smuzhiyun 				BIT(2), 0);
313*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 2);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", bases[CLKRST2_INDEX],
316*4882a593Smuzhiyun 				BIT(3), 0);
317*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 3);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", bases[CLKRST2_INDEX],
320*4882a593Smuzhiyun 				BIT(4), 0);
321*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 4);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", bases[CLKRST2_INDEX],
324*4882a593Smuzhiyun 				BIT(5), 0);
325*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 5);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", bases[CLKRST2_INDEX],
328*4882a593Smuzhiyun 				BIT(6), 0);
329*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 6);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", bases[CLKRST2_INDEX],
332*4882a593Smuzhiyun 				BIT(7), 0);
333*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 7);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", bases[CLKRST2_INDEX],
336*4882a593Smuzhiyun 				BIT(8), 0);
337*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 8);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", bases[CLKRST2_INDEX],
340*4882a593Smuzhiyun 				BIT(9), 0);
341*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 9);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", bases[CLKRST2_INDEX],
344*4882a593Smuzhiyun 				BIT(10), 0);
345*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 10);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", bases[CLKRST2_INDEX],
348*4882a593Smuzhiyun 				BIT(11), 0);
349*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 11);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", bases[CLKRST2_INDEX],
352*4882a593Smuzhiyun 				BIT(12), 0);
353*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 2, 12);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", bases[CLKRST3_INDEX],
356*4882a593Smuzhiyun 				BIT(0), 0);
357*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 0);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", bases[CLKRST3_INDEX],
360*4882a593Smuzhiyun 				BIT(1), 0);
361*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 1);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", bases[CLKRST3_INDEX],
364*4882a593Smuzhiyun 				BIT(2), 0);
365*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 2);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", bases[CLKRST3_INDEX],
368*4882a593Smuzhiyun 				BIT(3), 0);
369*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 3);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", bases[CLKRST3_INDEX],
372*4882a593Smuzhiyun 				BIT(4), 0);
373*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 4);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", bases[CLKRST3_INDEX],
376*4882a593Smuzhiyun 				BIT(5), 0);
377*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 5);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", bases[CLKRST3_INDEX],
380*4882a593Smuzhiyun 				BIT(6), 0);
381*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 6);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", bases[CLKRST3_INDEX],
384*4882a593Smuzhiyun 				BIT(7), 0);
385*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 7);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", bases[CLKRST3_INDEX],
388*4882a593Smuzhiyun 				BIT(8), 0);
389*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 3, 8);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", bases[CLKRST5_INDEX],
392*4882a593Smuzhiyun 				BIT(0), 0);
393*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 5, 0);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", bases[CLKRST5_INDEX],
396*4882a593Smuzhiyun 				BIT(1), 0);
397*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 5, 1);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", bases[CLKRST6_INDEX],
400*4882a593Smuzhiyun 				BIT(0), 0);
401*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 6, 0);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", bases[CLKRST6_INDEX],
404*4882a593Smuzhiyun 				BIT(1), 0);
405*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 6, 1);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", bases[CLKRST6_INDEX],
408*4882a593Smuzhiyun 				BIT(2), 0);
409*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 6, 2);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", bases[CLKRST6_INDEX],
412*4882a593Smuzhiyun 				BIT(3), 0);
413*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 6, 3);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", bases[CLKRST6_INDEX],
416*4882a593Smuzhiyun 				BIT(4), 0);
417*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 6, 4);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", bases[CLKRST6_INDEX],
420*4882a593Smuzhiyun 				BIT(5), 0);
421*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 6, 5);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", bases[CLKRST6_INDEX],
424*4882a593Smuzhiyun 				BIT(6), 0);
425*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 6, 6);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", bases[CLKRST6_INDEX],
428*4882a593Smuzhiyun 				BIT(7), 0);
429*4882a593Smuzhiyun 	PRCC_PCLK_STORE(clk, 6, 7);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* PRCC K-clocks
432*4882a593Smuzhiyun 	 *
433*4882a593Smuzhiyun 	 * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
434*4882a593Smuzhiyun 	 * by enabling just the K-clock, even if it is not a valid parent to
435*4882a593Smuzhiyun 	 * the K-clock. Until drivers get fixed we might need some kind of
436*4882a593Smuzhiyun 	 * "parent muxed join".
437*4882a593Smuzhiyun 	 */
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/* Periph1 */
440*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
441*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(0), CLK_SET_RATE_GATE);
442*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 0);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
445*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(1), CLK_SET_RATE_GATE);
446*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 1);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
449*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(2), CLK_SET_RATE_GATE);
450*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 2);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
453*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(3), CLK_SET_RATE_GATE);
454*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 3);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
457*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(4), CLK_SET_RATE_GATE);
458*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 4);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
461*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(5), CLK_SET_RATE_GATE);
462*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 5);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
465*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(6), CLK_SET_RATE_GATE);
466*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 6);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
469*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(8), CLK_SET_RATE_GATE);
470*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 8);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
473*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(9), CLK_SET_RATE_GATE);
474*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 9);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
477*4882a593Smuzhiyun 			bases[CLKRST1_INDEX], BIT(10), CLK_SET_RATE_GATE);
478*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 1, 10);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Periph2 */
481*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
482*4882a593Smuzhiyun 			bases[CLKRST2_INDEX], BIT(0), CLK_SET_RATE_GATE);
483*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 2, 0);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
486*4882a593Smuzhiyun 			bases[CLKRST2_INDEX], BIT(2), CLK_SET_RATE_GATE);
487*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 2, 2);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
490*4882a593Smuzhiyun 			bases[CLKRST2_INDEX], BIT(3), CLK_SET_RATE_GATE);
491*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 2, 3);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
494*4882a593Smuzhiyun 			bases[CLKRST2_INDEX], BIT(4), CLK_SET_RATE_GATE);
495*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 2, 4);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
498*4882a593Smuzhiyun 			bases[CLKRST2_INDEX], BIT(5), CLK_SET_RATE_GATE);
499*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 2, 5);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* Note that rate is received from parent. */
502*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
503*4882a593Smuzhiyun 			bases[CLKRST2_INDEX], BIT(6),
504*4882a593Smuzhiyun 			CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
505*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 2, 6);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
508*4882a593Smuzhiyun 			bases[CLKRST2_INDEX], BIT(7),
509*4882a593Smuzhiyun 			CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
510*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 2, 7);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* Periph3 */
513*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
514*4882a593Smuzhiyun 			bases[CLKRST3_INDEX], BIT(1), CLK_SET_RATE_GATE);
515*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 3, 1);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
518*4882a593Smuzhiyun 			bases[CLKRST3_INDEX], BIT(2), CLK_SET_RATE_GATE);
519*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 3, 2);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
522*4882a593Smuzhiyun 			bases[CLKRST3_INDEX], BIT(3), CLK_SET_RATE_GATE);
523*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 3, 3);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
526*4882a593Smuzhiyun 			bases[CLKRST3_INDEX], BIT(4), CLK_SET_RATE_GATE);
527*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 3, 4);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
530*4882a593Smuzhiyun 			bases[CLKRST3_INDEX], BIT(5), CLK_SET_RATE_GATE);
531*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 3, 5);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
534*4882a593Smuzhiyun 			bases[CLKRST3_INDEX], BIT(6), CLK_SET_RATE_GATE);
535*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 3, 6);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
538*4882a593Smuzhiyun 			bases[CLKRST3_INDEX], BIT(7), CLK_SET_RATE_GATE);
539*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 3, 7);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* Periph6 */
542*4882a593Smuzhiyun 	clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
543*4882a593Smuzhiyun 			bases[CLKRST6_INDEX], BIT(0), CLK_SET_RATE_GATE);
544*4882a593Smuzhiyun 	PRCC_KCLK_STORE(clk, 6, 0);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	for_each_child_of_node(np, child) {
547*4882a593Smuzhiyun 		static struct clk_onecell_data clk_data;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		if (of_node_name_eq(child, "prcmu-clock")) {
550*4882a593Smuzhiyun 			clk_data.clks = prcmu_clk;
551*4882a593Smuzhiyun 			clk_data.clk_num = ARRAY_SIZE(prcmu_clk);
552*4882a593Smuzhiyun 			of_clk_add_provider(child, of_clk_src_onecell_get, &clk_data);
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 		if (of_node_name_eq(child, "prcc-periph-clock"))
555*4882a593Smuzhiyun 			of_clk_add_provider(child, ux500_twocell_get, prcc_pclk);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		if (of_node_name_eq(child, "prcc-kernel-clock"))
558*4882a593Smuzhiyun 			of_clk_add_provider(child, ux500_twocell_get, prcc_kclk);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 		if (of_node_name_eq(child, "rtc32k-clock"))
561*4882a593Smuzhiyun 			of_clk_add_provider(child, of_clk_src_simple_get, rtc_clk);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		if (of_node_name_eq(child, "smp-twd-clock"))
564*4882a593Smuzhiyun 			of_clk_add_provider(child, of_clk_src_simple_get, twd_clk);
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun CLK_OF_DECLARE(u8500_clks, "stericsson,u8500-clks", u8500_clk_init);
568