xref: /OK3568_Linux_fs/kernel/drivers/clk/uniphier/clk-uniphier-core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 Socionext Inc.
4*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "clk-uniphier.h"
15*4882a593Smuzhiyun 
uniphier_clk_register(struct device * dev,struct regmap * regmap,const struct uniphier_clk_data * data)16*4882a593Smuzhiyun static struct clk_hw *uniphier_clk_register(struct device *dev,
17*4882a593Smuzhiyun 					    struct regmap *regmap,
18*4882a593Smuzhiyun 					const struct uniphier_clk_data *data)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	switch (data->type) {
21*4882a593Smuzhiyun 	case UNIPHIER_CLK_TYPE_CPUGEAR:
22*4882a593Smuzhiyun 		return uniphier_clk_register_cpugear(dev, regmap, data->name,
23*4882a593Smuzhiyun 						     &data->data.cpugear);
24*4882a593Smuzhiyun 	case UNIPHIER_CLK_TYPE_FIXED_FACTOR:
25*4882a593Smuzhiyun 		return uniphier_clk_register_fixed_factor(dev, data->name,
26*4882a593Smuzhiyun 							  &data->data.factor);
27*4882a593Smuzhiyun 	case UNIPHIER_CLK_TYPE_FIXED_RATE:
28*4882a593Smuzhiyun 		return uniphier_clk_register_fixed_rate(dev, data->name,
29*4882a593Smuzhiyun 							&data->data.rate);
30*4882a593Smuzhiyun 	case UNIPHIER_CLK_TYPE_GATE:
31*4882a593Smuzhiyun 		return uniphier_clk_register_gate(dev, regmap, data->name,
32*4882a593Smuzhiyun 						  &data->data.gate);
33*4882a593Smuzhiyun 	case UNIPHIER_CLK_TYPE_MUX:
34*4882a593Smuzhiyun 		return uniphier_clk_register_mux(dev, regmap, data->name,
35*4882a593Smuzhiyun 						 &data->data.mux);
36*4882a593Smuzhiyun 	default:
37*4882a593Smuzhiyun 		dev_err(dev, "unsupported clock type\n");
38*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
39*4882a593Smuzhiyun 	}
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
uniphier_clk_probe(struct platform_device * pdev)42*4882a593Smuzhiyun static int uniphier_clk_probe(struct platform_device *pdev)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
45*4882a593Smuzhiyun 	struct clk_hw_onecell_data *hw_data;
46*4882a593Smuzhiyun 	const struct uniphier_clk_data *p, *data;
47*4882a593Smuzhiyun 	struct regmap *regmap;
48*4882a593Smuzhiyun 	struct device_node *parent;
49*4882a593Smuzhiyun 	int clk_num = 0;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	data = of_device_get_match_data(dev);
52*4882a593Smuzhiyun 	if (WARN_ON(!data))
53*4882a593Smuzhiyun 		return -EINVAL;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	parent = of_get_parent(dev->of_node); /* parent should be syscon node */
56*4882a593Smuzhiyun 	regmap = syscon_node_to_regmap(parent);
57*4882a593Smuzhiyun 	of_node_put(parent);
58*4882a593Smuzhiyun 	if (IS_ERR(regmap)) {
59*4882a593Smuzhiyun 		dev_err(dev, "failed to get regmap (error %ld)\n",
60*4882a593Smuzhiyun 			PTR_ERR(regmap));
61*4882a593Smuzhiyun 		return PTR_ERR(regmap);
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	for (p = data; p->name; p++)
65*4882a593Smuzhiyun 		clk_num = max(clk_num, p->idx + 1);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	hw_data = devm_kzalloc(dev, struct_size(hw_data, hws, clk_num),
68*4882a593Smuzhiyun 			GFP_KERNEL);
69*4882a593Smuzhiyun 	if (!hw_data)
70*4882a593Smuzhiyun 		return -ENOMEM;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	hw_data->num = clk_num;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* avoid returning NULL for unused idx */
75*4882a593Smuzhiyun 	while (--clk_num >= 0)
76*4882a593Smuzhiyun 		hw_data->hws[clk_num] = ERR_PTR(-EINVAL);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	for (p = data; p->name; p++) {
79*4882a593Smuzhiyun 		struct clk_hw *hw;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 		dev_dbg(dev, "register %s (index=%d)\n", p->name, p->idx);
82*4882a593Smuzhiyun 		hw = uniphier_clk_register(dev, regmap, p);
83*4882a593Smuzhiyun 		if (WARN(IS_ERR(hw), "failed to register %s", p->name))
84*4882a593Smuzhiyun 			continue;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		if (p->idx >= 0)
87*4882a593Smuzhiyun 			hw_data->hws[p->idx] = hw;
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
91*4882a593Smuzhiyun 				      hw_data);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
uniphier_clk_remove(struct platform_device * pdev)94*4882a593Smuzhiyun static int uniphier_clk_remove(struct platform_device *pdev)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	of_clk_del_provider(pdev->dev.of_node);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static const struct of_device_id uniphier_clk_match[] = {
102*4882a593Smuzhiyun 	/* System clock */
103*4882a593Smuzhiyun 	{
104*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld4-clock",
105*4882a593Smuzhiyun 		.data = uniphier_ld4_sys_clk_data,
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun 	{
108*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pro4-clock",
109*4882a593Smuzhiyun 		.data = uniphier_pro4_sys_clk_data,
110*4882a593Smuzhiyun 	},
111*4882a593Smuzhiyun 	{
112*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-sld8-clock",
113*4882a593Smuzhiyun 		.data = uniphier_sld8_sys_clk_data,
114*4882a593Smuzhiyun 	},
115*4882a593Smuzhiyun 	{
116*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pro5-clock",
117*4882a593Smuzhiyun 		.data = uniphier_pro5_sys_clk_data,
118*4882a593Smuzhiyun 	},
119*4882a593Smuzhiyun 	{
120*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs2-clock",
121*4882a593Smuzhiyun 		.data = uniphier_pxs2_sys_clk_data,
122*4882a593Smuzhiyun 	},
123*4882a593Smuzhiyun 	{
124*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld11-clock",
125*4882a593Smuzhiyun 		.data = uniphier_ld11_sys_clk_data,
126*4882a593Smuzhiyun 	},
127*4882a593Smuzhiyun 	{
128*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld20-clock",
129*4882a593Smuzhiyun 		.data = uniphier_ld20_sys_clk_data,
130*4882a593Smuzhiyun 	},
131*4882a593Smuzhiyun 	{
132*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs3-clock",
133*4882a593Smuzhiyun 		.data = uniphier_pxs3_sys_clk_data,
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun 	/* Media I/O clock, SD clock */
136*4882a593Smuzhiyun 	{
137*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld4-mio-clock",
138*4882a593Smuzhiyun 		.data = uniphier_ld4_mio_clk_data,
139*4882a593Smuzhiyun 	},
140*4882a593Smuzhiyun 	{
141*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pro4-mio-clock",
142*4882a593Smuzhiyun 		.data = uniphier_ld4_mio_clk_data,
143*4882a593Smuzhiyun 	},
144*4882a593Smuzhiyun 	{
145*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-sld8-mio-clock",
146*4882a593Smuzhiyun 		.data = uniphier_ld4_mio_clk_data,
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun 	{
149*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pro5-sd-clock",
150*4882a593Smuzhiyun 		.data = uniphier_pro5_sd_clk_data,
151*4882a593Smuzhiyun 	},
152*4882a593Smuzhiyun 	{
153*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs2-sd-clock",
154*4882a593Smuzhiyun 		.data = uniphier_pro5_sd_clk_data,
155*4882a593Smuzhiyun 	},
156*4882a593Smuzhiyun 	{
157*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld11-mio-clock",
158*4882a593Smuzhiyun 		.data = uniphier_ld4_mio_clk_data,
159*4882a593Smuzhiyun 	},
160*4882a593Smuzhiyun 	{
161*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld20-sd-clock",
162*4882a593Smuzhiyun 		.data = uniphier_pro5_sd_clk_data,
163*4882a593Smuzhiyun 	},
164*4882a593Smuzhiyun 	{
165*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs3-sd-clock",
166*4882a593Smuzhiyun 		.data = uniphier_pro5_sd_clk_data,
167*4882a593Smuzhiyun 	},
168*4882a593Smuzhiyun 	/* Peripheral clock */
169*4882a593Smuzhiyun 	{
170*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld4-peri-clock",
171*4882a593Smuzhiyun 		.data = uniphier_ld4_peri_clk_data,
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun 	{
174*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pro4-peri-clock",
175*4882a593Smuzhiyun 		.data = uniphier_pro4_peri_clk_data,
176*4882a593Smuzhiyun 	},
177*4882a593Smuzhiyun 	{
178*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-sld8-peri-clock",
179*4882a593Smuzhiyun 		.data = uniphier_ld4_peri_clk_data,
180*4882a593Smuzhiyun 	},
181*4882a593Smuzhiyun 	{
182*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pro5-peri-clock",
183*4882a593Smuzhiyun 		.data = uniphier_pro4_peri_clk_data,
184*4882a593Smuzhiyun 	},
185*4882a593Smuzhiyun 	{
186*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs2-peri-clock",
187*4882a593Smuzhiyun 		.data = uniphier_pro4_peri_clk_data,
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun 	{
190*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld11-peri-clock",
191*4882a593Smuzhiyun 		.data = uniphier_pro4_peri_clk_data,
192*4882a593Smuzhiyun 	},
193*4882a593Smuzhiyun 	{
194*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld20-peri-clock",
195*4882a593Smuzhiyun 		.data = uniphier_pro4_peri_clk_data,
196*4882a593Smuzhiyun 	},
197*4882a593Smuzhiyun 	{
198*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs3-peri-clock",
199*4882a593Smuzhiyun 		.data = uniphier_pro4_peri_clk_data,
200*4882a593Smuzhiyun 	},
201*4882a593Smuzhiyun 	{ /* sentinel */ }
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static struct platform_driver uniphier_clk_driver = {
205*4882a593Smuzhiyun 	.probe = uniphier_clk_probe,
206*4882a593Smuzhiyun 	.remove = uniphier_clk_remove,
207*4882a593Smuzhiyun 	.driver = {
208*4882a593Smuzhiyun 		.name = "uniphier-clk",
209*4882a593Smuzhiyun 		.of_match_table = uniphier_clk_match,
210*4882a593Smuzhiyun 	},
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun builtin_platform_driver(uniphier_clk_driver);
213