xref: /OK3568_Linux_fs/kernel/drivers/clk/ti/composite.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TI composite clock support
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2013 Texas Instruments, Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Tero Kristo <t-kristo@ti.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
9*4882a593Smuzhiyun  * it under the terms of the GNU General Public License version 2 as
10*4882a593Smuzhiyun  * published by the Free Software Foundation.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
14*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15*4882a593Smuzhiyun  * GNU General Public License for more details.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/clk-provider.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_address.h>
23*4882a593Smuzhiyun #include <linux/clk/ti.h>
24*4882a593Smuzhiyun #include <linux/list.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "clock.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #undef pr_fmt
29*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
30*4882a593Smuzhiyun 
ti_composite_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)31*4882a593Smuzhiyun static unsigned long ti_composite_recalc_rate(struct clk_hw *hw,
32*4882a593Smuzhiyun 					      unsigned long parent_rate)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	return ti_clk_divider_ops.recalc_rate(hw, parent_rate);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
ti_composite_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)37*4882a593Smuzhiyun static long ti_composite_round_rate(struct clk_hw *hw, unsigned long rate,
38*4882a593Smuzhiyun 				    unsigned long *prate)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	return -EINVAL;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
ti_composite_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)43*4882a593Smuzhiyun static int ti_composite_set_rate(struct clk_hw *hw, unsigned long rate,
44*4882a593Smuzhiyun 				 unsigned long parent_rate)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	return -EINVAL;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static const struct clk_ops ti_composite_divider_ops = {
50*4882a593Smuzhiyun 	.recalc_rate	= &ti_composite_recalc_rate,
51*4882a593Smuzhiyun 	.round_rate	= &ti_composite_round_rate,
52*4882a593Smuzhiyun 	.set_rate	= &ti_composite_set_rate,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const struct clk_ops ti_composite_gate_ops = {
56*4882a593Smuzhiyun 	.enable		= &omap2_dflt_clk_enable,
57*4882a593Smuzhiyun 	.disable	= &omap2_dflt_clk_disable,
58*4882a593Smuzhiyun 	.is_enabled	= &omap2_dflt_clk_is_enabled,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct component_clk {
62*4882a593Smuzhiyun 	int num_parents;
63*4882a593Smuzhiyun 	const char **parent_names;
64*4882a593Smuzhiyun 	struct device_node *node;
65*4882a593Smuzhiyun 	int type;
66*4882a593Smuzhiyun 	struct clk_hw *hw;
67*4882a593Smuzhiyun 	struct list_head link;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const char * const component_clk_types[] __initconst = {
71*4882a593Smuzhiyun 	"gate", "divider", "mux"
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static LIST_HEAD(component_clks);
75*4882a593Smuzhiyun 
_get_component_node(struct device_node * node,int i)76*4882a593Smuzhiyun static struct device_node *_get_component_node(struct device_node *node, int i)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	int rc;
79*4882a593Smuzhiyun 	struct of_phandle_args clkspec;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	rc = of_parse_phandle_with_args(node, "clocks", "#clock-cells", i,
82*4882a593Smuzhiyun 					&clkspec);
83*4882a593Smuzhiyun 	if (rc)
84*4882a593Smuzhiyun 		return NULL;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return clkspec.np;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
_lookup_component(struct device_node * node)89*4882a593Smuzhiyun static struct component_clk *_lookup_component(struct device_node *node)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct component_clk *comp;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	list_for_each_entry(comp, &component_clks, link) {
94*4882a593Smuzhiyun 		if (comp->node == node)
95*4882a593Smuzhiyun 			return comp;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 	return NULL;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun struct clk_hw_omap_comp {
101*4882a593Smuzhiyun 	struct clk_hw hw;
102*4882a593Smuzhiyun 	struct device_node *comp_nodes[CLK_COMPONENT_TYPE_MAX];
103*4882a593Smuzhiyun 	struct component_clk *comp_clks[CLK_COMPONENT_TYPE_MAX];
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
_get_hw(struct clk_hw_omap_comp * clk,int idx)106*4882a593Smuzhiyun static inline struct clk_hw *_get_hw(struct clk_hw_omap_comp *clk, int idx)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	if (!clk)
109*4882a593Smuzhiyun 		return NULL;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (!clk->comp_clks[idx])
112*4882a593Smuzhiyun 		return NULL;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return clk->comp_clks[idx]->hw;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define to_clk_hw_comp(_hw) container_of(_hw, struct clk_hw_omap_comp, hw)
118*4882a593Smuzhiyun 
_register_composite(void * user,struct device_node * node)119*4882a593Smuzhiyun static void __init _register_composite(void *user,
120*4882a593Smuzhiyun 				       struct device_node *node)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct clk_hw *hw = user;
123*4882a593Smuzhiyun 	struct clk *clk;
124*4882a593Smuzhiyun 	struct clk_hw_omap_comp *cclk = to_clk_hw_comp(hw);
125*4882a593Smuzhiyun 	struct component_clk *comp;
126*4882a593Smuzhiyun 	int num_parents = 0;
127*4882a593Smuzhiyun 	const char **parent_names = NULL;
128*4882a593Smuzhiyun 	int i;
129*4882a593Smuzhiyun 	int ret;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Check for presence of each component clock */
132*4882a593Smuzhiyun 	for (i = 0; i < CLK_COMPONENT_TYPE_MAX; i++) {
133*4882a593Smuzhiyun 		if (!cclk->comp_nodes[i])
134*4882a593Smuzhiyun 			continue;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		comp = _lookup_component(cclk->comp_nodes[i]);
137*4882a593Smuzhiyun 		if (!comp) {
138*4882a593Smuzhiyun 			pr_debug("component %s not ready for %pOFn, retry\n",
139*4882a593Smuzhiyun 				 cclk->comp_nodes[i]->name, node);
140*4882a593Smuzhiyun 			if (!ti_clk_retry_init(node, hw,
141*4882a593Smuzhiyun 					       _register_composite))
142*4882a593Smuzhiyun 				return;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 			goto cleanup;
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 		if (cclk->comp_clks[comp->type] != NULL) {
147*4882a593Smuzhiyun 			pr_err("duplicate component types for %pOFn (%s)!\n",
148*4882a593Smuzhiyun 			       node, component_clk_types[comp->type]);
149*4882a593Smuzhiyun 			goto cleanup;
150*4882a593Smuzhiyun 		}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		cclk->comp_clks[comp->type] = comp;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 		/* Mark this node as found */
155*4882a593Smuzhiyun 		cclk->comp_nodes[i] = NULL;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* All components exists, proceed with registration */
159*4882a593Smuzhiyun 	for (i = CLK_COMPONENT_TYPE_MAX - 1; i >= 0; i--) {
160*4882a593Smuzhiyun 		comp = cclk->comp_clks[i];
161*4882a593Smuzhiyun 		if (!comp)
162*4882a593Smuzhiyun 			continue;
163*4882a593Smuzhiyun 		if (comp->num_parents) {
164*4882a593Smuzhiyun 			num_parents = comp->num_parents;
165*4882a593Smuzhiyun 			parent_names = comp->parent_names;
166*4882a593Smuzhiyun 			break;
167*4882a593Smuzhiyun 		}
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (!num_parents) {
171*4882a593Smuzhiyun 		pr_err("%s: no parents found for %pOFn!\n", __func__, node);
172*4882a593Smuzhiyun 		goto cleanup;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	clk = clk_register_composite(NULL, node->name,
176*4882a593Smuzhiyun 				     parent_names, num_parents,
177*4882a593Smuzhiyun 				     _get_hw(cclk, CLK_COMPONENT_TYPE_MUX),
178*4882a593Smuzhiyun 				     &ti_clk_mux_ops,
179*4882a593Smuzhiyun 				     _get_hw(cclk, CLK_COMPONENT_TYPE_DIVIDER),
180*4882a593Smuzhiyun 				     &ti_composite_divider_ops,
181*4882a593Smuzhiyun 				     _get_hw(cclk, CLK_COMPONENT_TYPE_GATE),
182*4882a593Smuzhiyun 				     &ti_composite_gate_ops, 0);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (!IS_ERR(clk)) {
185*4882a593Smuzhiyun 		ret = ti_clk_add_alias(NULL, clk, node->name);
186*4882a593Smuzhiyun 		if (ret) {
187*4882a593Smuzhiyun 			clk_unregister(clk);
188*4882a593Smuzhiyun 			goto cleanup;
189*4882a593Smuzhiyun 		}
190*4882a593Smuzhiyun 		of_clk_add_provider(node, of_clk_src_simple_get, clk);
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun cleanup:
194*4882a593Smuzhiyun 	/* Free component clock list entries */
195*4882a593Smuzhiyun 	for (i = 0; i < CLK_COMPONENT_TYPE_MAX; i++) {
196*4882a593Smuzhiyun 		if (!cclk->comp_clks[i])
197*4882a593Smuzhiyun 			continue;
198*4882a593Smuzhiyun 		list_del(&cclk->comp_clks[i]->link);
199*4882a593Smuzhiyun 		kfree(cclk->comp_clks[i]->parent_names);
200*4882a593Smuzhiyun 		kfree(cclk->comp_clks[i]);
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	kfree(cclk);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
of_ti_composite_clk_setup(struct device_node * node)206*4882a593Smuzhiyun static void __init of_ti_composite_clk_setup(struct device_node *node)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	unsigned int num_clks;
209*4882a593Smuzhiyun 	int i;
210*4882a593Smuzhiyun 	struct clk_hw_omap_comp *cclk;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* Number of component clocks to be put inside this clock */
213*4882a593Smuzhiyun 	num_clks = of_clk_get_parent_count(node);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (!num_clks) {
216*4882a593Smuzhiyun 		pr_err("composite clk %pOFn must have component(s)\n", node);
217*4882a593Smuzhiyun 		return;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	cclk = kzalloc(sizeof(*cclk), GFP_KERNEL);
221*4882a593Smuzhiyun 	if (!cclk)
222*4882a593Smuzhiyun 		return;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Get device node pointers for each component clock */
225*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++)
226*4882a593Smuzhiyun 		cclk->comp_nodes[i] = _get_component_node(node, i);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	_register_composite(&cclk->hw, node);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun CLK_OF_DECLARE(ti_composite_clock, "ti,composite-clock",
231*4882a593Smuzhiyun 	       of_ti_composite_clk_setup);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /**
234*4882a593Smuzhiyun  * ti_clk_add_component - add a component clock to the pool
235*4882a593Smuzhiyun  * @node: device node of the component clock
236*4882a593Smuzhiyun  * @hw: hardware clock definition for the component clock
237*4882a593Smuzhiyun  * @type: type of the component clock
238*4882a593Smuzhiyun  *
239*4882a593Smuzhiyun  * Adds a component clock to the list of available components, so that
240*4882a593Smuzhiyun  * it can be registered by a composite clock.
241*4882a593Smuzhiyun  */
ti_clk_add_component(struct device_node * node,struct clk_hw * hw,int type)242*4882a593Smuzhiyun int __init ti_clk_add_component(struct device_node *node, struct clk_hw *hw,
243*4882a593Smuzhiyun 				int type)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	unsigned int num_parents;
246*4882a593Smuzhiyun 	const char **parent_names;
247*4882a593Smuzhiyun 	struct component_clk *clk;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	num_parents = of_clk_get_parent_count(node);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (!num_parents) {
252*4882a593Smuzhiyun 		pr_err("component-clock %pOFn must have parent(s)\n", node);
253*4882a593Smuzhiyun 		return -EINVAL;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	parent_names = kzalloc((sizeof(char *) * num_parents), GFP_KERNEL);
257*4882a593Smuzhiyun 	if (!parent_names)
258*4882a593Smuzhiyun 		return -ENOMEM;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	of_clk_parent_fill(node, parent_names, num_parents);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	clk = kzalloc(sizeof(*clk), GFP_KERNEL);
263*4882a593Smuzhiyun 	if (!clk) {
264*4882a593Smuzhiyun 		kfree(parent_names);
265*4882a593Smuzhiyun 		return -ENOMEM;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	clk->num_parents = num_parents;
269*4882a593Smuzhiyun 	clk->parent_names = parent_names;
270*4882a593Smuzhiyun 	clk->hw = hw;
271*4882a593Smuzhiyun 	clk->node = node;
272*4882a593Smuzhiyun 	clk->type = type;
273*4882a593Smuzhiyun 	list_add(&clk->link, &component_clks);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return 0;
276*4882a593Smuzhiyun }
277