xref: /OK3568_Linux_fs/kernel/drivers/clk/ti/clock.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TI Clock driver internal definitions
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014 Texas Instruments, Inc
5*4882a593Smuzhiyun  *     Tero Kristo (t-kristo@ti.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
13*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*4882a593Smuzhiyun  * GNU General Public License for more details.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #ifndef __DRIVERS_CLK_TI_CLOCK__
17*4882a593Smuzhiyun #define __DRIVERS_CLK_TI_CLOCK__
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct clk_omap_divider {
20*4882a593Smuzhiyun 	struct clk_hw		hw;
21*4882a593Smuzhiyun 	struct clk_omap_reg	reg;
22*4882a593Smuzhiyun 	u8			shift;
23*4882a593Smuzhiyun 	u8			flags;
24*4882a593Smuzhiyun 	s8			latch;
25*4882a593Smuzhiyun 	u16			min;
26*4882a593Smuzhiyun 	u16			max;
27*4882a593Smuzhiyun 	u16			mask;
28*4882a593Smuzhiyun 	const struct clk_div_table	*table;
29*4882a593Smuzhiyun 	u32		context;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define to_clk_omap_divider(_hw) container_of(_hw, struct clk_omap_divider, hw)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct clk_omap_mux {
35*4882a593Smuzhiyun 	struct clk_hw		hw;
36*4882a593Smuzhiyun 	struct clk_omap_reg	reg;
37*4882a593Smuzhiyun 	u32			*table;
38*4882a593Smuzhiyun 	u32			mask;
39*4882a593Smuzhiyun 	u8			shift;
40*4882a593Smuzhiyun 	s8			latch;
41*4882a593Smuzhiyun 	u8			flags;
42*4882a593Smuzhiyun 	u8			saved_parent;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define to_clk_omap_mux(_hw) container_of(_hw, struct clk_omap_mux, hw)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun enum {
48*4882a593Smuzhiyun 	TI_CLK_FIXED,
49*4882a593Smuzhiyun 	TI_CLK_MUX,
50*4882a593Smuzhiyun 	TI_CLK_DIVIDER,
51*4882a593Smuzhiyun 	TI_CLK_COMPOSITE,
52*4882a593Smuzhiyun 	TI_CLK_FIXED_FACTOR,
53*4882a593Smuzhiyun 	TI_CLK_GATE,
54*4882a593Smuzhiyun 	TI_CLK_DPLL,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Global flags */
58*4882a593Smuzhiyun #define CLKF_INDEX_POWER_OF_TWO		(1 << 0)
59*4882a593Smuzhiyun #define CLKF_INDEX_STARTS_AT_ONE	(1 << 1)
60*4882a593Smuzhiyun #define CLKF_SET_RATE_PARENT		(1 << 2)
61*4882a593Smuzhiyun #define CLKF_OMAP3			(1 << 3)
62*4882a593Smuzhiyun #define CLKF_AM35XX			(1 << 4)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* Gate flags */
65*4882a593Smuzhiyun #define CLKF_SET_BIT_TO_DISABLE		(1 << 5)
66*4882a593Smuzhiyun #define CLKF_INTERFACE			(1 << 6)
67*4882a593Smuzhiyun #define CLKF_SSI			(1 << 7)
68*4882a593Smuzhiyun #define CLKF_DSS			(1 << 8)
69*4882a593Smuzhiyun #define CLKF_HSOTGUSB			(1 << 9)
70*4882a593Smuzhiyun #define CLKF_WAIT			(1 << 10)
71*4882a593Smuzhiyun #define CLKF_NO_WAIT			(1 << 11)
72*4882a593Smuzhiyun #define CLKF_HSDIV			(1 << 12)
73*4882a593Smuzhiyun #define CLKF_CLKDM			(1 << 13)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* DPLL flags */
76*4882a593Smuzhiyun #define CLKF_LOW_POWER_STOP		(1 << 5)
77*4882a593Smuzhiyun #define CLKF_LOCK			(1 << 6)
78*4882a593Smuzhiyun #define CLKF_LOW_POWER_BYPASS		(1 << 7)
79*4882a593Smuzhiyun #define CLKF_PER			(1 << 8)
80*4882a593Smuzhiyun #define CLKF_CORE			(1 << 9)
81*4882a593Smuzhiyun #define CLKF_J_TYPE			(1 << 10)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* CLKCTRL flags */
84*4882a593Smuzhiyun #define CLKF_SW_SUP			BIT(5)
85*4882a593Smuzhiyun #define CLKF_HW_SUP			BIT(6)
86*4882a593Smuzhiyun #define CLKF_NO_IDLEST			BIT(7)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define CLKF_SOC_MASK			GENMASK(11, 8)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define CLKF_SOC_NONSEC			BIT(8)
91*4882a593Smuzhiyun #define CLKF_SOC_DRA72			BIT(9)
92*4882a593Smuzhiyun #define CLKF_SOC_DRA74			BIT(10)
93*4882a593Smuzhiyun #define CLKF_SOC_DRA76			BIT(11)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define CLK(dev, con, ck)		\
96*4882a593Smuzhiyun 	{				\
97*4882a593Smuzhiyun 		.lk = {			\
98*4882a593Smuzhiyun 			.dev_id = dev,	\
99*4882a593Smuzhiyun 			.con_id = con,	\
100*4882a593Smuzhiyun 		},			\
101*4882a593Smuzhiyun 		.clk = ck,		\
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct ti_clk {
105*4882a593Smuzhiyun 	const char *name;
106*4882a593Smuzhiyun 	const char *clkdm_name;
107*4882a593Smuzhiyun 	int type;
108*4882a593Smuzhiyun 	void *data;
109*4882a593Smuzhiyun 	struct ti_clk *patch;
110*4882a593Smuzhiyun 	struct clk *clk;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun struct ti_clk_mux {
114*4882a593Smuzhiyun 	u8 bit_shift;
115*4882a593Smuzhiyun 	int num_parents;
116*4882a593Smuzhiyun 	u16 reg;
117*4882a593Smuzhiyun 	u8 module;
118*4882a593Smuzhiyun 	const char * const *parents;
119*4882a593Smuzhiyun 	u16 flags;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun struct ti_clk_divider {
123*4882a593Smuzhiyun 	const char *parent;
124*4882a593Smuzhiyun 	u8 bit_shift;
125*4882a593Smuzhiyun 	u16 max_div;
126*4882a593Smuzhiyun 	u16 reg;
127*4882a593Smuzhiyun 	u8 module;
128*4882a593Smuzhiyun 	int *dividers;
129*4882a593Smuzhiyun 	int num_dividers;
130*4882a593Smuzhiyun 	u16 flags;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun struct ti_clk_gate {
134*4882a593Smuzhiyun 	const char *parent;
135*4882a593Smuzhiyun 	u8 bit_shift;
136*4882a593Smuzhiyun 	u16 reg;
137*4882a593Smuzhiyun 	u8 module;
138*4882a593Smuzhiyun 	u16 flags;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* Composite clock component types */
142*4882a593Smuzhiyun enum {
143*4882a593Smuzhiyun 	CLK_COMPONENT_TYPE_GATE = 0,
144*4882a593Smuzhiyun 	CLK_COMPONENT_TYPE_DIVIDER,
145*4882a593Smuzhiyun 	CLK_COMPONENT_TYPE_MUX,
146*4882a593Smuzhiyun 	CLK_COMPONENT_TYPE_MAX,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /**
150*4882a593Smuzhiyun  * struct ti_dt_clk - OMAP DT clock alias declarations
151*4882a593Smuzhiyun  * @lk: clock lookup definition
152*4882a593Smuzhiyun  * @node_name: clock DT node to map to
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun struct ti_dt_clk {
155*4882a593Smuzhiyun 	struct clk_lookup		lk;
156*4882a593Smuzhiyun 	char				*node_name;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define DT_CLK(dev, con, name)		\
160*4882a593Smuzhiyun 	{				\
161*4882a593Smuzhiyun 		.lk = {			\
162*4882a593Smuzhiyun 			.dev_id = dev,	\
163*4882a593Smuzhiyun 			.con_id = con,	\
164*4882a593Smuzhiyun 		},			\
165*4882a593Smuzhiyun 		.node_name = name,	\
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* CLKCTRL type definitions */
169*4882a593Smuzhiyun struct omap_clkctrl_div_data {
170*4882a593Smuzhiyun 	const int *dividers;
171*4882a593Smuzhiyun 	int max_div;
172*4882a593Smuzhiyun 	u32 flags;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun struct omap_clkctrl_bit_data {
176*4882a593Smuzhiyun 	u8 bit;
177*4882a593Smuzhiyun 	u8 type;
178*4882a593Smuzhiyun 	const char * const *parents;
179*4882a593Smuzhiyun 	const void *data;
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct omap_clkctrl_reg_data {
183*4882a593Smuzhiyun 	u16 offset;
184*4882a593Smuzhiyun 	const struct omap_clkctrl_bit_data *bit_data;
185*4882a593Smuzhiyun 	u16 flags;
186*4882a593Smuzhiyun 	const char *parent;
187*4882a593Smuzhiyun 	const char *clkdm_name;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun struct omap_clkctrl_data {
191*4882a593Smuzhiyun 	u32 addr;
192*4882a593Smuzhiyun 	const struct omap_clkctrl_reg_data *regs;
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun extern const struct omap_clkctrl_data omap4_clkctrl_data[];
196*4882a593Smuzhiyun extern const struct omap_clkctrl_data omap5_clkctrl_data[];
197*4882a593Smuzhiyun extern const struct omap_clkctrl_data dra7_clkctrl_data[];
198*4882a593Smuzhiyun extern const struct omap_clkctrl_data dra7_clkctrl_compat_data[];
199*4882a593Smuzhiyun extern struct ti_dt_clk dra7xx_compat_clks[];
200*4882a593Smuzhiyun extern const struct omap_clkctrl_data am3_clkctrl_data[];
201*4882a593Smuzhiyun extern const struct omap_clkctrl_data am3_clkctrl_compat_data[];
202*4882a593Smuzhiyun extern struct ti_dt_clk am33xx_compat_clks[];
203*4882a593Smuzhiyun extern const struct omap_clkctrl_data am4_clkctrl_data[];
204*4882a593Smuzhiyun extern const struct omap_clkctrl_data am4_clkctrl_compat_data[];
205*4882a593Smuzhiyun extern struct ti_dt_clk am43xx_compat_clks[];
206*4882a593Smuzhiyun extern const struct omap_clkctrl_data am438x_clkctrl_data[];
207*4882a593Smuzhiyun extern const struct omap_clkctrl_data am438x_clkctrl_compat_data[];
208*4882a593Smuzhiyun extern const struct omap_clkctrl_data dm814_clkctrl_data[];
209*4882a593Smuzhiyun extern const struct omap_clkctrl_data dm816_clkctrl_data[];
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun typedef void (*ti_of_clk_init_cb_t)(void *, struct device_node *);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun struct clk *ti_clk_register(struct device *dev, struct clk_hw *hw,
214*4882a593Smuzhiyun 			    const char *con);
215*4882a593Smuzhiyun struct clk *ti_clk_register_omap_hw(struct device *dev, struct clk_hw *hw,
216*4882a593Smuzhiyun 				    const char *con);
217*4882a593Smuzhiyun int ti_clk_add_alias(struct device *dev, struct clk *clk, const char *con);
218*4882a593Smuzhiyun void ti_clk_add_aliases(void);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun void ti_clk_latch(struct clk_omap_reg *reg, s8 shift);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun struct clk_hw *ti_clk_build_component_mux(struct ti_clk_mux *setup);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun int ti_clk_parse_divider_data(int *div_table, int num_dividers, int max_div,
225*4882a593Smuzhiyun 			      u8 flags, struct clk_omap_divider *div);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun int ti_clk_get_reg_addr(struct device_node *node, int index,
228*4882a593Smuzhiyun 			struct clk_omap_reg *reg);
229*4882a593Smuzhiyun void ti_dt_clocks_register(struct ti_dt_clk *oclks);
230*4882a593Smuzhiyun int ti_clk_retry_init(struct device_node *node, void *user,
231*4882a593Smuzhiyun 		      ti_of_clk_init_cb_t func);
232*4882a593Smuzhiyun int ti_clk_add_component(struct device_node *node, struct clk_hw *hw, int type);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun int of_ti_clk_autoidle_setup(struct device_node *node);
235*4882a593Smuzhiyun void omap2_clk_enable_init_clocks(const char **clk_names, u8 num_clocks);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_omap3_dpll;
238*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_omap4_dpllmx;
239*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_wait;
240*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_iclk;
241*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_iclk_wait;
242*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_omap2430_i2chs_wait;
243*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_omap3430es2_dss_usbhost_wait;
244*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_hsotgusb_wait;
245*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_dss_usbhost_wait;
246*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_ssi_wait;
247*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_module_wait;
248*4882a593Smuzhiyun extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_wait;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun extern const struct clk_ops ti_clk_divider_ops;
251*4882a593Smuzhiyun extern const struct clk_ops ti_clk_mux_ops;
252*4882a593Smuzhiyun extern const struct clk_ops omap_gate_clk_ops;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun extern struct ti_clk_features ti_clk_features;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun int omap2_init_clk_clkdm(struct clk_hw *hw);
257*4882a593Smuzhiyun int omap2_clkops_enable_clkdm(struct clk_hw *hw);
258*4882a593Smuzhiyun void omap2_clkops_disable_clkdm(struct clk_hw *hw);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun int omap2_dflt_clk_enable(struct clk_hw *hw);
261*4882a593Smuzhiyun void omap2_dflt_clk_disable(struct clk_hw *hw);
262*4882a593Smuzhiyun int omap2_dflt_clk_is_enabled(struct clk_hw *hw);
263*4882a593Smuzhiyun void omap2_clk_dflt_find_companion(struct clk_hw_omap *clk,
264*4882a593Smuzhiyun 				   struct clk_omap_reg *other_reg,
265*4882a593Smuzhiyun 				   u8 *other_bit);
266*4882a593Smuzhiyun void omap2_clk_dflt_find_idlest(struct clk_hw_omap *clk,
267*4882a593Smuzhiyun 				struct clk_omap_reg *idlest_reg,
268*4882a593Smuzhiyun 				u8 *idlest_bit, u8 *idlest_val);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun void omap2_clkt_iclk_allow_idle(struct clk_hw_omap *clk);
271*4882a593Smuzhiyun void omap2_clkt_iclk_deny_idle(struct clk_hw_omap *clk);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun u8 omap2_init_dpll_parent(struct clk_hw *hw);
274*4882a593Smuzhiyun int omap3_noncore_dpll_enable(struct clk_hw *hw);
275*4882a593Smuzhiyun void omap3_noncore_dpll_disable(struct clk_hw *hw);
276*4882a593Smuzhiyun int omap3_noncore_dpll_set_parent(struct clk_hw *hw, u8 index);
277*4882a593Smuzhiyun int omap3_noncore_dpll_set_rate(struct clk_hw *hw, unsigned long rate,
278*4882a593Smuzhiyun 				unsigned long parent_rate);
279*4882a593Smuzhiyun int omap3_noncore_dpll_set_rate_and_parent(struct clk_hw *hw,
280*4882a593Smuzhiyun 					   unsigned long rate,
281*4882a593Smuzhiyun 					   unsigned long parent_rate,
282*4882a593Smuzhiyun 					   u8 index);
283*4882a593Smuzhiyun int omap3_noncore_dpll_determine_rate(struct clk_hw *hw,
284*4882a593Smuzhiyun 				      struct clk_rate_request *req);
285*4882a593Smuzhiyun long omap2_dpll_round_rate(struct clk_hw *hw, unsigned long target_rate,
286*4882a593Smuzhiyun 			   unsigned long *parent_rate);
287*4882a593Smuzhiyun unsigned long omap3_clkoutx2_recalc(struct clk_hw *hw,
288*4882a593Smuzhiyun 				    unsigned long parent_rate);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun  * OMAP3_DPLL5_FREQ_FOR_USBHOST: USBHOST and USBTLL are the only clocks
292*4882a593Smuzhiyun  * that are sourced by DPLL5, and both of these require this clock
293*4882a593Smuzhiyun  * to be at 120 MHz for proper operation.
294*4882a593Smuzhiyun  */
295*4882a593Smuzhiyun #define OMAP3_DPLL5_FREQ_FOR_USBHOST	120000000
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun unsigned long omap3_dpll_recalc(struct clk_hw *hw, unsigned long parent_rate);
298*4882a593Smuzhiyun int omap3_dpll4_set_rate(struct clk_hw *clk, unsigned long rate,
299*4882a593Smuzhiyun 			 unsigned long parent_rate);
300*4882a593Smuzhiyun int omap3_dpll4_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
301*4882a593Smuzhiyun 				    unsigned long parent_rate, u8 index);
302*4882a593Smuzhiyun int omap3_dpll5_set_rate(struct clk_hw *hw, unsigned long rate,
303*4882a593Smuzhiyun 			 unsigned long parent_rate);
304*4882a593Smuzhiyun void omap3_clk_lock_dpll5(void);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun unsigned long omap4_dpll_regm4xen_recalc(struct clk_hw *hw,
307*4882a593Smuzhiyun 					 unsigned long parent_rate);
308*4882a593Smuzhiyun long omap4_dpll_regm4xen_round_rate(struct clk_hw *hw,
309*4882a593Smuzhiyun 				    unsigned long target_rate,
310*4882a593Smuzhiyun 				    unsigned long *parent_rate);
311*4882a593Smuzhiyun int omap4_dpll_regm4xen_determine_rate(struct clk_hw *hw,
312*4882a593Smuzhiyun 				       struct clk_rate_request *req);
313*4882a593Smuzhiyun int omap2_clk_for_each(int (*fn)(struct clk_hw_omap *hw));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun extern struct ti_clk_ll_ops *ti_clk_ll_ops;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #endif
318