xref: /OK3568_Linux_fs/kernel/drivers/clk/ti/clk-816x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
3*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
4*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
7*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
8*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9*4882a593Smuzhiyun  * GNU General Public License for more details.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/list.h>
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/clk/ti.h>
16*4882a593Smuzhiyun #include <dt-bindings/clock/dm816.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "clock.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dm816_default_clkctrl_regs[] __initconst = {
21*4882a593Smuzhiyun 	{ DM816_USB_OTG_HS_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk6_ck" },
22*4882a593Smuzhiyun 	{ 0 },
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dm816_alwon_clkctrl_regs[] __initconst = {
26*4882a593Smuzhiyun 	{ DM816_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk10_ck" },
27*4882a593Smuzhiyun 	{ DM816_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk10_ck" },
28*4882a593Smuzhiyun 	{ DM816_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk10_ck" },
29*4882a593Smuzhiyun 	{ DM816_GPIO1_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk6_ck" },
30*4882a593Smuzhiyun 	{ DM816_GPIO2_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk6_ck" },
31*4882a593Smuzhiyun 	{ DM816_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk10_ck" },
32*4882a593Smuzhiyun 	{ DM816_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk10_ck" },
33*4882a593Smuzhiyun 	{ DM816_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck" },
34*4882a593Smuzhiyun 	{ DM816_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" },
35*4882a593Smuzhiyun 	{ DM816_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" },
36*4882a593Smuzhiyun 	{ DM816_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" },
37*4882a593Smuzhiyun 	{ DM816_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" },
38*4882a593Smuzhiyun 	{ DM816_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" },
39*4882a593Smuzhiyun 	{ DM816_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" },
40*4882a593Smuzhiyun 	{ DM816_WD_TIMER_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "sysclk18_ck" },
41*4882a593Smuzhiyun 	{ DM816_MCSPI1_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk10_ck" },
42*4882a593Smuzhiyun 	{ DM816_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk6_ck" },
43*4882a593Smuzhiyun 	{ DM816_SPINBOX_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk6_ck" },
44*4882a593Smuzhiyun 	{ DM816_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk10_ck" },
45*4882a593Smuzhiyun 	{ DM816_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk6_ck" },
46*4882a593Smuzhiyun 	{ DM816_DAVINCI_MDIO_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "sysclk24_ck" },
47*4882a593Smuzhiyun 	{ DM816_EMAC1_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "sysclk24_ck" },
48*4882a593Smuzhiyun 	{ DM816_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk2_ck" },
49*4882a593Smuzhiyun 	{ DM816_RTC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "sysclk18_ck" },
50*4882a593Smuzhiyun 	{ DM816_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk4_ck" },
51*4882a593Smuzhiyun 	{ DM816_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk4_ck" },
52*4882a593Smuzhiyun 	{ DM816_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk4_ck" },
53*4882a593Smuzhiyun 	{ DM816_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk4_ck" },
54*4882a593Smuzhiyun 	{ DM816_TPTC3_CLKCTRL, NULL, CLKF_SW_SUP, "sysclk4_ck" },
55*4882a593Smuzhiyun 	{ 0 },
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun const struct omap_clkctrl_data dm816_clkctrl_data[] __initconst = {
59*4882a593Smuzhiyun 	{ 0x48180500, dm816_default_clkctrl_regs },
60*4882a593Smuzhiyun 	{ 0x48181400, dm816_alwon_clkctrl_regs },
61*4882a593Smuzhiyun 	{ 0 },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static struct ti_dt_clk dm816x_clks[] = {
65*4882a593Smuzhiyun 	DT_CLK(NULL, "sys_clkin", "sys_clkin_ck"),
66*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"),
67*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_32k_ck", "sysclk18_ck"),
68*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_ext_ck", "tclkin_ck"),
69*4882a593Smuzhiyun 	{ .node_name = NULL },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const char *enable_init_clks[] = {
73*4882a593Smuzhiyun 	"ddr_pll_clk1",
74*4882a593Smuzhiyun 	"ddr_pll_clk2",
75*4882a593Smuzhiyun 	"ddr_pll_clk3",
76*4882a593Smuzhiyun 	"sysclk6_ck",
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
dm816x_dt_clk_init(void)79*4882a593Smuzhiyun int __init dm816x_dt_clk_init(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	ti_dt_clocks_register(dm816x_clks);
82*4882a593Smuzhiyun 	omap2_clk_disable_autoidle_all();
83*4882a593Smuzhiyun 	ti_clk_add_aliases();
84*4882a593Smuzhiyun 	omap2_clk_enable_init_clocks(enable_init_clks,
85*4882a593Smuzhiyun 				     ARRAY_SIZE(enable_init_clks));
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	return 0;
88*4882a593Smuzhiyun }
89