xref: /OK3568_Linux_fs/kernel/drivers/clk/ti/clk-7xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DRA7 Clock init
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Texas Instruments, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Tero Kristo (t-kristo@ti.com)
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clkdev.h>
14*4882a593Smuzhiyun #include <linux/clk/ti.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/dra7.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "clock.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define DRA7_DPLL_GMAC_DEFFREQ				1000000000
20*4882a593Smuzhiyun #define DRA7_DPLL_USB_DEFFREQ				960000000
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_mpu_clkctrl_regs[] __initconst = {
23*4882a593Smuzhiyun 	{ DRA7_MPU_MPU_CLKCTRL, NULL, 0, "dpll_mpu_m2_ck" },
24*4882a593Smuzhiyun 	{ 0 },
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_dsp1_clkctrl_regs[] __initconst = {
28*4882a593Smuzhiyun 	{ DRA7_DSP1_MMU0_DSP1_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_dsp_m2_ck" },
29*4882a593Smuzhiyun 	{ 0 },
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static const char * const dra7_ipu1_gfclk_mux_parents[] __initconst = {
33*4882a593Smuzhiyun 	"dpll_abe_m2x2_ck",
34*4882a593Smuzhiyun 	"dpll_core_h22x2_ck",
35*4882a593Smuzhiyun 	NULL,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mmu_ipu1_bit_data[] __initconst = {
39*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_ipu1_gfclk_mux_parents, NULL },
40*4882a593Smuzhiyun 	{ 0 },
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_ipu1_clkctrl_regs[] __initconst = {
44*4882a593Smuzhiyun 	{ DRA7_IPU1_MMU_IPU1_CLKCTRL, dra7_mmu_ipu1_bit_data, CLKF_HW_SUP | CLKF_NO_IDLEST, "ipu1-clkctrl:0000:24" },
45*4882a593Smuzhiyun 	{ 0 },
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static const char * const dra7_mcasp1_aux_gfclk_mux_parents[] __initconst = {
49*4882a593Smuzhiyun 	"per_abe_x1_gfclk2_div",
50*4882a593Smuzhiyun 	"video1_clk2_div",
51*4882a593Smuzhiyun 	"video2_clk2_div",
52*4882a593Smuzhiyun 	"hdmi_clk2_div",
53*4882a593Smuzhiyun 	NULL,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const char * const dra7_mcasp1_ahclkx_mux_parents[] __initconst = {
57*4882a593Smuzhiyun 	"abe_24m_fclk",
58*4882a593Smuzhiyun 	"abe_sys_clk_div",
59*4882a593Smuzhiyun 	"func_24m_clk",
60*4882a593Smuzhiyun 	"atl_clkin3_ck",
61*4882a593Smuzhiyun 	"atl_clkin2_ck",
62*4882a593Smuzhiyun 	"atl_clkin1_ck",
63*4882a593Smuzhiyun 	"atl_clkin0_ck",
64*4882a593Smuzhiyun 	"sys_clkin2",
65*4882a593Smuzhiyun 	"ref_clkin0_ck",
66*4882a593Smuzhiyun 	"ref_clkin1_ck",
67*4882a593Smuzhiyun 	"ref_clkin2_ck",
68*4882a593Smuzhiyun 	"ref_clkin3_ck",
69*4882a593Smuzhiyun 	"mlb_clk",
70*4882a593Smuzhiyun 	"mlbp_clk",
71*4882a593Smuzhiyun 	NULL,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mcasp1_bit_data[] __initconst = {
75*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
76*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
77*4882a593Smuzhiyun 	{ 28, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
78*4882a593Smuzhiyun 	{ 0 },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const char * const dra7_timer5_gfclk_mux_parents[] __initconst = {
82*4882a593Smuzhiyun 	"timer_sys_clk_div",
83*4882a593Smuzhiyun 	"sys_32k_ck",
84*4882a593Smuzhiyun 	"sys_clkin2",
85*4882a593Smuzhiyun 	"ref_clkin0_ck",
86*4882a593Smuzhiyun 	"ref_clkin1_ck",
87*4882a593Smuzhiyun 	"ref_clkin2_ck",
88*4882a593Smuzhiyun 	"ref_clkin3_ck",
89*4882a593Smuzhiyun 	"abe_giclk_div",
90*4882a593Smuzhiyun 	"video1_div_clk",
91*4882a593Smuzhiyun 	"video2_div_clk",
92*4882a593Smuzhiyun 	"hdmi_div_clk",
93*4882a593Smuzhiyun 	"clkoutmux0_clk_mux",
94*4882a593Smuzhiyun 	NULL,
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer5_bit_data[] __initconst = {
98*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
99*4882a593Smuzhiyun 	{ 0 },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer6_bit_data[] __initconst = {
103*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
104*4882a593Smuzhiyun 	{ 0 },
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer7_bit_data[] __initconst = {
108*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
109*4882a593Smuzhiyun 	{ 0 },
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer8_bit_data[] __initconst = {
113*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
114*4882a593Smuzhiyun 	{ 0 },
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const char * const dra7_uart6_gfclk_mux_parents[] __initconst = {
118*4882a593Smuzhiyun 	"func_48m_fclk",
119*4882a593Smuzhiyun 	"dpll_per_m2x2_ck",
120*4882a593Smuzhiyun 	NULL,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart6_bit_data[] __initconst = {
124*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
125*4882a593Smuzhiyun 	{ 0 },
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_ipu_clkctrl_regs[] __initconst = {
129*4882a593Smuzhiyun 	{ DRA7_IPU_MCASP1_CLKCTRL, dra7_mcasp1_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0000:22" },
130*4882a593Smuzhiyun 	{ DRA7_IPU_TIMER5_CLKCTRL, dra7_timer5_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0008:24" },
131*4882a593Smuzhiyun 	{ DRA7_IPU_TIMER6_CLKCTRL, dra7_timer6_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0010:24" },
132*4882a593Smuzhiyun 	{ DRA7_IPU_TIMER7_CLKCTRL, dra7_timer7_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0018:24" },
133*4882a593Smuzhiyun 	{ DRA7_IPU_TIMER8_CLKCTRL, dra7_timer8_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0020:24" },
134*4882a593Smuzhiyun 	{ DRA7_IPU_I2C5_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
135*4882a593Smuzhiyun 	{ DRA7_IPU_UART6_CLKCTRL, dra7_uart6_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0030:24" },
136*4882a593Smuzhiyun 	{ 0 },
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_dsp2_clkctrl_regs[] __initconst = {
140*4882a593Smuzhiyun 	{ DRA7_DSP2_MMU0_DSP2_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_dsp_m2_ck" },
141*4882a593Smuzhiyun 	{ 0 },
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_rtc_clkctrl_regs[] __initconst = {
145*4882a593Smuzhiyun 	{ DRA7_RTC_RTCSS_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
146*4882a593Smuzhiyun 	{ 0 },
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const char * const dra7_cam_gfclk_mux_parents[] __initconst = {
150*4882a593Smuzhiyun 	"l3_iclk_div",
151*4882a593Smuzhiyun 	"core_iss_main_clk",
152*4882a593Smuzhiyun 	NULL,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_cam_bit_data[] __initconst = {
156*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_cam_gfclk_mux_parents, NULL },
157*4882a593Smuzhiyun 	{ 0 },
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_cam_clkctrl_regs[] __initconst = {
161*4882a593Smuzhiyun 	{ DRA7_CAM_VIP1_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
162*4882a593Smuzhiyun 	{ DRA7_CAM_VIP2_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
163*4882a593Smuzhiyun 	{ DRA7_CAM_VIP3_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
164*4882a593Smuzhiyun 	{ 0 },
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_vpe_clkctrl_regs[] __initconst = {
168*4882a593Smuzhiyun 	{ DRA7_VPE_VPE_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_core_h23x2_ck" },
169*4882a593Smuzhiyun 	{ 0 },
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_coreaon_clkctrl_regs[] __initconst = {
173*4882a593Smuzhiyun 	{ DRA7_COREAON_SMARTREFLEX_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "wkupaon_iclk_mux" },
174*4882a593Smuzhiyun 	{ DRA7_COREAON_SMARTREFLEX_CORE_CLKCTRL, NULL, CLKF_SW_SUP, "wkupaon_iclk_mux" },
175*4882a593Smuzhiyun 	{ 0 },
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_l3main1_clkctrl_regs[] __initconst = {
179*4882a593Smuzhiyun 	{ DRA7_L3MAIN1_L3_MAIN_1_CLKCTRL, NULL, 0, "l3_iclk_div" },
180*4882a593Smuzhiyun 	{ DRA7_L3MAIN1_GPMC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
181*4882a593Smuzhiyun 	{ DRA7_L3MAIN1_TPCC_CLKCTRL, NULL, 0, "l3_iclk_div" },
182*4882a593Smuzhiyun 	{ DRA7_L3MAIN1_TPTC0_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
183*4882a593Smuzhiyun 	{ DRA7_L3MAIN1_TPTC1_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
184*4882a593Smuzhiyun 	{ DRA7_L3MAIN1_VCP1_CLKCTRL, NULL, 0, "l3_iclk_div" },
185*4882a593Smuzhiyun 	{ DRA7_L3MAIN1_VCP2_CLKCTRL, NULL, 0, "l3_iclk_div" },
186*4882a593Smuzhiyun 	{ 0 },
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_ipu2_clkctrl_regs[] __initconst = {
190*4882a593Smuzhiyun 	{ DRA7_IPU2_MMU_IPU2_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_core_h22x2_ck" },
191*4882a593Smuzhiyun 	{ 0 },
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_dma_clkctrl_regs[] __initconst = {
195*4882a593Smuzhiyun 	{ DRA7_DMA_DMA_SYSTEM_CLKCTRL, NULL, 0, "l3_iclk_div" },
196*4882a593Smuzhiyun 	{ 0 },
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_emif_clkctrl_regs[] __initconst = {
200*4882a593Smuzhiyun 	{ DRA7_EMIF_DMM_CLKCTRL, NULL, 0, "l3_iclk_div" },
201*4882a593Smuzhiyun 	{ 0 },
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static const char * const dra7_atl_dpll_clk_mux_parents[] __initconst = {
205*4882a593Smuzhiyun 	"sys_32k_ck",
206*4882a593Smuzhiyun 	"video1_clkin_ck",
207*4882a593Smuzhiyun 	"video2_clkin_ck",
208*4882a593Smuzhiyun 	"hdmi_clkin_ck",
209*4882a593Smuzhiyun 	NULL,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const char * const dra7_atl_gfclk_mux_parents[] __initconst = {
213*4882a593Smuzhiyun 	"l3_iclk_div",
214*4882a593Smuzhiyun 	"dpll_abe_m2_ck",
215*4882a593Smuzhiyun 	"atl-clkctrl:0000:24",
216*4882a593Smuzhiyun 	NULL,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_atl_bit_data[] __initconst = {
220*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_atl_dpll_clk_mux_parents, NULL },
221*4882a593Smuzhiyun 	{ 26, TI_CLK_MUX, dra7_atl_gfclk_mux_parents, NULL },
222*4882a593Smuzhiyun 	{ 0 },
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_atl_clkctrl_regs[] __initconst = {
226*4882a593Smuzhiyun 	{ DRA7_ATL_ATL_CLKCTRL, dra7_atl_bit_data, CLKF_SW_SUP, "atl-clkctrl:0000:26" },
227*4882a593Smuzhiyun 	{ 0 },
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_l4cfg_clkctrl_regs[] __initconst = {
231*4882a593Smuzhiyun 	{ DRA7_L4CFG_L4_CFG_CLKCTRL, NULL, 0, "l3_iclk_div" },
232*4882a593Smuzhiyun 	{ DRA7_L4CFG_SPINLOCK_CLKCTRL, NULL, 0, "l3_iclk_div" },
233*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX1_CLKCTRL, NULL, 0, "l3_iclk_div" },
234*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX2_CLKCTRL, NULL, 0, "l3_iclk_div" },
235*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX3_CLKCTRL, NULL, 0, "l3_iclk_div" },
236*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX4_CLKCTRL, NULL, 0, "l3_iclk_div" },
237*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX5_CLKCTRL, NULL, 0, "l3_iclk_div" },
238*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX6_CLKCTRL, NULL, 0, "l3_iclk_div" },
239*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX7_CLKCTRL, NULL, 0, "l3_iclk_div" },
240*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX8_CLKCTRL, NULL, 0, "l3_iclk_div" },
241*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX9_CLKCTRL, NULL, 0, "l3_iclk_div" },
242*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX10_CLKCTRL, NULL, 0, "l3_iclk_div" },
243*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX11_CLKCTRL, NULL, 0, "l3_iclk_div" },
244*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX12_CLKCTRL, NULL, 0, "l3_iclk_div" },
245*4882a593Smuzhiyun 	{ DRA7_L4CFG_MAILBOX13_CLKCTRL, NULL, 0, "l3_iclk_div" },
246*4882a593Smuzhiyun 	{ 0 },
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_l3instr_clkctrl_regs[] __initconst = {
250*4882a593Smuzhiyun 	{ DRA7_L3INSTR_L3_MAIN_2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
251*4882a593Smuzhiyun 	{ DRA7_L3INSTR_L3_INSTR_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
252*4882a593Smuzhiyun 	{ 0 },
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const char * const dra7_dss_dss_clk_parents[] __initconst = {
256*4882a593Smuzhiyun 	"dpll_per_h12x2_ck",
257*4882a593Smuzhiyun 	NULL,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const char * const dra7_dss_48mhz_clk_parents[] __initconst = {
261*4882a593Smuzhiyun 	"func_48m_fclk",
262*4882a593Smuzhiyun 	NULL,
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static const char * const dra7_dss_hdmi_clk_parents[] __initconst = {
266*4882a593Smuzhiyun 	"hdmi_dpll_clk_mux",
267*4882a593Smuzhiyun 	NULL,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static const char * const dra7_dss_32khz_clk_parents[] __initconst = {
271*4882a593Smuzhiyun 	"sys_32k_ck",
272*4882a593Smuzhiyun 	NULL,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static const char * const dra7_dss_video1_clk_parents[] __initconst = {
276*4882a593Smuzhiyun 	"video1_dpll_clk_mux",
277*4882a593Smuzhiyun 	NULL,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static const char * const dra7_dss_video2_clk_parents[] __initconst = {
281*4882a593Smuzhiyun 	"video2_dpll_clk_mux",
282*4882a593Smuzhiyun 	NULL,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_dss_core_bit_data[] __initconst = {
286*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_dss_clk_parents, NULL },
287*4882a593Smuzhiyun 	{ 9, TI_CLK_GATE, dra7_dss_48mhz_clk_parents, NULL },
288*4882a593Smuzhiyun 	{ 10, TI_CLK_GATE, dra7_dss_hdmi_clk_parents, NULL },
289*4882a593Smuzhiyun 	{ 11, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
290*4882a593Smuzhiyun 	{ 12, TI_CLK_GATE, dra7_dss_video1_clk_parents, NULL },
291*4882a593Smuzhiyun 	{ 13, TI_CLK_GATE, dra7_dss_video2_clk_parents, NULL },
292*4882a593Smuzhiyun 	{ 0 },
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_dss_clkctrl_regs[] __initconst = {
296*4882a593Smuzhiyun 	{ DRA7_DSS_DSS_CORE_CLKCTRL, dra7_dss_core_bit_data, CLKF_SW_SUP, "dss-clkctrl:0000:8" },
297*4882a593Smuzhiyun 	{ DRA7_DSS_BB2D_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_h24x2_ck" },
298*4882a593Smuzhiyun 	{ 0 },
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static const char * const dra7_gpu_core_mux_parents[] __initconst = {
302*4882a593Smuzhiyun 	"dpll_core_h14x2_ck",
303*4882a593Smuzhiyun 	"dpll_per_h14x2_ck",
304*4882a593Smuzhiyun 	"dpll_gpu_m2_ck",
305*4882a593Smuzhiyun 	NULL,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static const char * const dra7_gpu_hyd_mux_parents[] __initconst = {
309*4882a593Smuzhiyun 	"dpll_core_h14x2_ck",
310*4882a593Smuzhiyun 	"dpll_per_h14x2_ck",
311*4882a593Smuzhiyun 	"dpll_gpu_m2_ck",
312*4882a593Smuzhiyun 	NULL,
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpu_core_bit_data[] __initconst = {
316*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_gpu_core_mux_parents, NULL, },
317*4882a593Smuzhiyun 	{ 26, TI_CLK_MUX, dra7_gpu_hyd_mux_parents, NULL, },
318*4882a593Smuzhiyun 	{ 0 },
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_gpu_clkctrl_regs[] __initconst = {
322*4882a593Smuzhiyun 	{ DRA7_GPU_CLKCTRL, dra7_gpu_core_bit_data, CLKF_SW_SUP, "gpu-clkctrl:0000:24", },
323*4882a593Smuzhiyun 	{ 0 },
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const char * const dra7_mmc1_fclk_mux_parents[] __initconst = {
327*4882a593Smuzhiyun 	"func_128m_clk",
328*4882a593Smuzhiyun 	"dpll_per_m2x2_ck",
329*4882a593Smuzhiyun 	NULL,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const char * const dra7_mmc1_fclk_div_parents[] __initconst = {
333*4882a593Smuzhiyun 	"l3init-clkctrl:0008:24",
334*4882a593Smuzhiyun 	NULL,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun static const struct omap_clkctrl_div_data dra7_mmc1_fclk_div_data __initconst = {
338*4882a593Smuzhiyun 	.max_div = 4,
339*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mmc1_bit_data[] __initconst = {
343*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
344*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mmc1_fclk_mux_parents, NULL },
345*4882a593Smuzhiyun 	{ 25, TI_CLK_DIVIDER, dra7_mmc1_fclk_div_parents, &dra7_mmc1_fclk_div_data },
346*4882a593Smuzhiyun 	{ 0 },
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const char * const dra7_mmc2_fclk_div_parents[] __initconst = {
350*4882a593Smuzhiyun 	"l3init-clkctrl:0010:24",
351*4882a593Smuzhiyun 	NULL,
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct omap_clkctrl_div_data dra7_mmc2_fclk_div_data __initconst = {
355*4882a593Smuzhiyun 	.max_div = 4,
356*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mmc2_bit_data[] __initconst = {
360*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
361*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mmc1_fclk_mux_parents, NULL },
362*4882a593Smuzhiyun 	{ 25, TI_CLK_DIVIDER, dra7_mmc2_fclk_div_parents, &dra7_mmc2_fclk_div_data },
363*4882a593Smuzhiyun 	{ 0 },
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const char * const dra7_usb_otg_ss2_refclk960m_parents[] __initconst = {
367*4882a593Smuzhiyun 	"l3init_960m_gfclk",
368*4882a593Smuzhiyun 	NULL,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_usb_otg_ss2_bit_data[] __initconst = {
372*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_usb_otg_ss2_refclk960m_parents, NULL },
373*4882a593Smuzhiyun 	{ 0 },
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static const char * const dra7_sata_ref_clk_parents[] __initconst = {
377*4882a593Smuzhiyun 	"sys_clkin1",
378*4882a593Smuzhiyun 	NULL,
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_sata_bit_data[] __initconst = {
382*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_sata_ref_clk_parents, NULL },
383*4882a593Smuzhiyun 	{ 0 },
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_usb_otg_ss1_bit_data[] __initconst = {
387*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_usb_otg_ss2_refclk960m_parents, NULL },
388*4882a593Smuzhiyun 	{ 0 },
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_l3init_clkctrl_regs[] __initconst = {
392*4882a593Smuzhiyun 	{ DRA7_L3INIT_MMC1_CLKCTRL, dra7_mmc1_bit_data, CLKF_SW_SUP, "l3init-clkctrl:0008:25" },
393*4882a593Smuzhiyun 	{ DRA7_L3INIT_MMC2_CLKCTRL, dra7_mmc2_bit_data, CLKF_SW_SUP, "l3init-clkctrl:0010:25" },
394*4882a593Smuzhiyun 	{ DRA7_L3INIT_USB_OTG_SS2_CLKCTRL, dra7_usb_otg_ss2_bit_data, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
395*4882a593Smuzhiyun 	{ DRA7_L3INIT_USB_OTG_SS3_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
396*4882a593Smuzhiyun 	{ DRA7_L3INIT_USB_OTG_SS4_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_DRA74 | CLKF_SOC_DRA76, "dpll_core_h13x2_ck" },
397*4882a593Smuzhiyun 	{ DRA7_L3INIT_SATA_CLKCTRL, dra7_sata_bit_data, CLKF_SW_SUP, "func_48m_fclk" },
398*4882a593Smuzhiyun 	{ DRA7_L3INIT_OCP2SCP1_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
399*4882a593Smuzhiyun 	{ DRA7_L3INIT_OCP2SCP3_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
400*4882a593Smuzhiyun 	{ DRA7_L3INIT_USB_OTG_SS1_CLKCTRL, dra7_usb_otg_ss1_bit_data, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
401*4882a593Smuzhiyun 	{ 0 },
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun static const char * const dra7_optfclk_pciephy1_clk_parents[] __initconst = {
405*4882a593Smuzhiyun 	"apll_pcie_ck",
406*4882a593Smuzhiyun 	NULL,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static const char * const dra7_optfclk_pciephy1_div_clk_parents[] __initconst = {
410*4882a593Smuzhiyun 	"optfclk_pciephy_div",
411*4882a593Smuzhiyun 	NULL,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_pcie1_bit_data[] __initconst = {
415*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
416*4882a593Smuzhiyun 	{ 9, TI_CLK_GATE, dra7_optfclk_pciephy1_clk_parents, NULL },
417*4882a593Smuzhiyun 	{ 10, TI_CLK_GATE, dra7_optfclk_pciephy1_div_clk_parents, NULL },
418*4882a593Smuzhiyun 	{ 0 },
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_pcie2_bit_data[] __initconst = {
422*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
423*4882a593Smuzhiyun 	{ 9, TI_CLK_GATE, dra7_optfclk_pciephy1_clk_parents, NULL },
424*4882a593Smuzhiyun 	{ 10, TI_CLK_GATE, dra7_optfclk_pciephy1_div_clk_parents, NULL },
425*4882a593Smuzhiyun 	{ 0 },
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_pcie_clkctrl_regs[] __initconst = {
429*4882a593Smuzhiyun 	{ DRA7_PCIE_PCIE1_CLKCTRL, dra7_pcie1_bit_data, CLKF_SW_SUP, "l4_root_clk_div" },
430*4882a593Smuzhiyun 	{ DRA7_PCIE_PCIE2_CLKCTRL, dra7_pcie2_bit_data, CLKF_SW_SUP, "l4_root_clk_div" },
431*4882a593Smuzhiyun 	{ 0 },
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static const char * const dra7_rmii_50mhz_clk_mux_parents[] __initconst = {
435*4882a593Smuzhiyun 	"dpll_gmac_h11x2_ck",
436*4882a593Smuzhiyun 	"rmii_clk_ck",
437*4882a593Smuzhiyun 	NULL,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static const char * const dra7_gmac_rft_clk_mux_parents[] __initconst = {
441*4882a593Smuzhiyun 	"video1_clkin_ck",
442*4882a593Smuzhiyun 	"video2_clkin_ck",
443*4882a593Smuzhiyun 	"dpll_abe_m2_ck",
444*4882a593Smuzhiyun 	"hdmi_clkin_ck",
445*4882a593Smuzhiyun 	"l3_iclk_div",
446*4882a593Smuzhiyun 	NULL,
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gmac_bit_data[] __initconst = {
450*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_rmii_50mhz_clk_mux_parents, NULL },
451*4882a593Smuzhiyun 	{ 25, TI_CLK_MUX, dra7_gmac_rft_clk_mux_parents, NULL },
452*4882a593Smuzhiyun 	{ 0 },
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_gmac_clkctrl_regs[] __initconst = {
456*4882a593Smuzhiyun 	{ DRA7_GMAC_GMAC_CLKCTRL, dra7_gmac_bit_data, CLKF_SW_SUP, "gmac_main_clk" },
457*4882a593Smuzhiyun 	{ 0 },
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static const char * const dra7_timer10_gfclk_mux_parents[] __initconst = {
461*4882a593Smuzhiyun 	"timer_sys_clk_div",
462*4882a593Smuzhiyun 	"sys_32k_ck",
463*4882a593Smuzhiyun 	"sys_clkin2",
464*4882a593Smuzhiyun 	"ref_clkin0_ck",
465*4882a593Smuzhiyun 	"ref_clkin1_ck",
466*4882a593Smuzhiyun 	"ref_clkin2_ck",
467*4882a593Smuzhiyun 	"ref_clkin3_ck",
468*4882a593Smuzhiyun 	"abe_giclk_div",
469*4882a593Smuzhiyun 	"video1_div_clk",
470*4882a593Smuzhiyun 	"video2_div_clk",
471*4882a593Smuzhiyun 	"hdmi_div_clk",
472*4882a593Smuzhiyun 	NULL,
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer10_bit_data[] __initconst = {
476*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
477*4882a593Smuzhiyun 	{ 0 },
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer11_bit_data[] __initconst = {
481*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
482*4882a593Smuzhiyun 	{ 0 },
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer2_bit_data[] __initconst = {
486*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
487*4882a593Smuzhiyun 	{ 0 },
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer3_bit_data[] __initconst = {
491*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
492*4882a593Smuzhiyun 	{ 0 },
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer4_bit_data[] __initconst = {
496*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
497*4882a593Smuzhiyun 	{ 0 },
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer9_bit_data[] __initconst = {
501*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
502*4882a593Smuzhiyun 	{ 0 },
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpio2_bit_data[] __initconst = {
506*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
507*4882a593Smuzhiyun 	{ 0 },
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpio3_bit_data[] __initconst = {
511*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
512*4882a593Smuzhiyun 	{ 0 },
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpio4_bit_data[] __initconst = {
516*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
517*4882a593Smuzhiyun 	{ 0 },
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpio5_bit_data[] __initconst = {
521*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
522*4882a593Smuzhiyun 	{ 0 },
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpio6_bit_data[] __initconst = {
526*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
527*4882a593Smuzhiyun 	{ 0 },
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpio7_bit_data[] __initconst = {
531*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
532*4882a593Smuzhiyun 	{ 0 },
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpio8_bit_data[] __initconst = {
536*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
537*4882a593Smuzhiyun 	{ 0 },
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun static const char * const dra7_mmc3_gfclk_div_parents[] __initconst = {
541*4882a593Smuzhiyun 	"l4per-clkctrl:00f8:24",
542*4882a593Smuzhiyun 	NULL,
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun static const struct omap_clkctrl_div_data dra7_mmc3_gfclk_div_data __initconst = {
546*4882a593Smuzhiyun 	.max_div = 4,
547*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mmc3_bit_data[] __initconst = {
551*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
552*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
553*4882a593Smuzhiyun 	{ 25, TI_CLK_DIVIDER, dra7_mmc3_gfclk_div_parents, &dra7_mmc3_gfclk_div_data },
554*4882a593Smuzhiyun 	{ 0 },
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static const char * const dra7_mmc4_gfclk_div_parents[] __initconst = {
558*4882a593Smuzhiyun 	"l4per-clkctrl:0100:24",
559*4882a593Smuzhiyun 	NULL,
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun static const struct omap_clkctrl_div_data dra7_mmc4_gfclk_div_data __initconst = {
563*4882a593Smuzhiyun 	.max_div = 4,
564*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mmc4_bit_data[] __initconst = {
568*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
569*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
570*4882a593Smuzhiyun 	{ 25, TI_CLK_DIVIDER, dra7_mmc4_gfclk_div_parents, &dra7_mmc4_gfclk_div_data },
571*4882a593Smuzhiyun 	{ 0 },
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart1_bit_data[] __initconst = {
575*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
576*4882a593Smuzhiyun 	{ 0 },
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart2_bit_data[] __initconst = {
580*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
581*4882a593Smuzhiyun 	{ 0 },
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart3_bit_data[] __initconst = {
585*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
586*4882a593Smuzhiyun 	{ 0 },
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart4_bit_data[] __initconst = {
590*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
591*4882a593Smuzhiyun 	{ 0 },
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart5_bit_data[] __initconst = {
595*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
596*4882a593Smuzhiyun 	{ 0 },
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_l4per_clkctrl_regs[] __initconst = {
600*4882a593Smuzhiyun 	{ DRA7_L4PER_TIMER10_CLKCTRL, dra7_timer10_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0000:24" },
601*4882a593Smuzhiyun 	{ DRA7_L4PER_TIMER11_CLKCTRL, dra7_timer11_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0008:24" },
602*4882a593Smuzhiyun 	{ DRA7_L4PER_TIMER2_CLKCTRL, dra7_timer2_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0010:24" },
603*4882a593Smuzhiyun 	{ DRA7_L4PER_TIMER3_CLKCTRL, dra7_timer3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0018:24" },
604*4882a593Smuzhiyun 	{ DRA7_L4PER_TIMER4_CLKCTRL, dra7_timer4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0020:24" },
605*4882a593Smuzhiyun 	{ DRA7_L4PER_TIMER9_CLKCTRL, dra7_timer9_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0028:24" },
606*4882a593Smuzhiyun 	{ DRA7_L4PER_ELM_CLKCTRL, NULL, 0, "l3_iclk_div" },
607*4882a593Smuzhiyun 	{ DRA7_L4PER_GPIO2_CLKCTRL, dra7_gpio2_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
608*4882a593Smuzhiyun 	{ DRA7_L4PER_GPIO3_CLKCTRL, dra7_gpio3_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
609*4882a593Smuzhiyun 	{ DRA7_L4PER_GPIO4_CLKCTRL, dra7_gpio4_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
610*4882a593Smuzhiyun 	{ DRA7_L4PER_GPIO5_CLKCTRL, dra7_gpio5_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
611*4882a593Smuzhiyun 	{ DRA7_L4PER_GPIO6_CLKCTRL, dra7_gpio6_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
612*4882a593Smuzhiyun 	{ DRA7_L4PER_HDQ1W_CLKCTRL, NULL, CLKF_SW_SUP, "func_12m_fclk" },
613*4882a593Smuzhiyun 	{ DRA7_L4PER_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
614*4882a593Smuzhiyun 	{ DRA7_L4PER_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
615*4882a593Smuzhiyun 	{ DRA7_L4PER_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
616*4882a593Smuzhiyun 	{ DRA7_L4PER_I2C4_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
617*4882a593Smuzhiyun 	{ DRA7_L4PER_L4_PER1_CLKCTRL, NULL, 0, "l3_iclk_div" },
618*4882a593Smuzhiyun 	{ DRA7_L4PER_MCSPI1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
619*4882a593Smuzhiyun 	{ DRA7_L4PER_MCSPI2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
620*4882a593Smuzhiyun 	{ DRA7_L4PER_MCSPI3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
621*4882a593Smuzhiyun 	{ DRA7_L4PER_MCSPI4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
622*4882a593Smuzhiyun 	{ DRA7_L4PER_GPIO7_CLKCTRL, dra7_gpio7_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
623*4882a593Smuzhiyun 	{ DRA7_L4PER_GPIO8_CLKCTRL, dra7_gpio8_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
624*4882a593Smuzhiyun 	{ DRA7_L4PER_MMC3_CLKCTRL, dra7_mmc3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:00f8:25" },
625*4882a593Smuzhiyun 	{ DRA7_L4PER_MMC4_CLKCTRL, dra7_mmc4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0100:25" },
626*4882a593Smuzhiyun 	{ DRA7_L4PER_UART1_CLKCTRL, dra7_uart1_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0118:24" },
627*4882a593Smuzhiyun 	{ DRA7_L4PER_UART2_CLKCTRL, dra7_uart2_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0120:24" },
628*4882a593Smuzhiyun 	{ DRA7_L4PER_UART3_CLKCTRL, dra7_uart3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0128:24" },
629*4882a593Smuzhiyun 	{ DRA7_L4PER_UART4_CLKCTRL, dra7_uart4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0130:24" },
630*4882a593Smuzhiyun 	{ DRA7_L4PER_UART5_CLKCTRL, dra7_uart5_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0148:24" },
631*4882a593Smuzhiyun 	{ 0 },
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_l4sec_clkctrl_regs[] __initconst = {
635*4882a593Smuzhiyun 	{ DRA7_L4SEC_AES1_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
636*4882a593Smuzhiyun 	{ DRA7_L4SEC_AES2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
637*4882a593Smuzhiyun 	{ DRA7_L4SEC_DES_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
638*4882a593Smuzhiyun 	{ DRA7_L4SEC_RNG_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "l4_root_clk_div" },
639*4882a593Smuzhiyun 	{ DRA7_L4SEC_SHAM_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
640*4882a593Smuzhiyun 	{ DRA7_L4SEC_SHAM2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
641*4882a593Smuzhiyun 	{ 0 },
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static const char * const dra7_qspi_gfclk_mux_parents[] __initconst = {
645*4882a593Smuzhiyun 	"func_128m_clk",
646*4882a593Smuzhiyun 	"dpll_per_h13x2_ck",
647*4882a593Smuzhiyun 	NULL,
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static const char * const dra7_qspi_gfclk_div_parents[] __initconst = {
651*4882a593Smuzhiyun 	"l4per2-clkctrl:012c:24",
652*4882a593Smuzhiyun 	NULL,
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun static const struct omap_clkctrl_div_data dra7_qspi_gfclk_div_data __initconst = {
656*4882a593Smuzhiyun 	.max_div = 4,
657*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_qspi_bit_data[] __initconst = {
661*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_qspi_gfclk_mux_parents, NULL },
662*4882a593Smuzhiyun 	{ 25, TI_CLK_DIVIDER, dra7_qspi_gfclk_div_parents, &dra7_qspi_gfclk_div_data },
663*4882a593Smuzhiyun 	{ 0 },
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mcasp2_bit_data[] __initconst = {
667*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
668*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
669*4882a593Smuzhiyun 	{ 28, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
670*4882a593Smuzhiyun 	{ 0 },
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mcasp3_bit_data[] __initconst = {
674*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
675*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
676*4882a593Smuzhiyun 	{ 0 },
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mcasp5_bit_data[] __initconst = {
680*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
681*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
682*4882a593Smuzhiyun 	{ 0 },
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mcasp8_bit_data[] __initconst = {
686*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
687*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
688*4882a593Smuzhiyun 	{ 0 },
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mcasp4_bit_data[] __initconst = {
692*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
693*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
694*4882a593Smuzhiyun 	{ 0 },
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart7_bit_data[] __initconst = {
698*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
699*4882a593Smuzhiyun 	{ 0 },
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart8_bit_data[] __initconst = {
703*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
704*4882a593Smuzhiyun 	{ 0 },
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart9_bit_data[] __initconst = {
708*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
709*4882a593Smuzhiyun 	{ 0 },
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mcasp6_bit_data[] __initconst = {
713*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
714*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
715*4882a593Smuzhiyun 	{ 0 },
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_mcasp7_bit_data[] __initconst = {
719*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
720*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
721*4882a593Smuzhiyun 	{ 0 },
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_l4per2_clkctrl_regs[] __initconst = {
725*4882a593Smuzhiyun 	{ DRA7_L4PER2_L4_PER2_CLKCTRL, NULL, 0, "l3_iclk_div" },
726*4882a593Smuzhiyun 	{ DRA7_L4PER2_PRUSS1_CLKCTRL, NULL, CLKF_SW_SUP, "" },
727*4882a593Smuzhiyun 	{ DRA7_L4PER2_PRUSS2_CLKCTRL, NULL, CLKF_SW_SUP, "" },
728*4882a593Smuzhiyun 	{ DRA7_L4PER2_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
729*4882a593Smuzhiyun 	{ DRA7_L4PER2_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
730*4882a593Smuzhiyun 	{ DRA7_L4PER2_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
731*4882a593Smuzhiyun 	{ DRA7_L4PER2_QSPI_CLKCTRL, dra7_qspi_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:012c:25" },
732*4882a593Smuzhiyun 	{ DRA7_L4PER2_MCASP2_CLKCTRL, dra7_mcasp2_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:0154:22" },
733*4882a593Smuzhiyun 	{ DRA7_L4PER2_MCASP3_CLKCTRL, dra7_mcasp3_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:015c:22" },
734*4882a593Smuzhiyun 	{ DRA7_L4PER2_MCASP5_CLKCTRL, dra7_mcasp5_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:016c:22" },
735*4882a593Smuzhiyun 	{ DRA7_L4PER2_MCASP8_CLKCTRL, dra7_mcasp8_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:0184:22" },
736*4882a593Smuzhiyun 	{ DRA7_L4PER2_MCASP4_CLKCTRL, dra7_mcasp4_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:018c:22" },
737*4882a593Smuzhiyun 	{ DRA7_L4PER2_UART7_CLKCTRL, dra7_uart7_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01c4:24" },
738*4882a593Smuzhiyun 	{ DRA7_L4PER2_UART8_CLKCTRL, dra7_uart8_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01d4:24" },
739*4882a593Smuzhiyun 	{ DRA7_L4PER2_UART9_CLKCTRL, dra7_uart9_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01dc:24" },
740*4882a593Smuzhiyun 	{ DRA7_L4PER2_DCAN2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin1" },
741*4882a593Smuzhiyun 	{ DRA7_L4PER2_MCASP6_CLKCTRL, dra7_mcasp6_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01f8:22" },
742*4882a593Smuzhiyun 	{ DRA7_L4PER2_MCASP7_CLKCTRL, dra7_mcasp7_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01fc:22" },
743*4882a593Smuzhiyun 	{ 0 },
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer13_bit_data[] __initconst = {
747*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
748*4882a593Smuzhiyun 	{ 0 },
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer14_bit_data[] __initconst = {
752*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
753*4882a593Smuzhiyun 	{ 0 },
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer15_bit_data[] __initconst = {
757*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
758*4882a593Smuzhiyun 	{ 0 },
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer16_bit_data[] __initconst = {
762*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
763*4882a593Smuzhiyun 	{ 0 },
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_l4per3_clkctrl_regs[] __initconst = {
767*4882a593Smuzhiyun 	{ DRA7_L4PER3_L4_PER3_CLKCTRL, NULL, 0, "l3_iclk_div" },
768*4882a593Smuzhiyun 	{ DRA7_L4PER3_TIMER13_CLKCTRL, dra7_timer13_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00b4:24" },
769*4882a593Smuzhiyun 	{ DRA7_L4PER3_TIMER14_CLKCTRL, dra7_timer14_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00bc:24" },
770*4882a593Smuzhiyun 	{ DRA7_L4PER3_TIMER15_CLKCTRL, dra7_timer15_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00c4:24" },
771*4882a593Smuzhiyun 	{ DRA7_L4PER3_TIMER16_CLKCTRL, dra7_timer16_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:011c:24" },
772*4882a593Smuzhiyun 	{ 0 },
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_gpio1_bit_data[] __initconst = {
776*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
777*4882a593Smuzhiyun 	{ 0 },
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_timer1_bit_data[] __initconst = {
781*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
782*4882a593Smuzhiyun 	{ 0 },
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_uart10_bit_data[] __initconst = {
786*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
787*4882a593Smuzhiyun 	{ 0 },
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun static const char * const dra7_dcan1_sys_clk_mux_parents[] __initconst = {
791*4882a593Smuzhiyun 	"sys_clkin1",
792*4882a593Smuzhiyun 	"sys_clkin2",
793*4882a593Smuzhiyun 	NULL,
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data dra7_dcan1_bit_data[] __initconst = {
797*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, dra7_dcan1_sys_clk_mux_parents, NULL },
798*4882a593Smuzhiyun 	{ 0 },
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data dra7_wkupaon_clkctrl_regs[] __initconst = {
802*4882a593Smuzhiyun 	{ DRA7_WKUPAON_L4_WKUP_CLKCTRL, NULL, 0, "wkupaon_iclk_mux" },
803*4882a593Smuzhiyun 	{ DRA7_WKUPAON_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
804*4882a593Smuzhiyun 	{ DRA7_WKUPAON_GPIO1_CLKCTRL, dra7_gpio1_bit_data, CLKF_HW_SUP, "wkupaon_iclk_mux" },
805*4882a593Smuzhiyun 	{ DRA7_WKUPAON_TIMER1_CLKCTRL, dra7_timer1_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0020:24" },
806*4882a593Smuzhiyun 	{ DRA7_WKUPAON_TIMER12_CLKCTRL, NULL, CLKF_SOC_NONSEC, "secure_32k_clk_src_ck" },
807*4882a593Smuzhiyun 	{ DRA7_WKUPAON_COUNTER_32K_CLKCTRL, NULL, 0, "wkupaon_iclk_mux" },
808*4882a593Smuzhiyun 	{ DRA7_WKUPAON_UART10_CLKCTRL, dra7_uart10_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0060:24" },
809*4882a593Smuzhiyun 	{ DRA7_WKUPAON_DCAN1_CLKCTRL, dra7_dcan1_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0068:24" },
810*4882a593Smuzhiyun 	{ DRA7_WKUPAON_ADC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SOC_DRA76, "mcan_clk" },
811*4882a593Smuzhiyun 	{ 0 },
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun const struct omap_clkctrl_data dra7_clkctrl_data[] __initconst = {
815*4882a593Smuzhiyun 	{ 0x4a005320, dra7_mpu_clkctrl_regs },
816*4882a593Smuzhiyun 	{ 0x4a005420, dra7_dsp1_clkctrl_regs },
817*4882a593Smuzhiyun 	{ 0x4a005520, dra7_ipu1_clkctrl_regs },
818*4882a593Smuzhiyun 	{ 0x4a005550, dra7_ipu_clkctrl_regs },
819*4882a593Smuzhiyun 	{ 0x4a005620, dra7_dsp2_clkctrl_regs },
820*4882a593Smuzhiyun 	{ 0x4a005720, dra7_rtc_clkctrl_regs },
821*4882a593Smuzhiyun 	{ 0x4a005760, dra7_vpe_clkctrl_regs },
822*4882a593Smuzhiyun 	{ 0x4a008620, dra7_coreaon_clkctrl_regs },
823*4882a593Smuzhiyun 	{ 0x4a008720, dra7_l3main1_clkctrl_regs },
824*4882a593Smuzhiyun 	{ 0x4a008920, dra7_ipu2_clkctrl_regs },
825*4882a593Smuzhiyun 	{ 0x4a008a20, dra7_dma_clkctrl_regs },
826*4882a593Smuzhiyun 	{ 0x4a008b20, dra7_emif_clkctrl_regs },
827*4882a593Smuzhiyun 	{ 0x4a008c00, dra7_atl_clkctrl_regs },
828*4882a593Smuzhiyun 	{ 0x4a008d20, dra7_l4cfg_clkctrl_regs },
829*4882a593Smuzhiyun 	{ 0x4a008e20, dra7_l3instr_clkctrl_regs },
830*4882a593Smuzhiyun 	{ 0x4a009020, dra7_cam_clkctrl_regs },
831*4882a593Smuzhiyun 	{ 0x4a009120, dra7_dss_clkctrl_regs },
832*4882a593Smuzhiyun 	{ 0x4a009220, dra7_gpu_clkctrl_regs },
833*4882a593Smuzhiyun 	{ 0x4a009320, dra7_l3init_clkctrl_regs },
834*4882a593Smuzhiyun 	{ 0x4a0093b0, dra7_pcie_clkctrl_regs },
835*4882a593Smuzhiyun 	{ 0x4a0093d0, dra7_gmac_clkctrl_regs },
836*4882a593Smuzhiyun 	{ 0x4a009728, dra7_l4per_clkctrl_regs },
837*4882a593Smuzhiyun 	{ 0x4a0098a0, dra7_l4sec_clkctrl_regs },
838*4882a593Smuzhiyun 	{ 0x4a00970c, dra7_l4per2_clkctrl_regs },
839*4882a593Smuzhiyun 	{ 0x4a009714, dra7_l4per3_clkctrl_regs },
840*4882a593Smuzhiyun 	{ 0x4ae07820, dra7_wkupaon_clkctrl_regs },
841*4882a593Smuzhiyun 	{ 0 },
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun static struct ti_dt_clk dra7xx_clks[] = {
845*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_32k_ck", "sys_32k_ck"),
846*4882a593Smuzhiyun 	DT_CLK(NULL, "sys_clkin_ck", "timer_sys_clk_div"),
847*4882a593Smuzhiyun 	DT_CLK(NULL, "sys_clkin", "sys_clkin1"),
848*4882a593Smuzhiyun 	DT_CLK(NULL, "atl_dpll_clk_mux", "atl-clkctrl:0000:24"),
849*4882a593Smuzhiyun 	DT_CLK(NULL, "atl_gfclk_mux", "atl-clkctrl:0000:26"),
850*4882a593Smuzhiyun 	DT_CLK(NULL, "dcan1_sys_clk_mux", "wkupaon-clkctrl:0068:24"),
851*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_32khz_clk", "dss-clkctrl:0000:11"),
852*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_48mhz_clk", "dss-clkctrl:0000:9"),
853*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_dss_clk", "dss-clkctrl:0000:8"),
854*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_hdmi_clk", "dss-clkctrl:0000:10"),
855*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_video1_clk", "dss-clkctrl:0000:12"),
856*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_video2_clk", "dss-clkctrl:0000:13"),
857*4882a593Smuzhiyun 	DT_CLK(NULL, "gmac_rft_clk_mux", "gmac-clkctrl:0000:25"),
858*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio1_dbclk", "wkupaon-clkctrl:0018:8"),
859*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio2_dbclk", "l4per-clkctrl:0038:8"),
860*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio3_dbclk", "l4per-clkctrl:0040:8"),
861*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio4_dbclk", "l4per-clkctrl:0048:8"),
862*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio5_dbclk", "l4per-clkctrl:0050:8"),
863*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio6_dbclk", "l4per-clkctrl:0058:8"),
864*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio7_dbclk", "l4per-clkctrl:00e8:8"),
865*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio8_dbclk", "l4per-clkctrl:00f0:8"),
866*4882a593Smuzhiyun 	DT_CLK(NULL, "ipu1_gfclk_mux", "ipu1-clkctrl:0000:24"),
867*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp1_ahclkr_mux", "ipu-clkctrl:0000:28"),
868*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp1_ahclkx_mux", "ipu-clkctrl:0000:24"),
869*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp1_aux_gfclk_mux", "ipu-clkctrl:0000:22"),
870*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp2_ahclkr_mux", "l4per2-clkctrl:0154:28"),
871*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp2_ahclkx_mux", "l4per2-clkctrl:0154:24"),
872*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp2_aux_gfclk_mux", "l4per2-clkctrl:0154:22"),
873*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp3_ahclkx_mux", "l4per2-clkctrl:015c:24"),
874*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp3_aux_gfclk_mux", "l4per2-clkctrl:015c:22"),
875*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp4_ahclkx_mux", "l4per2-clkctrl:018c:24"),
876*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp4_aux_gfclk_mux", "l4per2-clkctrl:018c:22"),
877*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp5_ahclkx_mux", "l4per2-clkctrl:016c:24"),
878*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp5_aux_gfclk_mux", "l4per2-clkctrl:016c:22"),
879*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp6_ahclkx_mux", "l4per2-clkctrl:01f8:24"),
880*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp6_aux_gfclk_mux", "l4per2-clkctrl:01f8:22"),
881*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp7_ahclkx_mux", "l4per2-clkctrl:01fc:24"),
882*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp7_aux_gfclk_mux", "l4per2-clkctrl:01fc:22"),
883*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp8_ahclkx_mux", "l4per2-clkctrl:0184:24"),
884*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp8_aux_gfclk_mux", "l4per2-clkctrl:0184:22"),
885*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc1_clk32k", "l3init-clkctrl:0008:8"),
886*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc1_fclk_div", "l3init-clkctrl:0008:25"),
887*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc1_fclk_mux", "l3init-clkctrl:0008:24"),
888*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc2_clk32k", "l3init-clkctrl:0010:8"),
889*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc2_fclk_div", "l3init-clkctrl:0010:25"),
890*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc2_fclk_mux", "l3init-clkctrl:0010:24"),
891*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc3_clk32k", "l4per-clkctrl:00f8:8"),
892*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc3_gfclk_div", "l4per-clkctrl:00f8:25"),
893*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc3_gfclk_mux", "l4per-clkctrl:00f8:24"),
894*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc4_clk32k", "l4per-clkctrl:0100:8"),
895*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc4_gfclk_div", "l4per-clkctrl:0100:25"),
896*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc4_gfclk_mux", "l4per-clkctrl:0100:24"),
897*4882a593Smuzhiyun 	DT_CLK(NULL, "optfclk_pciephy1_32khz", "pcie-clkctrl:0000:8"),
898*4882a593Smuzhiyun 	DT_CLK(NULL, "optfclk_pciephy1_clk", "pcie-clkctrl:0000:9"),
899*4882a593Smuzhiyun 	DT_CLK(NULL, "optfclk_pciephy1_div_clk", "pcie-clkctrl:0000:10"),
900*4882a593Smuzhiyun 	DT_CLK(NULL, "optfclk_pciephy2_32khz", "pcie-clkctrl:0008:8"),
901*4882a593Smuzhiyun 	DT_CLK(NULL, "optfclk_pciephy2_clk", "pcie-clkctrl:0008:9"),
902*4882a593Smuzhiyun 	DT_CLK(NULL, "optfclk_pciephy2_div_clk", "pcie-clkctrl:0008:10"),
903*4882a593Smuzhiyun 	DT_CLK(NULL, "qspi_gfclk_div", "l4per2-clkctrl:012c:25"),
904*4882a593Smuzhiyun 	DT_CLK(NULL, "qspi_gfclk_mux", "l4per2-clkctrl:012c:24"),
905*4882a593Smuzhiyun 	DT_CLK(NULL, "rmii_50mhz_clk_mux", "gmac-clkctrl:0000:24"),
906*4882a593Smuzhiyun 	DT_CLK(NULL, "sata_ref_clk", "l3init-clkctrl:0068:8"),
907*4882a593Smuzhiyun 	DT_CLK(NULL, "timer10_gfclk_mux", "l4per-clkctrl:0000:24"),
908*4882a593Smuzhiyun 	DT_CLK(NULL, "timer11_gfclk_mux", "l4per-clkctrl:0008:24"),
909*4882a593Smuzhiyun 	DT_CLK(NULL, "timer13_gfclk_mux", "l4per3-clkctrl:00b4:24"),
910*4882a593Smuzhiyun 	DT_CLK(NULL, "timer14_gfclk_mux", "l4per3-clkctrl:00bc:24"),
911*4882a593Smuzhiyun 	DT_CLK(NULL, "timer15_gfclk_mux", "l4per3-clkctrl:00c4:24"),
912*4882a593Smuzhiyun 	DT_CLK(NULL, "timer16_gfclk_mux", "l4per3-clkctrl:011c:24"),
913*4882a593Smuzhiyun 	DT_CLK(NULL, "timer1_gfclk_mux", "wkupaon-clkctrl:0020:24"),
914*4882a593Smuzhiyun 	DT_CLK(NULL, "timer2_gfclk_mux", "l4per-clkctrl:0010:24"),
915*4882a593Smuzhiyun 	DT_CLK(NULL, "timer3_gfclk_mux", "l4per-clkctrl:0018:24"),
916*4882a593Smuzhiyun 	DT_CLK(NULL, "timer4_gfclk_mux", "l4per-clkctrl:0020:24"),
917*4882a593Smuzhiyun 	DT_CLK(NULL, "timer5_gfclk_mux", "ipu-clkctrl:0008:24"),
918*4882a593Smuzhiyun 	DT_CLK(NULL, "timer6_gfclk_mux", "ipu-clkctrl:0010:24"),
919*4882a593Smuzhiyun 	DT_CLK(NULL, "timer7_gfclk_mux", "ipu-clkctrl:0018:24"),
920*4882a593Smuzhiyun 	DT_CLK(NULL, "timer8_gfclk_mux", "ipu-clkctrl:0020:24"),
921*4882a593Smuzhiyun 	DT_CLK(NULL, "timer9_gfclk_mux", "l4per-clkctrl:0028:24"),
922*4882a593Smuzhiyun 	DT_CLK(NULL, "uart10_gfclk_mux", "wkupaon-clkctrl:0060:24"),
923*4882a593Smuzhiyun 	DT_CLK(NULL, "uart1_gfclk_mux", "l4per-clkctrl:0118:24"),
924*4882a593Smuzhiyun 	DT_CLK(NULL, "uart2_gfclk_mux", "l4per-clkctrl:0120:24"),
925*4882a593Smuzhiyun 	DT_CLK(NULL, "uart3_gfclk_mux", "l4per-clkctrl:0128:24"),
926*4882a593Smuzhiyun 	DT_CLK(NULL, "uart4_gfclk_mux", "l4per-clkctrl:0130:24"),
927*4882a593Smuzhiyun 	DT_CLK(NULL, "uart5_gfclk_mux", "l4per-clkctrl:0148:24"),
928*4882a593Smuzhiyun 	DT_CLK(NULL, "uart6_gfclk_mux", "ipu-clkctrl:0030:24"),
929*4882a593Smuzhiyun 	DT_CLK(NULL, "uart7_gfclk_mux", "l4per2-clkctrl:01c4:24"),
930*4882a593Smuzhiyun 	DT_CLK(NULL, "uart8_gfclk_mux", "l4per2-clkctrl:01d4:24"),
931*4882a593Smuzhiyun 	DT_CLK(NULL, "uart9_gfclk_mux", "l4per2-clkctrl:01dc:24"),
932*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_otg_ss1_refclk960m", "l3init-clkctrl:00d0:8"),
933*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_otg_ss2_refclk960m", "l3init-clkctrl:0020:8"),
934*4882a593Smuzhiyun 	{ .node_name = NULL },
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun 
dra7xx_dt_clk_init(void)937*4882a593Smuzhiyun int __init dra7xx_dt_clk_init(void)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	int rc;
940*4882a593Smuzhiyun 	struct clk *dpll_ck, *hdcp_ck;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
943*4882a593Smuzhiyun 		ti_dt_clocks_register(dra7xx_compat_clks);
944*4882a593Smuzhiyun 	else
945*4882a593Smuzhiyun 		ti_dt_clocks_register(dra7xx_clks);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	omap2_clk_disable_autoidle_all();
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	ti_clk_add_aliases();
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	dpll_ck = clk_get_sys(NULL, "dpll_gmac_ck");
952*4882a593Smuzhiyun 	rc = clk_set_rate(dpll_ck, DRA7_DPLL_GMAC_DEFFREQ);
953*4882a593Smuzhiyun 	if (rc)
954*4882a593Smuzhiyun 		pr_err("%s: failed to configure GMAC DPLL!\n", __func__);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	dpll_ck = clk_get_sys(NULL, "dpll_usb_ck");
957*4882a593Smuzhiyun 	rc = clk_set_rate(dpll_ck, DRA7_DPLL_USB_DEFFREQ);
958*4882a593Smuzhiyun 	if (rc)
959*4882a593Smuzhiyun 		pr_err("%s: failed to configure USB DPLL!\n", __func__);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	dpll_ck = clk_get_sys(NULL, "dpll_usb_m2_ck");
962*4882a593Smuzhiyun 	rc = clk_set_rate(dpll_ck, DRA7_DPLL_USB_DEFFREQ/2);
963*4882a593Smuzhiyun 	if (rc)
964*4882a593Smuzhiyun 		pr_err("%s: failed to set USB_DPLL M2 OUT\n", __func__);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	hdcp_ck = clk_get_sys(NULL, "dss_deshdcp_clk");
967*4882a593Smuzhiyun 	rc = clk_prepare_enable(hdcp_ck);
968*4882a593Smuzhiyun 	if (rc)
969*4882a593Smuzhiyun 		pr_err("%s: failed to set dss_deshdcp_clk\n", __func__);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	return rc;
972*4882a593Smuzhiyun }
973