1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OMAP5 Clock init
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Tero Kristo (t-kristo@ti.com)
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clkdev.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/clk/ti.h>
16*4882a593Smuzhiyun #include <dt-bindings/clock/omap5.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "clock.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define OMAP5_DPLL_ABE_DEFFREQ 98304000
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun * OMAP543x TRM, section "3.6.3.9.5 DPLL_USB Preferred Settings"
24*4882a593Smuzhiyun * states it must be at 960MHz
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun #define OMAP5_DPLL_USB_DEFFREQ 960000000
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_mpu_clkctrl_regs[] __initconst = {
29*4882a593Smuzhiyun { OMAP5_MPU_CLKCTRL, NULL, 0, "dpll_mpu_m2_ck" },
30*4882a593Smuzhiyun { 0 },
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_dsp_clkctrl_regs[] __initconst = {
34*4882a593Smuzhiyun { OMAP5_MMU_DSP_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_iva_h11x2_ck" },
35*4882a593Smuzhiyun { 0 },
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const char * const omap5_aess_fclk_parents[] __initconst = {
39*4882a593Smuzhiyun "abe_clk",
40*4882a593Smuzhiyun NULL,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap5_aess_fclk_data __initconst = {
44*4882a593Smuzhiyun .max_div = 2,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_aess_bit_data[] __initconst = {
48*4882a593Smuzhiyun { 24, TI_CLK_DIVIDER, omap5_aess_fclk_parents, &omap5_aess_fclk_data },
49*4882a593Smuzhiyun { 0 },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const char * const omap5_dmic_gfclk_parents[] __initconst = {
53*4882a593Smuzhiyun "abe_cm:clk:0018:26",
54*4882a593Smuzhiyun "pad_clks_ck",
55*4882a593Smuzhiyun "slimbus_clk",
56*4882a593Smuzhiyun NULL,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const char * const omap5_dmic_sync_mux_ck_parents[] __initconst = {
60*4882a593Smuzhiyun "abe_24m_fclk",
61*4882a593Smuzhiyun "dss_syc_gfclk_div",
62*4882a593Smuzhiyun "func_24m_clk",
63*4882a593Smuzhiyun NULL,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_dmic_bit_data[] __initconst = {
67*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_dmic_gfclk_parents, NULL },
68*4882a593Smuzhiyun { 26, TI_CLK_MUX, omap5_dmic_sync_mux_ck_parents, NULL },
69*4882a593Smuzhiyun { 0 },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static const char * const omap5_mcbsp1_gfclk_parents[] __initconst = {
73*4882a593Smuzhiyun "abe_cm:clk:0028:26",
74*4882a593Smuzhiyun "pad_clks_ck",
75*4882a593Smuzhiyun "slimbus_clk",
76*4882a593Smuzhiyun NULL,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_mcbsp1_bit_data[] __initconst = {
80*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_mcbsp1_gfclk_parents, NULL },
81*4882a593Smuzhiyun { 26, TI_CLK_MUX, omap5_dmic_sync_mux_ck_parents, NULL },
82*4882a593Smuzhiyun { 0 },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const char * const omap5_mcbsp2_gfclk_parents[] __initconst = {
86*4882a593Smuzhiyun "abe_cm:clk:0030:26",
87*4882a593Smuzhiyun "pad_clks_ck",
88*4882a593Smuzhiyun "slimbus_clk",
89*4882a593Smuzhiyun NULL,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_mcbsp2_bit_data[] __initconst = {
93*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_mcbsp2_gfclk_parents, NULL },
94*4882a593Smuzhiyun { 26, TI_CLK_MUX, omap5_dmic_sync_mux_ck_parents, NULL },
95*4882a593Smuzhiyun { 0 },
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const char * const omap5_mcbsp3_gfclk_parents[] __initconst = {
99*4882a593Smuzhiyun "abe_cm:clk:0038:26",
100*4882a593Smuzhiyun "pad_clks_ck",
101*4882a593Smuzhiyun "slimbus_clk",
102*4882a593Smuzhiyun NULL,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_mcbsp3_bit_data[] __initconst = {
106*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_mcbsp3_gfclk_parents, NULL },
107*4882a593Smuzhiyun { 26, TI_CLK_MUX, omap5_dmic_sync_mux_ck_parents, NULL },
108*4882a593Smuzhiyun { 0 },
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const char * const omap5_timer5_gfclk_mux_parents[] __initconst = {
112*4882a593Smuzhiyun "dss_syc_gfclk_div",
113*4882a593Smuzhiyun "sys_32k_ck",
114*4882a593Smuzhiyun NULL,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer5_bit_data[] __initconst = {
118*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer5_gfclk_mux_parents, NULL },
119*4882a593Smuzhiyun { 0 },
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer6_bit_data[] __initconst = {
123*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer5_gfclk_mux_parents, NULL },
124*4882a593Smuzhiyun { 0 },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer7_bit_data[] __initconst = {
128*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer5_gfclk_mux_parents, NULL },
129*4882a593Smuzhiyun { 0 },
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer8_bit_data[] __initconst = {
133*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer5_gfclk_mux_parents, NULL },
134*4882a593Smuzhiyun { 0 },
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_abe_clkctrl_regs[] __initconst = {
138*4882a593Smuzhiyun { OMAP5_L4_ABE_CLKCTRL, NULL, 0, "abe_iclk" },
139*4882a593Smuzhiyun { OMAP5_AESS_CLKCTRL, omap5_aess_bit_data, CLKF_SW_SUP, "abe_cm:clk:0008:24" },
140*4882a593Smuzhiyun { OMAP5_MCPDM_CLKCTRL, NULL, CLKF_SW_SUP, "pad_clks_ck" },
141*4882a593Smuzhiyun { OMAP5_DMIC_CLKCTRL, omap5_dmic_bit_data, CLKF_SW_SUP, "abe_cm:clk:0018:24" },
142*4882a593Smuzhiyun { OMAP5_MCBSP1_CLKCTRL, omap5_mcbsp1_bit_data, CLKF_SW_SUP, "abe_cm:clk:0028:24" },
143*4882a593Smuzhiyun { OMAP5_MCBSP2_CLKCTRL, omap5_mcbsp2_bit_data, CLKF_SW_SUP, "abe_cm:clk:0030:24" },
144*4882a593Smuzhiyun { OMAP5_MCBSP3_CLKCTRL, omap5_mcbsp3_bit_data, CLKF_SW_SUP, "abe_cm:clk:0038:24" },
145*4882a593Smuzhiyun { OMAP5_TIMER5_CLKCTRL, omap5_timer5_bit_data, CLKF_SW_SUP, "abe_cm:clk:0048:24" },
146*4882a593Smuzhiyun { OMAP5_TIMER6_CLKCTRL, omap5_timer6_bit_data, CLKF_SW_SUP, "abe_cm:clk:0050:24" },
147*4882a593Smuzhiyun { OMAP5_TIMER7_CLKCTRL, omap5_timer7_bit_data, CLKF_SW_SUP, "abe_cm:clk:0058:24" },
148*4882a593Smuzhiyun { OMAP5_TIMER8_CLKCTRL, omap5_timer8_bit_data, CLKF_SW_SUP, "abe_cm:clk:0060:24" },
149*4882a593Smuzhiyun { 0 },
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_l3main1_clkctrl_regs[] __initconst = {
153*4882a593Smuzhiyun { OMAP5_L3_MAIN_1_CLKCTRL, NULL, 0, "l3_iclk_div" },
154*4882a593Smuzhiyun { 0 },
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_l3main2_clkctrl_regs[] __initconst = {
158*4882a593Smuzhiyun { OMAP5_L3_MAIN_2_CLKCTRL, NULL, 0, "l3_iclk_div" },
159*4882a593Smuzhiyun { 0 },
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_ipu_clkctrl_regs[] __initconst = {
163*4882a593Smuzhiyun { OMAP5_MMU_IPU_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_core_h22x2_ck" },
164*4882a593Smuzhiyun { 0 },
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_dma_clkctrl_regs[] __initconst = {
168*4882a593Smuzhiyun { OMAP5_DMA_SYSTEM_CLKCTRL, NULL, 0, "l3_iclk_div" },
169*4882a593Smuzhiyun { 0 },
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_emif_clkctrl_regs[] __initconst = {
173*4882a593Smuzhiyun { OMAP5_DMM_CLKCTRL, NULL, 0, "l3_iclk_div" },
174*4882a593Smuzhiyun { OMAP5_EMIF1_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_core_h11x2_ck" },
175*4882a593Smuzhiyun { OMAP5_EMIF2_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_core_h11x2_ck" },
176*4882a593Smuzhiyun { 0 },
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_l4cfg_clkctrl_regs[] __initconst = {
180*4882a593Smuzhiyun { OMAP5_L4_CFG_CLKCTRL, NULL, 0, "l4_root_clk_div" },
181*4882a593Smuzhiyun { OMAP5_SPINLOCK_CLKCTRL, NULL, 0, "l4_root_clk_div" },
182*4882a593Smuzhiyun { OMAP5_MAILBOX_CLKCTRL, NULL, 0, "l4_root_clk_div" },
183*4882a593Smuzhiyun { 0 },
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_l3instr_clkctrl_regs[] __initconst = {
187*4882a593Smuzhiyun { OMAP5_L3_MAIN_3_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
188*4882a593Smuzhiyun { OMAP5_L3_INSTR_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
189*4882a593Smuzhiyun { 0 },
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static const char * const omap5_timer10_gfclk_mux_parents[] __initconst = {
193*4882a593Smuzhiyun "sys_clkin",
194*4882a593Smuzhiyun "sys_32k_ck",
195*4882a593Smuzhiyun NULL,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer10_bit_data[] __initconst = {
199*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer10_gfclk_mux_parents, NULL },
200*4882a593Smuzhiyun { 0 },
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer11_bit_data[] __initconst = {
204*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer10_gfclk_mux_parents, NULL },
205*4882a593Smuzhiyun { 0 },
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer2_bit_data[] __initconst = {
209*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer10_gfclk_mux_parents, NULL },
210*4882a593Smuzhiyun { 0 },
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer3_bit_data[] __initconst = {
214*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer10_gfclk_mux_parents, NULL },
215*4882a593Smuzhiyun { 0 },
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer4_bit_data[] __initconst = {
219*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer10_gfclk_mux_parents, NULL },
220*4882a593Smuzhiyun { 0 },
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer9_bit_data[] __initconst = {
224*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer10_gfclk_mux_parents, NULL },
225*4882a593Smuzhiyun { 0 },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const char * const omap5_gpio2_dbclk_parents[] __initconst = {
229*4882a593Smuzhiyun "sys_32k_ck",
230*4882a593Smuzhiyun NULL,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpio2_bit_data[] __initconst = {
234*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
235*4882a593Smuzhiyun { 0 },
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpio3_bit_data[] __initconst = {
239*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
240*4882a593Smuzhiyun { 0 },
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpio4_bit_data[] __initconst = {
244*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
245*4882a593Smuzhiyun { 0 },
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpio5_bit_data[] __initconst = {
249*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
250*4882a593Smuzhiyun { 0 },
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpio6_bit_data[] __initconst = {
254*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
255*4882a593Smuzhiyun { 0 },
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpio7_bit_data[] __initconst = {
259*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
260*4882a593Smuzhiyun { 0 },
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpio8_bit_data[] __initconst = {
264*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
265*4882a593Smuzhiyun { 0 },
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_l4per_clkctrl_regs[] __initconst = {
269*4882a593Smuzhiyun { OMAP5_TIMER10_CLKCTRL, omap5_timer10_bit_data, CLKF_SW_SUP, "l4per_cm:clk:0008:24" },
270*4882a593Smuzhiyun { OMAP5_TIMER11_CLKCTRL, omap5_timer11_bit_data, CLKF_SW_SUP, "l4per_cm:clk:0010:24" },
271*4882a593Smuzhiyun { OMAP5_TIMER2_CLKCTRL, omap5_timer2_bit_data, CLKF_SW_SUP, "l4per_cm:clk:0018:24" },
272*4882a593Smuzhiyun { OMAP5_TIMER3_CLKCTRL, omap5_timer3_bit_data, CLKF_SW_SUP, "l4per_cm:clk:0020:24" },
273*4882a593Smuzhiyun { OMAP5_TIMER4_CLKCTRL, omap5_timer4_bit_data, CLKF_SW_SUP, "l4per_cm:clk:0028:24" },
274*4882a593Smuzhiyun { OMAP5_TIMER9_CLKCTRL, omap5_timer9_bit_data, CLKF_SW_SUP, "l4per_cm:clk:0030:24" },
275*4882a593Smuzhiyun { OMAP5_GPIO2_CLKCTRL, omap5_gpio2_bit_data, CLKF_HW_SUP, "l4_root_clk_div" },
276*4882a593Smuzhiyun { OMAP5_GPIO3_CLKCTRL, omap5_gpio3_bit_data, CLKF_HW_SUP, "l4_root_clk_div" },
277*4882a593Smuzhiyun { OMAP5_GPIO4_CLKCTRL, omap5_gpio4_bit_data, CLKF_HW_SUP, "l4_root_clk_div" },
278*4882a593Smuzhiyun { OMAP5_GPIO5_CLKCTRL, omap5_gpio5_bit_data, CLKF_HW_SUP, "l4_root_clk_div" },
279*4882a593Smuzhiyun { OMAP5_GPIO6_CLKCTRL, omap5_gpio6_bit_data, CLKF_HW_SUP, "l4_root_clk_div" },
280*4882a593Smuzhiyun { OMAP5_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
281*4882a593Smuzhiyun { OMAP5_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
282*4882a593Smuzhiyun { OMAP5_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
283*4882a593Smuzhiyun { OMAP5_I2C4_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
284*4882a593Smuzhiyun { OMAP5_L4_PER_CLKCTRL, NULL, 0, "l4_root_clk_div" },
285*4882a593Smuzhiyun { OMAP5_MCSPI1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
286*4882a593Smuzhiyun { OMAP5_MCSPI2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
287*4882a593Smuzhiyun { OMAP5_MCSPI3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
288*4882a593Smuzhiyun { OMAP5_MCSPI4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
289*4882a593Smuzhiyun { OMAP5_GPIO7_CLKCTRL, omap5_gpio7_bit_data, CLKF_HW_SUP, "l4_root_clk_div" },
290*4882a593Smuzhiyun { OMAP5_GPIO8_CLKCTRL, omap5_gpio8_bit_data, CLKF_HW_SUP, "l4_root_clk_div" },
291*4882a593Smuzhiyun { OMAP5_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
292*4882a593Smuzhiyun { OMAP5_MMC4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
293*4882a593Smuzhiyun { OMAP5_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
294*4882a593Smuzhiyun { OMAP5_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
295*4882a593Smuzhiyun { OMAP5_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
296*4882a593Smuzhiyun { OMAP5_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
297*4882a593Smuzhiyun { OMAP5_MMC5_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
298*4882a593Smuzhiyun { OMAP5_I2C5_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
299*4882a593Smuzhiyun { OMAP5_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
300*4882a593Smuzhiyun { OMAP5_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
301*4882a593Smuzhiyun { 0 },
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static const struct
305*4882a593Smuzhiyun omap_clkctrl_reg_data omap5_l4_secure_clkctrl_regs[] __initconst = {
306*4882a593Smuzhiyun { OMAP5_AES1_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
307*4882a593Smuzhiyun { OMAP5_AES2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
308*4882a593Smuzhiyun { OMAP5_DES3DES_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
309*4882a593Smuzhiyun { OMAP5_FPKA_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
310*4882a593Smuzhiyun { OMAP5_RNG_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "l4_root_clk_div" },
311*4882a593Smuzhiyun { OMAP5_SHA2MD5_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
312*4882a593Smuzhiyun { OMAP5_DMA_CRYPTO_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "l3_iclk_div" },
313*4882a593Smuzhiyun { 0 },
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_iva_clkctrl_regs[] __initconst = {
317*4882a593Smuzhiyun { OMAP5_IVA_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_h12x2_ck" },
318*4882a593Smuzhiyun { OMAP5_SL2IF_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_h12x2_ck" },
319*4882a593Smuzhiyun { 0 },
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static const char * const omap5_dss_dss_clk_parents[] __initconst = {
323*4882a593Smuzhiyun "dpll_per_h12x2_ck",
324*4882a593Smuzhiyun NULL,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const char * const omap5_dss_48mhz_clk_parents[] __initconst = {
328*4882a593Smuzhiyun "func_48m_fclk",
329*4882a593Smuzhiyun NULL,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const char * const omap5_dss_sys_clk_parents[] __initconst = {
333*4882a593Smuzhiyun "dss_syc_gfclk_div",
334*4882a593Smuzhiyun NULL,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_dss_core_bit_data[] __initconst = {
338*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_dss_dss_clk_parents, NULL },
339*4882a593Smuzhiyun { 9, TI_CLK_GATE, omap5_dss_48mhz_clk_parents, NULL },
340*4882a593Smuzhiyun { 10, TI_CLK_GATE, omap5_dss_sys_clk_parents, NULL },
341*4882a593Smuzhiyun { 11, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
342*4882a593Smuzhiyun { 0 },
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_dss_clkctrl_regs[] __initconst = {
346*4882a593Smuzhiyun { OMAP5_DSS_CORE_CLKCTRL, omap5_dss_core_bit_data, CLKF_SW_SUP, "dss_cm:clk:0000:8" },
347*4882a593Smuzhiyun { 0 },
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static const char * const omap5_gpu_core_mux_parents[] __initconst = {
351*4882a593Smuzhiyun "dpll_core_h14x2_ck",
352*4882a593Smuzhiyun "dpll_per_h14x2_ck",
353*4882a593Smuzhiyun NULL,
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const char * const omap5_gpu_hyd_mux_parents[] __initconst = {
357*4882a593Smuzhiyun "dpll_core_h14x2_ck",
358*4882a593Smuzhiyun "dpll_per_h14x2_ck",
359*4882a593Smuzhiyun NULL,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static const char * const omap5_gpu_sys_clk_parents[] __initconst = {
363*4882a593Smuzhiyun "sys_clkin",
364*4882a593Smuzhiyun NULL,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap5_gpu_sys_clk_data __initconst = {
368*4882a593Smuzhiyun .max_div = 2,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpu_core_bit_data[] __initconst = {
372*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_gpu_core_mux_parents, NULL },
373*4882a593Smuzhiyun { 25, TI_CLK_MUX, omap5_gpu_hyd_mux_parents, NULL },
374*4882a593Smuzhiyun { 26, TI_CLK_DIVIDER, omap5_gpu_sys_clk_parents, &omap5_gpu_sys_clk_data },
375*4882a593Smuzhiyun { 0 },
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_gpu_clkctrl_regs[] __initconst = {
379*4882a593Smuzhiyun { OMAP5_GPU_CLKCTRL, omap5_gpu_core_bit_data, CLKF_SW_SUP, "gpu_cm:clk:0000:24" },
380*4882a593Smuzhiyun { 0 },
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static const char * const omap5_mmc1_fclk_mux_parents[] __initconst = {
384*4882a593Smuzhiyun "func_128m_clk",
385*4882a593Smuzhiyun "dpll_per_m2x2_ck",
386*4882a593Smuzhiyun NULL,
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static const char * const omap5_mmc1_fclk_parents[] __initconst = {
390*4882a593Smuzhiyun "l3init_cm:clk:0008:24",
391*4882a593Smuzhiyun NULL,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap5_mmc1_fclk_data __initconst = {
395*4882a593Smuzhiyun .max_div = 2,
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_mmc1_bit_data[] __initconst = {
399*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
400*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_mmc1_fclk_mux_parents, NULL },
401*4882a593Smuzhiyun { 25, TI_CLK_DIVIDER, omap5_mmc1_fclk_parents, &omap5_mmc1_fclk_data },
402*4882a593Smuzhiyun { 0 },
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static const char * const omap5_mmc2_fclk_parents[] __initconst = {
406*4882a593Smuzhiyun "l3init_cm:clk:0010:24",
407*4882a593Smuzhiyun NULL,
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap5_mmc2_fclk_data __initconst = {
411*4882a593Smuzhiyun .max_div = 2,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_mmc2_bit_data[] __initconst = {
415*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_mmc1_fclk_mux_parents, NULL },
416*4882a593Smuzhiyun { 25, TI_CLK_DIVIDER, omap5_mmc2_fclk_parents, &omap5_mmc2_fclk_data },
417*4882a593Smuzhiyun { 0 },
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun static const char * const omap5_usb_host_hs_hsic60m_p3_clk_parents[] __initconst = {
421*4882a593Smuzhiyun "l3init_60m_fclk",
422*4882a593Smuzhiyun NULL,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun static const char * const omap5_usb_host_hs_hsic480m_p3_clk_parents[] __initconst = {
426*4882a593Smuzhiyun "dpll_usb_m2_ck",
427*4882a593Smuzhiyun NULL,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static const char * const omap5_usb_host_hs_utmi_p1_clk_parents[] __initconst = {
431*4882a593Smuzhiyun "l3init_cm:clk:0038:24",
432*4882a593Smuzhiyun NULL,
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static const char * const omap5_usb_host_hs_utmi_p2_clk_parents[] __initconst = {
436*4882a593Smuzhiyun "l3init_cm:clk:0038:25",
437*4882a593Smuzhiyun NULL,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static const char * const omap5_utmi_p1_gfclk_parents[] __initconst = {
441*4882a593Smuzhiyun "l3init_60m_fclk",
442*4882a593Smuzhiyun "xclk60mhsp1_ck",
443*4882a593Smuzhiyun NULL,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const char * const omap5_utmi_p2_gfclk_parents[] __initconst = {
447*4882a593Smuzhiyun "l3init_60m_fclk",
448*4882a593Smuzhiyun "xclk60mhsp2_ck",
449*4882a593Smuzhiyun NULL,
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_usb_host_hs_bit_data[] __initconst = {
453*4882a593Smuzhiyun { 6, TI_CLK_GATE, omap5_usb_host_hs_hsic60m_p3_clk_parents, NULL },
454*4882a593Smuzhiyun { 7, TI_CLK_GATE, omap5_usb_host_hs_hsic480m_p3_clk_parents, NULL },
455*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_usb_host_hs_utmi_p1_clk_parents, NULL },
456*4882a593Smuzhiyun { 9, TI_CLK_GATE, omap5_usb_host_hs_utmi_p2_clk_parents, NULL },
457*4882a593Smuzhiyun { 10, TI_CLK_GATE, omap5_usb_host_hs_hsic60m_p3_clk_parents, NULL },
458*4882a593Smuzhiyun { 11, TI_CLK_GATE, omap5_usb_host_hs_hsic60m_p3_clk_parents, NULL },
459*4882a593Smuzhiyun { 12, TI_CLK_GATE, omap5_usb_host_hs_hsic60m_p3_clk_parents, NULL },
460*4882a593Smuzhiyun { 13, TI_CLK_GATE, omap5_usb_host_hs_hsic480m_p3_clk_parents, NULL },
461*4882a593Smuzhiyun { 14, TI_CLK_GATE, omap5_usb_host_hs_hsic480m_p3_clk_parents, NULL },
462*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_utmi_p1_gfclk_parents, NULL },
463*4882a593Smuzhiyun { 25, TI_CLK_MUX, omap5_utmi_p2_gfclk_parents, NULL },
464*4882a593Smuzhiyun { 0 },
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_usb_tll_hs_bit_data[] __initconst = {
468*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_usb_host_hs_hsic60m_p3_clk_parents, NULL },
469*4882a593Smuzhiyun { 9, TI_CLK_GATE, omap5_usb_host_hs_hsic60m_p3_clk_parents, NULL },
470*4882a593Smuzhiyun { 10, TI_CLK_GATE, omap5_usb_host_hs_hsic60m_p3_clk_parents, NULL },
471*4882a593Smuzhiyun { 0 },
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static const char * const omap5_sata_ref_clk_parents[] __initconst = {
475*4882a593Smuzhiyun "sys_clkin",
476*4882a593Smuzhiyun NULL,
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_sata_bit_data[] __initconst = {
480*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_sata_ref_clk_parents, NULL },
481*4882a593Smuzhiyun { 0 },
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static const char * const omap5_usb_otg_ss_refclk960m_parents[] __initconst = {
485*4882a593Smuzhiyun "dpll_usb_clkdcoldo",
486*4882a593Smuzhiyun NULL,
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_usb_otg_ss_bit_data[] __initconst = {
490*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_usb_otg_ss_refclk960m_parents, NULL },
491*4882a593Smuzhiyun { 0 },
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_l3init_clkctrl_regs[] __initconst = {
495*4882a593Smuzhiyun { OMAP5_MMC1_CLKCTRL, omap5_mmc1_bit_data, CLKF_SW_SUP, "l3init_cm:clk:0008:25" },
496*4882a593Smuzhiyun { OMAP5_MMC2_CLKCTRL, omap5_mmc2_bit_data, CLKF_SW_SUP, "l3init_cm:clk:0010:25" },
497*4882a593Smuzhiyun { OMAP5_USB_HOST_HS_CLKCTRL, omap5_usb_host_hs_bit_data, CLKF_SW_SUP, "l3init_60m_fclk" },
498*4882a593Smuzhiyun { OMAP5_USB_TLL_HS_CLKCTRL, omap5_usb_tll_hs_bit_data, CLKF_HW_SUP, "l4_root_clk_div" },
499*4882a593Smuzhiyun { OMAP5_SATA_CLKCTRL, omap5_sata_bit_data, CLKF_SW_SUP, "func_48m_fclk" },
500*4882a593Smuzhiyun { OMAP5_OCP2SCP1_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
501*4882a593Smuzhiyun { OMAP5_OCP2SCP3_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
502*4882a593Smuzhiyun { OMAP5_USB_OTG_SS_CLKCTRL, omap5_usb_otg_ss_bit_data, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
503*4882a593Smuzhiyun { 0 },
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_gpio1_bit_data[] __initconst = {
507*4882a593Smuzhiyun { 8, TI_CLK_GATE, omap5_gpio2_dbclk_parents, NULL },
508*4882a593Smuzhiyun { 0 },
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap5_timer1_bit_data[] __initconst = {
512*4882a593Smuzhiyun { 24, TI_CLK_MUX, omap5_timer10_gfclk_mux_parents, NULL },
513*4882a593Smuzhiyun { 0 },
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap5_wkupaon_clkctrl_regs[] __initconst = {
517*4882a593Smuzhiyun { OMAP5_L4_WKUP_CLKCTRL, NULL, 0, "wkupaon_iclk_mux" },
518*4882a593Smuzhiyun { OMAP5_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
519*4882a593Smuzhiyun { OMAP5_GPIO1_CLKCTRL, omap5_gpio1_bit_data, CLKF_HW_SUP, "wkupaon_iclk_mux" },
520*4882a593Smuzhiyun { OMAP5_TIMER1_CLKCTRL, omap5_timer1_bit_data, CLKF_SW_SUP, "wkupaon_cm:clk:0020:24" },
521*4882a593Smuzhiyun { OMAP5_COUNTER_32K_CLKCTRL, NULL, 0, "wkupaon_iclk_mux" },
522*4882a593Smuzhiyun { OMAP5_KBD_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
523*4882a593Smuzhiyun { 0 },
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun const struct omap_clkctrl_data omap5_clkctrl_data[] __initconst = {
527*4882a593Smuzhiyun { 0x4a004320, omap5_mpu_clkctrl_regs },
528*4882a593Smuzhiyun { 0x4a004420, omap5_dsp_clkctrl_regs },
529*4882a593Smuzhiyun { 0x4a004520, omap5_abe_clkctrl_regs },
530*4882a593Smuzhiyun { 0x4a008720, omap5_l3main1_clkctrl_regs },
531*4882a593Smuzhiyun { 0x4a008820, omap5_l3main2_clkctrl_regs },
532*4882a593Smuzhiyun { 0x4a008920, omap5_ipu_clkctrl_regs },
533*4882a593Smuzhiyun { 0x4a008a20, omap5_dma_clkctrl_regs },
534*4882a593Smuzhiyun { 0x4a008b20, omap5_emif_clkctrl_regs },
535*4882a593Smuzhiyun { 0x4a008d20, omap5_l4cfg_clkctrl_regs },
536*4882a593Smuzhiyun { 0x4a008e20, omap5_l3instr_clkctrl_regs },
537*4882a593Smuzhiyun { 0x4a009020, omap5_l4per_clkctrl_regs },
538*4882a593Smuzhiyun { 0x4a0091a0, omap5_l4_secure_clkctrl_regs },
539*4882a593Smuzhiyun { 0x4a009220, omap5_iva_clkctrl_regs },
540*4882a593Smuzhiyun { 0x4a009420, omap5_dss_clkctrl_regs },
541*4882a593Smuzhiyun { 0x4a009520, omap5_gpu_clkctrl_regs },
542*4882a593Smuzhiyun { 0x4a009620, omap5_l3init_clkctrl_regs },
543*4882a593Smuzhiyun { 0x4ae07920, omap5_wkupaon_clkctrl_regs },
544*4882a593Smuzhiyun { 0 },
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun static struct ti_dt_clk omap54xx_clks[] = {
548*4882a593Smuzhiyun DT_CLK(NULL, "timer_32k_ck", "sys_32k_ck"),
549*4882a593Smuzhiyun DT_CLK(NULL, "sys_clkin_ck", "sys_clkin"),
550*4882a593Smuzhiyun DT_CLK(NULL, "dmic_gfclk", "abe_cm:0018:24"),
551*4882a593Smuzhiyun DT_CLK(NULL, "dmic_sync_mux_ck", "abe_cm:0018:26"),
552*4882a593Smuzhiyun DT_CLK(NULL, "dss_32khz_clk", "dss_cm:0000:11"),
553*4882a593Smuzhiyun DT_CLK(NULL, "dss_48mhz_clk", "dss_cm:0000:9"),
554*4882a593Smuzhiyun DT_CLK(NULL, "dss_dss_clk", "dss_cm:0000:8"),
555*4882a593Smuzhiyun DT_CLK(NULL, "dss_sys_clk", "dss_cm:0000:10"),
556*4882a593Smuzhiyun DT_CLK(NULL, "gpio1_dbclk", "wkupaon_cm:0018:8"),
557*4882a593Smuzhiyun DT_CLK(NULL, "gpio2_dbclk", "l4per_cm:0040:8"),
558*4882a593Smuzhiyun DT_CLK(NULL, "gpio3_dbclk", "l4per_cm:0048:8"),
559*4882a593Smuzhiyun DT_CLK(NULL, "gpio4_dbclk", "l4per_cm:0050:8"),
560*4882a593Smuzhiyun DT_CLK(NULL, "gpio5_dbclk", "l4per_cm:0058:8"),
561*4882a593Smuzhiyun DT_CLK(NULL, "gpio6_dbclk", "l4per_cm:0060:8"),
562*4882a593Smuzhiyun DT_CLK(NULL, "gpio7_dbclk", "l4per_cm:00f0:8"),
563*4882a593Smuzhiyun DT_CLK(NULL, "gpio8_dbclk", "l4per_cm:00f8:8"),
564*4882a593Smuzhiyun DT_CLK(NULL, "mcbsp1_gfclk", "abe_cm:0028:24"),
565*4882a593Smuzhiyun DT_CLK(NULL, "mcbsp1_sync_mux_ck", "abe_cm:0028:26"),
566*4882a593Smuzhiyun DT_CLK(NULL, "mcbsp2_gfclk", "abe_cm:0030:24"),
567*4882a593Smuzhiyun DT_CLK(NULL, "mcbsp2_sync_mux_ck", "abe_cm:0030:26"),
568*4882a593Smuzhiyun DT_CLK(NULL, "mcbsp3_gfclk", "abe_cm:0038:24"),
569*4882a593Smuzhiyun DT_CLK(NULL, "mcbsp3_sync_mux_ck", "abe_cm:0038:26"),
570*4882a593Smuzhiyun DT_CLK(NULL, "mmc1_32khz_clk", "l3init_cm:0008:8"),
571*4882a593Smuzhiyun DT_CLK(NULL, "mmc1_fclk", "l3init_cm:0008:25"),
572*4882a593Smuzhiyun DT_CLK(NULL, "mmc1_fclk_mux", "l3init_cm:0008:24"),
573*4882a593Smuzhiyun DT_CLK(NULL, "mmc2_fclk", "l3init_cm:0010:25"),
574*4882a593Smuzhiyun DT_CLK(NULL, "mmc2_fclk_mux", "l3init_cm:0010:24"),
575*4882a593Smuzhiyun DT_CLK(NULL, "sata_ref_clk", "l3init_cm:0068:8"),
576*4882a593Smuzhiyun DT_CLK(NULL, "timer10_gfclk_mux", "l4per_cm:0008:24"),
577*4882a593Smuzhiyun DT_CLK(NULL, "timer11_gfclk_mux", "l4per_cm:0010:24"),
578*4882a593Smuzhiyun DT_CLK(NULL, "timer1_gfclk_mux", "wkupaon_cm:0020:24"),
579*4882a593Smuzhiyun DT_CLK(NULL, "timer2_gfclk_mux", "l4per_cm:0018:24"),
580*4882a593Smuzhiyun DT_CLK(NULL, "timer3_gfclk_mux", "l4per_cm:0020:24"),
581*4882a593Smuzhiyun DT_CLK(NULL, "timer4_gfclk_mux", "l4per_cm:0028:24"),
582*4882a593Smuzhiyun DT_CLK(NULL, "timer5_gfclk_mux", "abe_cm:0048:24"),
583*4882a593Smuzhiyun DT_CLK(NULL, "timer6_gfclk_mux", "abe_cm:0050:24"),
584*4882a593Smuzhiyun DT_CLK(NULL, "timer7_gfclk_mux", "abe_cm:0058:24"),
585*4882a593Smuzhiyun DT_CLK(NULL, "timer8_gfclk_mux", "abe_cm:0060:24"),
586*4882a593Smuzhiyun DT_CLK(NULL, "timer9_gfclk_mux", "l4per_cm:0030:24"),
587*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_hsic480m_p1_clk", "l3init_cm:0038:13"),
588*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_hsic480m_p2_clk", "l3init_cm:0038:14"),
589*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_hsic480m_p3_clk", "l3init_cm:0038:7"),
590*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_hsic60m_p1_clk", "l3init_cm:0038:11"),
591*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_hsic60m_p2_clk", "l3init_cm:0038:12"),
592*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_hsic60m_p3_clk", "l3init_cm:0038:6"),
593*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_utmi_p1_clk", "l3init_cm:0038:8"),
594*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_utmi_p2_clk", "l3init_cm:0038:9"),
595*4882a593Smuzhiyun DT_CLK(NULL, "usb_host_hs_utmi_p3_clk", "l3init_cm:0038:10"),
596*4882a593Smuzhiyun DT_CLK(NULL, "usb_otg_ss_refclk960m", "l3init_cm:00d0:8"),
597*4882a593Smuzhiyun DT_CLK(NULL, "usb_tll_hs_usb_ch0_clk", "l3init_cm:0048:8"),
598*4882a593Smuzhiyun DT_CLK(NULL, "usb_tll_hs_usb_ch1_clk", "l3init_cm:0048:9"),
599*4882a593Smuzhiyun DT_CLK(NULL, "usb_tll_hs_usb_ch2_clk", "l3init_cm:0048:10"),
600*4882a593Smuzhiyun DT_CLK(NULL, "utmi_p1_gfclk", "l3init_cm:0038:24"),
601*4882a593Smuzhiyun DT_CLK(NULL, "utmi_p2_gfclk", "l3init_cm:0038:25"),
602*4882a593Smuzhiyun { .node_name = NULL },
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
omap5xxx_dt_clk_init(void)605*4882a593Smuzhiyun int __init omap5xxx_dt_clk_init(void)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun int rc;
608*4882a593Smuzhiyun struct clk *abe_dpll_ref, *abe_dpll, *sys_32k_ck, *usb_dpll;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun ti_dt_clocks_register(omap54xx_clks);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun omap2_clk_disable_autoidle_all();
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun ti_clk_add_aliases();
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun abe_dpll_ref = clk_get_sys(NULL, "abe_dpll_clk_mux");
617*4882a593Smuzhiyun sys_32k_ck = clk_get_sys(NULL, "sys_32k_ck");
618*4882a593Smuzhiyun rc = clk_set_parent(abe_dpll_ref, sys_32k_ck);
619*4882a593Smuzhiyun abe_dpll = clk_get_sys(NULL, "dpll_abe_ck");
620*4882a593Smuzhiyun if (!rc)
621*4882a593Smuzhiyun rc = clk_set_rate(abe_dpll, OMAP5_DPLL_ABE_DEFFREQ);
622*4882a593Smuzhiyun if (rc)
623*4882a593Smuzhiyun pr_err("%s: failed to configure ABE DPLL!\n", __func__);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun abe_dpll = clk_get_sys(NULL, "dpll_abe_m2x2_ck");
626*4882a593Smuzhiyun if (!rc)
627*4882a593Smuzhiyun rc = clk_set_rate(abe_dpll, OMAP5_DPLL_ABE_DEFFREQ * 2);
628*4882a593Smuzhiyun if (rc)
629*4882a593Smuzhiyun pr_err("%s: failed to configure ABE m2x2 DPLL!\n", __func__);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun usb_dpll = clk_get_sys(NULL, "dpll_usb_ck");
632*4882a593Smuzhiyun rc = clk_set_rate(usb_dpll, OMAP5_DPLL_USB_DEFFREQ);
633*4882a593Smuzhiyun if (rc)
634*4882a593Smuzhiyun pr_err("%s: failed to configure USB DPLL!\n", __func__);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun usb_dpll = clk_get_sys(NULL, "dpll_usb_m2_ck");
637*4882a593Smuzhiyun rc = clk_set_rate(usb_dpll, OMAP5_DPLL_USB_DEFFREQ/2);
638*4882a593Smuzhiyun if (rc)
639*4882a593Smuzhiyun pr_err("%s: failed to set USB_DPLL M2 OUT\n", __func__);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643