xref: /OK3568_Linux_fs/kernel/drivers/clk/ti/clk-44xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * OMAP4 Clock init
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Texas Instruments, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Tero Kristo (t-kristo@ti.com)
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clkdev.h>
14*4882a593Smuzhiyun #include <linux/clk/ti.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/omap4.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "clock.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * OMAP4 ABE DPLL default frequency. In OMAP4460 TRM version V, section
21*4882a593Smuzhiyun  * "3.6.3.2.3 CM1_ABE Clock Generator" states that the "DPLL_ABE_X2_CLK
22*4882a593Smuzhiyun  * must be set to 196.608 MHz" and hence, the DPLL locked frequency is
23*4882a593Smuzhiyun  * half of this value.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun #define OMAP4_DPLL_ABE_DEFFREQ				98304000
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * OMAP4 USB DPLL default frequency. In OMAP4430 TRM version V, section
29*4882a593Smuzhiyun  * "3.6.3.9.5 DPLL_USB Preferred Settings" shows that the preferred
30*4882a593Smuzhiyun  * locked frequency for the USB DPLL is 960MHz.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define OMAP4_DPLL_USB_DEFFREQ				960000000
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_mpuss_clkctrl_regs[] __initconst = {
35*4882a593Smuzhiyun 	{ OMAP4_MPU_CLKCTRL, NULL, 0, "dpll_mpu_m2_ck" },
36*4882a593Smuzhiyun 	{ 0 },
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_tesla_clkctrl_regs[] __initconst = {
40*4882a593Smuzhiyun 	{ OMAP4_DSP_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_iva_m4x2_ck" },
41*4882a593Smuzhiyun 	{ 0 },
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static const char * const omap4_aess_fclk_parents[] __initconst = {
45*4882a593Smuzhiyun 	"abe_clk",
46*4882a593Smuzhiyun 	NULL,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap4_aess_fclk_data __initconst = {
50*4882a593Smuzhiyun 	.max_div = 2,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_aess_bit_data[] __initconst = {
54*4882a593Smuzhiyun 	{ 24, TI_CLK_DIVIDER, omap4_aess_fclk_parents, &omap4_aess_fclk_data },
55*4882a593Smuzhiyun 	{ 0 },
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const char * const omap4_func_dmic_abe_gfclk_parents[] __initconst = {
59*4882a593Smuzhiyun 	"abe_cm:clk:0018:26",
60*4882a593Smuzhiyun 	"pad_clks_ck",
61*4882a593Smuzhiyun 	"slimbus_clk",
62*4882a593Smuzhiyun 	NULL,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const char * const omap4_dmic_sync_mux_ck_parents[] __initconst = {
66*4882a593Smuzhiyun 	"abe_24m_fclk",
67*4882a593Smuzhiyun 	"syc_clk_div_ck",
68*4882a593Smuzhiyun 	"func_24m_clk",
69*4882a593Smuzhiyun 	NULL,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_dmic_bit_data[] __initconst = {
73*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_func_dmic_abe_gfclk_parents, NULL },
74*4882a593Smuzhiyun 	{ 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
75*4882a593Smuzhiyun 	{ 0 },
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static const char * const omap4_func_mcasp_abe_gfclk_parents[] __initconst = {
79*4882a593Smuzhiyun 	"abe_cm:clk:0020:26",
80*4882a593Smuzhiyun 	"pad_clks_ck",
81*4882a593Smuzhiyun 	"slimbus_clk",
82*4882a593Smuzhiyun 	NULL,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_mcasp_bit_data[] __initconst = {
86*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_func_mcasp_abe_gfclk_parents, NULL },
87*4882a593Smuzhiyun 	{ 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
88*4882a593Smuzhiyun 	{ 0 },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const char * const omap4_func_mcbsp1_gfclk_parents[] __initconst = {
92*4882a593Smuzhiyun 	"abe_cm:clk:0028:26",
93*4882a593Smuzhiyun 	"pad_clks_ck",
94*4882a593Smuzhiyun 	"slimbus_clk",
95*4882a593Smuzhiyun 	NULL,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_mcbsp1_bit_data[] __initconst = {
99*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_func_mcbsp1_gfclk_parents, NULL },
100*4882a593Smuzhiyun 	{ 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
101*4882a593Smuzhiyun 	{ 0 },
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static const char * const omap4_func_mcbsp2_gfclk_parents[] __initconst = {
105*4882a593Smuzhiyun 	"abe_cm:clk:0030:26",
106*4882a593Smuzhiyun 	"pad_clks_ck",
107*4882a593Smuzhiyun 	"slimbus_clk",
108*4882a593Smuzhiyun 	NULL,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_mcbsp2_bit_data[] __initconst = {
112*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_func_mcbsp2_gfclk_parents, NULL },
113*4882a593Smuzhiyun 	{ 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
114*4882a593Smuzhiyun 	{ 0 },
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const char * const omap4_func_mcbsp3_gfclk_parents[] __initconst = {
118*4882a593Smuzhiyun 	"abe_cm:clk:0038:26",
119*4882a593Smuzhiyun 	"pad_clks_ck",
120*4882a593Smuzhiyun 	"slimbus_clk",
121*4882a593Smuzhiyun 	NULL,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_mcbsp3_bit_data[] __initconst = {
125*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_func_mcbsp3_gfclk_parents, NULL },
126*4882a593Smuzhiyun 	{ 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
127*4882a593Smuzhiyun 	{ 0 },
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static const char * const omap4_slimbus1_fclk_0_parents[] __initconst = {
131*4882a593Smuzhiyun 	"abe_24m_fclk",
132*4882a593Smuzhiyun 	NULL,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static const char * const omap4_slimbus1_fclk_1_parents[] __initconst = {
136*4882a593Smuzhiyun 	"func_24m_clk",
137*4882a593Smuzhiyun 	NULL,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const char * const omap4_slimbus1_fclk_2_parents[] __initconst = {
141*4882a593Smuzhiyun 	"pad_clks_ck",
142*4882a593Smuzhiyun 	NULL,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const char * const omap4_slimbus1_slimbus_clk_parents[] __initconst = {
146*4882a593Smuzhiyun 	"slimbus_clk",
147*4882a593Smuzhiyun 	NULL,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_slimbus1_bit_data[] __initconst = {
151*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_slimbus1_fclk_0_parents, NULL },
152*4882a593Smuzhiyun 	{ 9, TI_CLK_GATE, omap4_slimbus1_fclk_1_parents, NULL },
153*4882a593Smuzhiyun 	{ 10, TI_CLK_GATE, omap4_slimbus1_fclk_2_parents, NULL },
154*4882a593Smuzhiyun 	{ 11, TI_CLK_GATE, omap4_slimbus1_slimbus_clk_parents, NULL },
155*4882a593Smuzhiyun 	{ 0 },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const char * const omap4_timer5_sync_mux_parents[] __initconst = {
159*4882a593Smuzhiyun 	"syc_clk_div_ck",
160*4882a593Smuzhiyun 	"sys_32k_ck",
161*4882a593Smuzhiyun 	NULL,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer5_bit_data[] __initconst = {
165*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
166*4882a593Smuzhiyun 	{ 0 },
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer6_bit_data[] __initconst = {
170*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
171*4882a593Smuzhiyun 	{ 0 },
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer7_bit_data[] __initconst = {
175*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
176*4882a593Smuzhiyun 	{ 0 },
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer8_bit_data[] __initconst = {
180*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
181*4882a593Smuzhiyun 	{ 0 },
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_abe_clkctrl_regs[] __initconst = {
185*4882a593Smuzhiyun 	{ OMAP4_L4_ABE_CLKCTRL, NULL, 0, "ocp_abe_iclk" },
186*4882a593Smuzhiyun 	{ OMAP4_AESS_CLKCTRL, omap4_aess_bit_data, CLKF_SW_SUP, "abe_cm:clk:0008:24" },
187*4882a593Smuzhiyun 	{ OMAP4_MCPDM_CLKCTRL, NULL, CLKF_SW_SUP, "pad_clks_ck" },
188*4882a593Smuzhiyun 	{ OMAP4_DMIC_CLKCTRL, omap4_dmic_bit_data, CLKF_SW_SUP, "abe_cm:clk:0018:24" },
189*4882a593Smuzhiyun 	{ OMAP4_MCASP_CLKCTRL, omap4_mcasp_bit_data, CLKF_SW_SUP, "abe_cm:clk:0020:24" },
190*4882a593Smuzhiyun 	{ OMAP4_MCBSP1_CLKCTRL, omap4_mcbsp1_bit_data, CLKF_SW_SUP, "abe_cm:clk:0028:24" },
191*4882a593Smuzhiyun 	{ OMAP4_MCBSP2_CLKCTRL, omap4_mcbsp2_bit_data, CLKF_SW_SUP, "abe_cm:clk:0030:24" },
192*4882a593Smuzhiyun 	{ OMAP4_MCBSP3_CLKCTRL, omap4_mcbsp3_bit_data, CLKF_SW_SUP, "abe_cm:clk:0038:24" },
193*4882a593Smuzhiyun 	{ OMAP4_SLIMBUS1_CLKCTRL, omap4_slimbus1_bit_data, CLKF_SW_SUP, "abe_cm:clk:0040:8" },
194*4882a593Smuzhiyun 	{ OMAP4_TIMER5_CLKCTRL, omap4_timer5_bit_data, CLKF_SW_SUP, "abe_cm:clk:0048:24" },
195*4882a593Smuzhiyun 	{ OMAP4_TIMER6_CLKCTRL, omap4_timer6_bit_data, CLKF_SW_SUP, "abe_cm:clk:0050:24" },
196*4882a593Smuzhiyun 	{ OMAP4_TIMER7_CLKCTRL, omap4_timer7_bit_data, CLKF_SW_SUP, "abe_cm:clk:0058:24" },
197*4882a593Smuzhiyun 	{ OMAP4_TIMER8_CLKCTRL, omap4_timer8_bit_data, CLKF_SW_SUP, "abe_cm:clk:0060:24" },
198*4882a593Smuzhiyun 	{ OMAP4_WD_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
199*4882a593Smuzhiyun 	{ 0 },
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l4_ao_clkctrl_regs[] __initconst = {
203*4882a593Smuzhiyun 	{ OMAP4_SMARTREFLEX_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
204*4882a593Smuzhiyun 	{ OMAP4_SMARTREFLEX_IVA_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
205*4882a593Smuzhiyun 	{ OMAP4_SMARTREFLEX_CORE_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
206*4882a593Smuzhiyun 	{ 0 },
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l3_1_clkctrl_regs[] __initconst = {
210*4882a593Smuzhiyun 	{ OMAP4_L3_MAIN_1_CLKCTRL, NULL, 0, "l3_div_ck" },
211*4882a593Smuzhiyun 	{ 0 },
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l3_2_clkctrl_regs[] __initconst = {
215*4882a593Smuzhiyun 	{ OMAP4_L3_MAIN_2_CLKCTRL, NULL, 0, "l3_div_ck" },
216*4882a593Smuzhiyun 	{ OMAP4_GPMC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
217*4882a593Smuzhiyun 	{ OMAP4_OCMC_RAM_CLKCTRL, NULL, 0, "l3_div_ck" },
218*4882a593Smuzhiyun 	{ 0 },
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_ducati_clkctrl_regs[] __initconst = {
222*4882a593Smuzhiyun 	{ OMAP4_IPU_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "ducati_clk_mux_ck" },
223*4882a593Smuzhiyun 	{ 0 },
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l3_dma_clkctrl_regs[] __initconst = {
227*4882a593Smuzhiyun 	{ OMAP4_DMA_SYSTEM_CLKCTRL, NULL, 0, "l3_div_ck" },
228*4882a593Smuzhiyun 	{ 0 },
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l3_emif_clkctrl_regs[] __initconst = {
232*4882a593Smuzhiyun 	{ OMAP4_DMM_CLKCTRL, NULL, 0, "l3_div_ck" },
233*4882a593Smuzhiyun 	{ OMAP4_EMIF1_CLKCTRL, NULL, CLKF_HW_SUP, "ddrphy_ck" },
234*4882a593Smuzhiyun 	{ OMAP4_EMIF2_CLKCTRL, NULL, CLKF_HW_SUP, "ddrphy_ck" },
235*4882a593Smuzhiyun 	{ 0 },
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_d2d_clkctrl_regs[] __initconst = {
239*4882a593Smuzhiyun 	{ OMAP4_C2C_CLKCTRL, NULL, 0, "div_core_ck" },
240*4882a593Smuzhiyun 	{ 0 },
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l4_cfg_clkctrl_regs[] __initconst = {
244*4882a593Smuzhiyun 	{ OMAP4_L4_CFG_CLKCTRL, NULL, 0, "l4_div_ck" },
245*4882a593Smuzhiyun 	{ OMAP4_SPINLOCK_CLKCTRL, NULL, 0, "l4_div_ck" },
246*4882a593Smuzhiyun 	{ OMAP4_MAILBOX_CLKCTRL, NULL, 0, "l4_div_ck" },
247*4882a593Smuzhiyun 	{ 0 },
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l3_instr_clkctrl_regs[] __initconst = {
251*4882a593Smuzhiyun 	{ OMAP4_L3_MAIN_3_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
252*4882a593Smuzhiyun 	{ OMAP4_L3_INSTR_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
253*4882a593Smuzhiyun 	{ OMAP4_OCP_WP_NOC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
254*4882a593Smuzhiyun 	{ 0 },
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_ivahd_clkctrl_regs[] __initconst = {
258*4882a593Smuzhiyun 	{ OMAP4_IVA_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_m5x2_ck" },
259*4882a593Smuzhiyun 	{ OMAP4_SL2IF_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_m5x2_ck" },
260*4882a593Smuzhiyun 	{ 0 },
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static const char * const omap4_iss_ctrlclk_parents[] __initconst = {
264*4882a593Smuzhiyun 	"func_96m_fclk",
265*4882a593Smuzhiyun 	NULL,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_iss_bit_data[] __initconst = {
269*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_iss_ctrlclk_parents, NULL },
270*4882a593Smuzhiyun 	{ 0 },
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static const char * const omap4_fdif_fck_parents[] __initconst = {
274*4882a593Smuzhiyun 	"dpll_per_m4x2_ck",
275*4882a593Smuzhiyun 	NULL,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap4_fdif_fck_data __initconst = {
279*4882a593Smuzhiyun 	.max_div = 4,
280*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_fdif_bit_data[] __initconst = {
284*4882a593Smuzhiyun 	{ 24, TI_CLK_DIVIDER, omap4_fdif_fck_parents, &omap4_fdif_fck_data },
285*4882a593Smuzhiyun 	{ 0 },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_iss_clkctrl_regs[] __initconst = {
289*4882a593Smuzhiyun 	{ OMAP4_ISS_CLKCTRL, omap4_iss_bit_data, CLKF_SW_SUP, "ducati_clk_mux_ck" },
290*4882a593Smuzhiyun 	{ OMAP4_FDIF_CLKCTRL, omap4_fdif_bit_data, CLKF_SW_SUP, "iss_cm:clk:0008:24" },
291*4882a593Smuzhiyun 	{ 0 },
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const char * const omap4_dss_dss_clk_parents[] __initconst = {
295*4882a593Smuzhiyun 	"dpll_per_m5x2_ck",
296*4882a593Smuzhiyun 	NULL,
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const char * const omap4_dss_48mhz_clk_parents[] __initconst = {
300*4882a593Smuzhiyun 	"func_48mc_fclk",
301*4882a593Smuzhiyun 	NULL,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const char * const omap4_dss_sys_clk_parents[] __initconst = {
305*4882a593Smuzhiyun 	"syc_clk_div_ck",
306*4882a593Smuzhiyun 	NULL,
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static const char * const omap4_dss_tv_clk_parents[] __initconst = {
310*4882a593Smuzhiyun 	"extalt_clkin_ck",
311*4882a593Smuzhiyun 	NULL,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_dss_core_bit_data[] __initconst = {
315*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_dss_dss_clk_parents, NULL },
316*4882a593Smuzhiyun 	{ 9, TI_CLK_GATE, omap4_dss_48mhz_clk_parents, NULL },
317*4882a593Smuzhiyun 	{ 10, TI_CLK_GATE, omap4_dss_sys_clk_parents, NULL },
318*4882a593Smuzhiyun 	{ 11, TI_CLK_GATE, omap4_dss_tv_clk_parents, NULL },
319*4882a593Smuzhiyun 	{ 0 },
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l3_dss_clkctrl_regs[] __initconst = {
323*4882a593Smuzhiyun 	{ OMAP4_DSS_CORE_CLKCTRL, omap4_dss_core_bit_data, CLKF_SW_SUP, "l3_dss_cm:clk:0000:8" },
324*4882a593Smuzhiyun 	{ 0 },
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static const char * const omap4_sgx_clk_mux_parents[] __initconst = {
328*4882a593Smuzhiyun 	"dpll_core_m7x2_ck",
329*4882a593Smuzhiyun 	"dpll_per_m7x2_ck",
330*4882a593Smuzhiyun 	NULL,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_gpu_bit_data[] __initconst = {
334*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_sgx_clk_mux_parents, NULL },
335*4882a593Smuzhiyun 	{ 0 },
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l3_gfx_clkctrl_regs[] __initconst = {
339*4882a593Smuzhiyun 	{ OMAP4_GPU_CLKCTRL, omap4_gpu_bit_data, CLKF_SW_SUP, "l3_gfx_cm:clk:0000:24" },
340*4882a593Smuzhiyun 	{ 0 },
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static const char * const omap4_hsmmc1_fclk_parents[] __initconst = {
344*4882a593Smuzhiyun 	"func_64m_fclk",
345*4882a593Smuzhiyun 	"func_96m_fclk",
346*4882a593Smuzhiyun 	NULL,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_mmc1_bit_data[] __initconst = {
350*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_hsmmc1_fclk_parents, NULL },
351*4882a593Smuzhiyun 	{ 0 },
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_mmc2_bit_data[] __initconst = {
355*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_hsmmc1_fclk_parents, NULL },
356*4882a593Smuzhiyun 	{ 0 },
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const char * const omap4_hsi_fck_parents[] __initconst = {
360*4882a593Smuzhiyun 	"dpll_per_m2x2_ck",
361*4882a593Smuzhiyun 	NULL,
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap4_hsi_fck_data __initconst = {
365*4882a593Smuzhiyun 	.max_div = 4,
366*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_hsi_bit_data[] __initconst = {
370*4882a593Smuzhiyun 	{ 24, TI_CLK_DIVIDER, omap4_hsi_fck_parents, &omap4_hsi_fck_data },
371*4882a593Smuzhiyun 	{ 0 },
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun static const char * const omap4_usb_host_hs_utmi_p1_clk_parents[] __initconst = {
375*4882a593Smuzhiyun 	"l3_init_cm:clk:0038:24",
376*4882a593Smuzhiyun 	NULL,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static const char * const omap4_usb_host_hs_utmi_p2_clk_parents[] __initconst = {
380*4882a593Smuzhiyun 	"l3_init_cm:clk:0038:25",
381*4882a593Smuzhiyun 	NULL,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static const char * const omap4_usb_host_hs_utmi_p3_clk_parents[] __initconst = {
385*4882a593Smuzhiyun 	"init_60m_fclk",
386*4882a593Smuzhiyun 	NULL,
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static const char * const omap4_usb_host_hs_hsic480m_p1_clk_parents[] __initconst = {
390*4882a593Smuzhiyun 	"dpll_usb_m2_ck",
391*4882a593Smuzhiyun 	NULL,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static const char * const omap4_utmi_p1_gfclk_parents[] __initconst = {
395*4882a593Smuzhiyun 	"init_60m_fclk",
396*4882a593Smuzhiyun 	"xclk60mhsp1_ck",
397*4882a593Smuzhiyun 	NULL,
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const char * const omap4_utmi_p2_gfclk_parents[] __initconst = {
401*4882a593Smuzhiyun 	"init_60m_fclk",
402*4882a593Smuzhiyun 	"xclk60mhsp2_ck",
403*4882a593Smuzhiyun 	NULL,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_usb_host_hs_bit_data[] __initconst = {
407*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_usb_host_hs_utmi_p1_clk_parents, NULL },
408*4882a593Smuzhiyun 	{ 9, TI_CLK_GATE, omap4_usb_host_hs_utmi_p2_clk_parents, NULL },
409*4882a593Smuzhiyun 	{ 10, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
410*4882a593Smuzhiyun 	{ 11, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
411*4882a593Smuzhiyun 	{ 12, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
412*4882a593Smuzhiyun 	{ 13, TI_CLK_GATE, omap4_usb_host_hs_hsic480m_p1_clk_parents, NULL },
413*4882a593Smuzhiyun 	{ 14, TI_CLK_GATE, omap4_usb_host_hs_hsic480m_p1_clk_parents, NULL },
414*4882a593Smuzhiyun 	{ 15, TI_CLK_GATE, omap4_dss_48mhz_clk_parents, NULL },
415*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_utmi_p1_gfclk_parents, NULL },
416*4882a593Smuzhiyun 	{ 25, TI_CLK_MUX, omap4_utmi_p2_gfclk_parents, NULL },
417*4882a593Smuzhiyun 	{ 0 },
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const char * const omap4_usb_otg_hs_xclk_parents[] __initconst = {
421*4882a593Smuzhiyun 	"l3_init_cm:clk:0040:24",
422*4882a593Smuzhiyun 	NULL,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const char * const omap4_otg_60m_gfclk_parents[] __initconst = {
426*4882a593Smuzhiyun 	"utmi_phy_clkout_ck",
427*4882a593Smuzhiyun 	"xclk60motg_ck",
428*4882a593Smuzhiyun 	NULL,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_usb_otg_hs_bit_data[] __initconst = {
432*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_usb_otg_hs_xclk_parents, NULL },
433*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_otg_60m_gfclk_parents, NULL },
434*4882a593Smuzhiyun 	{ 0 },
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_usb_tll_hs_bit_data[] __initconst = {
438*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
439*4882a593Smuzhiyun 	{ 9, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
440*4882a593Smuzhiyun 	{ 10, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
441*4882a593Smuzhiyun 	{ 0 },
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static const char * const omap4_ocp2scp_usb_phy_phy_48m_parents[] __initconst = {
445*4882a593Smuzhiyun 	"func_48m_fclk",
446*4882a593Smuzhiyun 	NULL,
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_ocp2scp_usb_phy_bit_data[] __initconst = {
450*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_ocp2scp_usb_phy_phy_48m_parents, NULL },
451*4882a593Smuzhiyun 	{ 0 },
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l3_init_clkctrl_regs[] __initconst = {
455*4882a593Smuzhiyun 	{ OMAP4_MMC1_CLKCTRL, omap4_mmc1_bit_data, CLKF_SW_SUP, "l3_init_cm:clk:0008:24" },
456*4882a593Smuzhiyun 	{ OMAP4_MMC2_CLKCTRL, omap4_mmc2_bit_data, CLKF_SW_SUP, "l3_init_cm:clk:0010:24" },
457*4882a593Smuzhiyun 	{ OMAP4_HSI_CLKCTRL, omap4_hsi_bit_data, CLKF_HW_SUP, "l3_init_cm:clk:0018:24" },
458*4882a593Smuzhiyun 	{ OMAP4_USB_HOST_HS_CLKCTRL, omap4_usb_host_hs_bit_data, CLKF_SW_SUP, "init_60m_fclk" },
459*4882a593Smuzhiyun 	{ OMAP4_USB_OTG_HS_CLKCTRL, omap4_usb_otg_hs_bit_data, CLKF_HW_SUP, "l3_div_ck" },
460*4882a593Smuzhiyun 	{ OMAP4_USB_TLL_HS_CLKCTRL, omap4_usb_tll_hs_bit_data, CLKF_HW_SUP, "l4_div_ck" },
461*4882a593Smuzhiyun 	{ OMAP4_USB_HOST_FS_CLKCTRL, NULL, CLKF_SW_SUP, "func_48mc_fclk" },
462*4882a593Smuzhiyun 	{ OMAP4_OCP2SCP_USB_PHY_CLKCTRL, omap4_ocp2scp_usb_phy_bit_data, CLKF_HW_SUP, "l3_init_cm:clk:00c0:8" },
463*4882a593Smuzhiyun 	{ 0 },
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static const char * const omap4_cm2_dm10_mux_parents[] __initconst = {
467*4882a593Smuzhiyun 	"sys_clkin_ck",
468*4882a593Smuzhiyun 	"sys_32k_ck",
469*4882a593Smuzhiyun 	NULL,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer10_bit_data[] __initconst = {
473*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
474*4882a593Smuzhiyun 	{ 0 },
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer11_bit_data[] __initconst = {
478*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
479*4882a593Smuzhiyun 	{ 0 },
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer2_bit_data[] __initconst = {
483*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
484*4882a593Smuzhiyun 	{ 0 },
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer3_bit_data[] __initconst = {
488*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
489*4882a593Smuzhiyun 	{ 0 },
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer4_bit_data[] __initconst = {
493*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
494*4882a593Smuzhiyun 	{ 0 },
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer9_bit_data[] __initconst = {
498*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
499*4882a593Smuzhiyun 	{ 0 },
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun static const char * const omap4_gpio2_dbclk_parents[] __initconst = {
503*4882a593Smuzhiyun 	"sys_32k_ck",
504*4882a593Smuzhiyun 	NULL,
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_gpio2_bit_data[] __initconst = {
508*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
509*4882a593Smuzhiyun 	{ 0 },
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_gpio3_bit_data[] __initconst = {
513*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
514*4882a593Smuzhiyun 	{ 0 },
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_gpio4_bit_data[] __initconst = {
518*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
519*4882a593Smuzhiyun 	{ 0 },
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_gpio5_bit_data[] __initconst = {
523*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
524*4882a593Smuzhiyun 	{ 0 },
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_gpio6_bit_data[] __initconst = {
528*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
529*4882a593Smuzhiyun 	{ 0 },
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun static const char * const omap4_per_mcbsp4_gfclk_parents[] __initconst = {
533*4882a593Smuzhiyun 	"l4_per_cm:clk:00c0:26",
534*4882a593Smuzhiyun 	"pad_clks_ck",
535*4882a593Smuzhiyun 	NULL,
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun static const char * const omap4_mcbsp4_sync_mux_ck_parents[] __initconst = {
539*4882a593Smuzhiyun 	"func_96m_fclk",
540*4882a593Smuzhiyun 	"per_abe_nc_fclk",
541*4882a593Smuzhiyun 	NULL,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_mcbsp4_bit_data[] __initconst = {
545*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_per_mcbsp4_gfclk_parents, NULL },
546*4882a593Smuzhiyun 	{ 26, TI_CLK_MUX, omap4_mcbsp4_sync_mux_ck_parents, NULL },
547*4882a593Smuzhiyun 	{ 0 },
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static const char * const omap4_slimbus2_fclk_0_parents[] __initconst = {
551*4882a593Smuzhiyun 	"func_24mc_fclk",
552*4882a593Smuzhiyun 	NULL,
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static const char * const omap4_slimbus2_fclk_1_parents[] __initconst = {
556*4882a593Smuzhiyun 	"per_abe_24m_fclk",
557*4882a593Smuzhiyun 	NULL,
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun static const char * const omap4_slimbus2_slimbus_clk_parents[] __initconst = {
561*4882a593Smuzhiyun 	"pad_slimbus_core_clks_ck",
562*4882a593Smuzhiyun 	NULL,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_slimbus2_bit_data[] __initconst = {
566*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_slimbus2_fclk_0_parents, NULL },
567*4882a593Smuzhiyun 	{ 9, TI_CLK_GATE, omap4_slimbus2_fclk_1_parents, NULL },
568*4882a593Smuzhiyun 	{ 10, TI_CLK_GATE, omap4_slimbus2_slimbus_clk_parents, NULL },
569*4882a593Smuzhiyun 	{ 0 },
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l4_per_clkctrl_regs[] __initconst = {
573*4882a593Smuzhiyun 	{ OMAP4_TIMER10_CLKCTRL, omap4_timer10_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0008:24" },
574*4882a593Smuzhiyun 	{ OMAP4_TIMER11_CLKCTRL, omap4_timer11_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0010:24" },
575*4882a593Smuzhiyun 	{ OMAP4_TIMER2_CLKCTRL, omap4_timer2_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0018:24" },
576*4882a593Smuzhiyun 	{ OMAP4_TIMER3_CLKCTRL, omap4_timer3_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0020:24" },
577*4882a593Smuzhiyun 	{ OMAP4_TIMER4_CLKCTRL, omap4_timer4_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0028:24" },
578*4882a593Smuzhiyun 	{ OMAP4_TIMER9_CLKCTRL, omap4_timer9_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0030:24" },
579*4882a593Smuzhiyun 	{ OMAP4_ELM_CLKCTRL, NULL, 0, "l4_div_ck" },
580*4882a593Smuzhiyun 	{ OMAP4_GPIO2_CLKCTRL, omap4_gpio2_bit_data, CLKF_HW_SUP, "l4_div_ck" },
581*4882a593Smuzhiyun 	{ OMAP4_GPIO3_CLKCTRL, omap4_gpio3_bit_data, CLKF_HW_SUP, "l4_div_ck" },
582*4882a593Smuzhiyun 	{ OMAP4_GPIO4_CLKCTRL, omap4_gpio4_bit_data, CLKF_HW_SUP, "l4_div_ck" },
583*4882a593Smuzhiyun 	{ OMAP4_GPIO5_CLKCTRL, omap4_gpio5_bit_data, CLKF_HW_SUP, "l4_div_ck" },
584*4882a593Smuzhiyun 	{ OMAP4_GPIO6_CLKCTRL, omap4_gpio6_bit_data, CLKF_HW_SUP, "l4_div_ck" },
585*4882a593Smuzhiyun 	{ OMAP4_HDQ1W_CLKCTRL, NULL, CLKF_SW_SUP, "func_12m_fclk" },
586*4882a593Smuzhiyun 	{ OMAP4_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
587*4882a593Smuzhiyun 	{ OMAP4_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
588*4882a593Smuzhiyun 	{ OMAP4_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
589*4882a593Smuzhiyun 	{ OMAP4_I2C4_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
590*4882a593Smuzhiyun 	{ OMAP4_L4_PER_CLKCTRL, NULL, 0, "l4_div_ck" },
591*4882a593Smuzhiyun 	{ OMAP4_MCBSP4_CLKCTRL, omap4_mcbsp4_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:00c0:24" },
592*4882a593Smuzhiyun 	{ OMAP4_MCSPI1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
593*4882a593Smuzhiyun 	{ OMAP4_MCSPI2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
594*4882a593Smuzhiyun 	{ OMAP4_MCSPI3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
595*4882a593Smuzhiyun 	{ OMAP4_MCSPI4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
596*4882a593Smuzhiyun 	{ OMAP4_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
597*4882a593Smuzhiyun 	{ OMAP4_MMC4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
598*4882a593Smuzhiyun 	{ OMAP4_SLIMBUS2_CLKCTRL, omap4_slimbus2_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0118:8" },
599*4882a593Smuzhiyun 	{ OMAP4_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
600*4882a593Smuzhiyun 	{ OMAP4_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
601*4882a593Smuzhiyun 	{ OMAP4_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
602*4882a593Smuzhiyun 	{ OMAP4_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
603*4882a593Smuzhiyun 	{ OMAP4_MMC5_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
604*4882a593Smuzhiyun 	{ 0 },
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static const struct
608*4882a593Smuzhiyun omap_clkctrl_reg_data omap4_l4_secure_clkctrl_regs[] __initconst = {
609*4882a593Smuzhiyun 	{ OMAP4_AES1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_div_ck" },
610*4882a593Smuzhiyun 	{ OMAP4_AES2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_div_ck" },
611*4882a593Smuzhiyun 	{ OMAP4_DES3DES_CLKCTRL, NULL, CLKF_SW_SUP, "l4_div_ck" },
612*4882a593Smuzhiyun 	{ OMAP4_PKA_CLKCTRL, NULL, CLKF_SW_SUP, "l4_div_ck" },
613*4882a593Smuzhiyun 	{ OMAP4_RNG_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "l4_div_ck" },
614*4882a593Smuzhiyun 	{ OMAP4_SHA2MD5_CLKCTRL, NULL, CLKF_SW_SUP, "l3_div_ck" },
615*4882a593Smuzhiyun 	{ OMAP4_CRYPTODMA_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "l3_div_ck" },
616*4882a593Smuzhiyun 	{ 0 },
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_gpio1_bit_data[] __initconst = {
620*4882a593Smuzhiyun 	{ 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
621*4882a593Smuzhiyun 	{ 0 },
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_timer1_bit_data[] __initconst = {
625*4882a593Smuzhiyun 	{ 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
626*4882a593Smuzhiyun 	{ 0 },
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_l4_wkup_clkctrl_regs[] __initconst = {
630*4882a593Smuzhiyun 	{ OMAP4_L4_WKUP_CLKCTRL, NULL, 0, "l4_wkup_clk_mux_ck" },
631*4882a593Smuzhiyun 	{ OMAP4_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
632*4882a593Smuzhiyun 	{ OMAP4_GPIO1_CLKCTRL, omap4_gpio1_bit_data, CLKF_HW_SUP, "l4_wkup_clk_mux_ck" },
633*4882a593Smuzhiyun 	{ OMAP4_TIMER1_CLKCTRL, omap4_timer1_bit_data, CLKF_SW_SUP, "l4_wkup_cm:clk:0020:24" },
634*4882a593Smuzhiyun 	{ OMAP4_COUNTER_32K_CLKCTRL, NULL, 0, "sys_32k_ck" },
635*4882a593Smuzhiyun 	{ OMAP4_KBD_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
636*4882a593Smuzhiyun 	{ 0 },
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun static const char * const omap4_pmd_stm_clock_mux_ck_parents[] __initconst = {
640*4882a593Smuzhiyun 	"sys_clkin_ck",
641*4882a593Smuzhiyun 	"dpll_core_m6x2_ck",
642*4882a593Smuzhiyun 	"tie_low_clock_ck",
643*4882a593Smuzhiyun 	NULL,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const char * const omap4_trace_clk_div_div_ck_parents[] __initconst = {
647*4882a593Smuzhiyun 	"emu_sys_cm:clk:0000:22",
648*4882a593Smuzhiyun 	NULL,
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun static const int omap4_trace_clk_div_div_ck_divs[] __initconst = {
652*4882a593Smuzhiyun 	0,
653*4882a593Smuzhiyun 	1,
654*4882a593Smuzhiyun 	2,
655*4882a593Smuzhiyun 	0,
656*4882a593Smuzhiyun 	4,
657*4882a593Smuzhiyun 	-1,
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap4_trace_clk_div_div_ck_data __initconst = {
661*4882a593Smuzhiyun 	.dividers = omap4_trace_clk_div_div_ck_divs,
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun static const char * const omap4_stm_clk_div_ck_parents[] __initconst = {
665*4882a593Smuzhiyun 	"emu_sys_cm:clk:0000:20",
666*4882a593Smuzhiyun 	NULL,
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun static const struct omap_clkctrl_div_data omap4_stm_clk_div_ck_data __initconst = {
670*4882a593Smuzhiyun 	.max_div = 64,
671*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data omap4_debugss_bit_data[] __initconst = {
675*4882a593Smuzhiyun 	{ 20, TI_CLK_MUX, omap4_pmd_stm_clock_mux_ck_parents, NULL },
676*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, omap4_pmd_stm_clock_mux_ck_parents, NULL },
677*4882a593Smuzhiyun 	{ 24, TI_CLK_DIVIDER, omap4_trace_clk_div_div_ck_parents, &omap4_trace_clk_div_div_ck_data },
678*4882a593Smuzhiyun 	{ 27, TI_CLK_DIVIDER, omap4_stm_clk_div_ck_parents, &omap4_stm_clk_div_ck_data },
679*4882a593Smuzhiyun 	{ 0 },
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data omap4_emu_sys_clkctrl_regs[] __initconst = {
683*4882a593Smuzhiyun 	{ OMAP4_DEBUGSS_CLKCTRL, omap4_debugss_bit_data, 0, "trace_clk_div_ck" },
684*4882a593Smuzhiyun 	{ 0 },
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun const struct omap_clkctrl_data omap4_clkctrl_data[] __initconst = {
688*4882a593Smuzhiyun 	{ 0x4a004320, omap4_mpuss_clkctrl_regs },
689*4882a593Smuzhiyun 	{ 0x4a004420, omap4_tesla_clkctrl_regs },
690*4882a593Smuzhiyun 	{ 0x4a004520, omap4_abe_clkctrl_regs },
691*4882a593Smuzhiyun 	{ 0x4a008620, omap4_l4_ao_clkctrl_regs },
692*4882a593Smuzhiyun 	{ 0x4a008720, omap4_l3_1_clkctrl_regs },
693*4882a593Smuzhiyun 	{ 0x4a008820, omap4_l3_2_clkctrl_regs },
694*4882a593Smuzhiyun 	{ 0x4a008920, omap4_ducati_clkctrl_regs },
695*4882a593Smuzhiyun 	{ 0x4a008a20, omap4_l3_dma_clkctrl_regs },
696*4882a593Smuzhiyun 	{ 0x4a008b20, omap4_l3_emif_clkctrl_regs },
697*4882a593Smuzhiyun 	{ 0x4a008c20, omap4_d2d_clkctrl_regs },
698*4882a593Smuzhiyun 	{ 0x4a008d20, omap4_l4_cfg_clkctrl_regs },
699*4882a593Smuzhiyun 	{ 0x4a008e20, omap4_l3_instr_clkctrl_regs },
700*4882a593Smuzhiyun 	{ 0x4a008f20, omap4_ivahd_clkctrl_regs },
701*4882a593Smuzhiyun 	{ 0x4a009020, omap4_iss_clkctrl_regs },
702*4882a593Smuzhiyun 	{ 0x4a009120, omap4_l3_dss_clkctrl_regs },
703*4882a593Smuzhiyun 	{ 0x4a009220, omap4_l3_gfx_clkctrl_regs },
704*4882a593Smuzhiyun 	{ 0x4a009320, omap4_l3_init_clkctrl_regs },
705*4882a593Smuzhiyun 	{ 0x4a009420, omap4_l4_per_clkctrl_regs },
706*4882a593Smuzhiyun 	{ 0x4a0095a0, omap4_l4_secure_clkctrl_regs },
707*4882a593Smuzhiyun 	{ 0x4a307820, omap4_l4_wkup_clkctrl_regs },
708*4882a593Smuzhiyun 	{ 0x4a307a20, omap4_emu_sys_clkctrl_regs },
709*4882a593Smuzhiyun 	{ 0 },
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun static struct ti_dt_clk omap44xx_clks[] = {
713*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_32k_ck", "sys_32k_ck"),
714*4882a593Smuzhiyun 	/*
715*4882a593Smuzhiyun 	 * XXX: All the clock aliases below are only needed for legacy
716*4882a593Smuzhiyun 	 * hwmod support. Once hwmod is removed, these can be removed
717*4882a593Smuzhiyun 	 * also.
718*4882a593Smuzhiyun 	 */
719*4882a593Smuzhiyun 	DT_CLK(NULL, "aess_fclk", "abe_cm:0008:24"),
720*4882a593Smuzhiyun 	DT_CLK(NULL, "cm2_dm10_mux", "l4_per_cm:0008:24"),
721*4882a593Smuzhiyun 	DT_CLK(NULL, "cm2_dm11_mux", "l4_per_cm:0010:24"),
722*4882a593Smuzhiyun 	DT_CLK(NULL, "cm2_dm2_mux", "l4_per_cm:0018:24"),
723*4882a593Smuzhiyun 	DT_CLK(NULL, "cm2_dm3_mux", "l4_per_cm:0020:24"),
724*4882a593Smuzhiyun 	DT_CLK(NULL, "cm2_dm4_mux", "l4_per_cm:0028:24"),
725*4882a593Smuzhiyun 	DT_CLK(NULL, "cm2_dm9_mux", "l4_per_cm:0030:24"),
726*4882a593Smuzhiyun 	DT_CLK(NULL, "dmic_sync_mux_ck", "abe_cm:0018:26"),
727*4882a593Smuzhiyun 	DT_CLK(NULL, "dmt1_clk_mux", "l4_wkup_cm:0020:24"),
728*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_48mhz_clk", "l3_dss_cm:0000:9"),
729*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_dss_clk", "l3_dss_cm:0000:8"),
730*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_sys_clk", "l3_dss_cm:0000:10"),
731*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_tv_clk", "l3_dss_cm:0000:11"),
732*4882a593Smuzhiyun 	DT_CLK(NULL, "fdif_fck", "iss_cm:0008:24"),
733*4882a593Smuzhiyun 	DT_CLK(NULL, "func_dmic_abe_gfclk", "abe_cm:0018:24"),
734*4882a593Smuzhiyun 	DT_CLK(NULL, "func_mcasp_abe_gfclk", "abe_cm:0020:24"),
735*4882a593Smuzhiyun 	DT_CLK(NULL, "func_mcbsp1_gfclk", "abe_cm:0028:24"),
736*4882a593Smuzhiyun 	DT_CLK(NULL, "func_mcbsp2_gfclk", "abe_cm:0030:24"),
737*4882a593Smuzhiyun 	DT_CLK(NULL, "func_mcbsp3_gfclk", "abe_cm:0038:24"),
738*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio1_dbclk", "l4_wkup_cm:0018:8"),
739*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio2_dbclk", "l4_per_cm:0040:8"),
740*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio3_dbclk", "l4_per_cm:0048:8"),
741*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio4_dbclk", "l4_per_cm:0050:8"),
742*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio5_dbclk", "l4_per_cm:0058:8"),
743*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio6_dbclk", "l4_per_cm:0060:8"),
744*4882a593Smuzhiyun 	DT_CLK(NULL, "hsi_fck", "l3_init_cm:0018:24"),
745*4882a593Smuzhiyun 	DT_CLK(NULL, "hsmmc1_fclk", "l3_init_cm:0008:24"),
746*4882a593Smuzhiyun 	DT_CLK(NULL, "hsmmc2_fclk", "l3_init_cm:0010:24"),
747*4882a593Smuzhiyun 	DT_CLK(NULL, "iss_ctrlclk", "iss_cm:0000:8"),
748*4882a593Smuzhiyun 	DT_CLK(NULL, "mcasp_sync_mux_ck", "abe_cm:0020:26"),
749*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp1_sync_mux_ck", "abe_cm:0028:26"),
750*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp2_sync_mux_ck", "abe_cm:0030:26"),
751*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp3_sync_mux_ck", "abe_cm:0038:26"),
752*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp4_sync_mux_ck", "l4_per_cm:00c0:26"),
753*4882a593Smuzhiyun 	DT_CLK(NULL, "ocp2scp_usb_phy_phy_48m", "l3_init_cm:00c0:8"),
754*4882a593Smuzhiyun 	DT_CLK(NULL, "otg_60m_gfclk", "l3_init_cm:0040:24"),
755*4882a593Smuzhiyun 	DT_CLK(NULL, "per_mcbsp4_gfclk", "l4_per_cm:00c0:24"),
756*4882a593Smuzhiyun 	DT_CLK(NULL, "pmd_stm_clock_mux_ck", "emu_sys_cm:0000:20"),
757*4882a593Smuzhiyun 	DT_CLK(NULL, "pmd_trace_clk_mux_ck", "emu_sys_cm:0000:22"),
758*4882a593Smuzhiyun 	DT_CLK(NULL, "sgx_clk_mux", "l3_gfx_cm:0000:24"),
759*4882a593Smuzhiyun 	DT_CLK(NULL, "slimbus1_fclk_0", "abe_cm:0040:8"),
760*4882a593Smuzhiyun 	DT_CLK(NULL, "slimbus1_fclk_1", "abe_cm:0040:9"),
761*4882a593Smuzhiyun 	DT_CLK(NULL, "slimbus1_fclk_2", "abe_cm:0040:10"),
762*4882a593Smuzhiyun 	DT_CLK(NULL, "slimbus1_slimbus_clk", "abe_cm:0040:11"),
763*4882a593Smuzhiyun 	DT_CLK(NULL, "slimbus2_fclk_0", "l4_per_cm:0118:8"),
764*4882a593Smuzhiyun 	DT_CLK(NULL, "slimbus2_fclk_1", "l4_per_cm:0118:9"),
765*4882a593Smuzhiyun 	DT_CLK(NULL, "slimbus2_slimbus_clk", "l4_per_cm:0118:10"),
766*4882a593Smuzhiyun 	DT_CLK(NULL, "stm_clk_div_ck", "emu_sys_cm:0000:27"),
767*4882a593Smuzhiyun 	DT_CLK(NULL, "timer5_sync_mux", "abe_cm:0048:24"),
768*4882a593Smuzhiyun 	DT_CLK(NULL, "timer6_sync_mux", "abe_cm:0050:24"),
769*4882a593Smuzhiyun 	DT_CLK(NULL, "timer7_sync_mux", "abe_cm:0058:24"),
770*4882a593Smuzhiyun 	DT_CLK(NULL, "timer8_sync_mux", "abe_cm:0060:24"),
771*4882a593Smuzhiyun 	DT_CLK(NULL, "trace_clk_div_div_ck", "emu_sys_cm:0000:24"),
772*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_host_hs_func48mclk", "l3_init_cm:0038:15"),
773*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_host_hs_hsic480m_p1_clk", "l3_init_cm:0038:13"),
774*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_host_hs_hsic480m_p2_clk", "l3_init_cm:0038:14"),
775*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_host_hs_hsic60m_p1_clk", "l3_init_cm:0038:11"),
776*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_host_hs_hsic60m_p2_clk", "l3_init_cm:0038:12"),
777*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_host_hs_utmi_p1_clk", "l3_init_cm:0038:8"),
778*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_host_hs_utmi_p2_clk", "l3_init_cm:0038:9"),
779*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_host_hs_utmi_p3_clk", "l3_init_cm:0038:10"),
780*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_otg_hs_xclk", "l3_init_cm:0040:8"),
781*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_tll_hs_usb_ch0_clk", "l3_init_cm:0048:8"),
782*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_tll_hs_usb_ch1_clk", "l3_init_cm:0048:9"),
783*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_tll_hs_usb_ch2_clk", "l3_init_cm:0048:10"),
784*4882a593Smuzhiyun 	DT_CLK(NULL, "utmi_p1_gfclk", "l3_init_cm:0038:24"),
785*4882a593Smuzhiyun 	DT_CLK(NULL, "utmi_p2_gfclk", "l3_init_cm:0038:25"),
786*4882a593Smuzhiyun 	{ .node_name = NULL },
787*4882a593Smuzhiyun };
788*4882a593Smuzhiyun 
omap4xxx_dt_clk_init(void)789*4882a593Smuzhiyun int __init omap4xxx_dt_clk_init(void)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	int rc;
792*4882a593Smuzhiyun 	struct clk *abe_dpll_ref, *abe_dpll, *sys_32k_ck, *usb_dpll;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	ti_dt_clocks_register(omap44xx_clks);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	omap2_clk_disable_autoidle_all();
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	ti_clk_add_aliases();
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/*
801*4882a593Smuzhiyun 	 * Lock USB DPLL on OMAP4 devices so that the L3INIT power
802*4882a593Smuzhiyun 	 * domain can transition to retention state when not in use.
803*4882a593Smuzhiyun 	 */
804*4882a593Smuzhiyun 	usb_dpll = clk_get_sys(NULL, "dpll_usb_ck");
805*4882a593Smuzhiyun 	rc = clk_set_rate(usb_dpll, OMAP4_DPLL_USB_DEFFREQ);
806*4882a593Smuzhiyun 	if (rc)
807*4882a593Smuzhiyun 		pr_err("%s: failed to configure USB DPLL!\n", __func__);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/*
810*4882a593Smuzhiyun 	 * On OMAP4460 the ABE DPLL fails to turn on if in idle low-power
811*4882a593Smuzhiyun 	 * state when turning the ABE clock domain. Workaround this by
812*4882a593Smuzhiyun 	 * locking the ABE DPLL on boot.
813*4882a593Smuzhiyun 	 * Lock the ABE DPLL in any case to avoid issues with audio.
814*4882a593Smuzhiyun 	 */
815*4882a593Smuzhiyun 	abe_dpll_ref = clk_get_sys(NULL, "abe_dpll_refclk_mux_ck");
816*4882a593Smuzhiyun 	sys_32k_ck = clk_get_sys(NULL, "sys_32k_ck");
817*4882a593Smuzhiyun 	rc = clk_set_parent(abe_dpll_ref, sys_32k_ck);
818*4882a593Smuzhiyun 	abe_dpll = clk_get_sys(NULL, "dpll_abe_ck");
819*4882a593Smuzhiyun 	if (!rc)
820*4882a593Smuzhiyun 		rc = clk_set_rate(abe_dpll, OMAP4_DPLL_ABE_DEFFREQ);
821*4882a593Smuzhiyun 	if (rc)
822*4882a593Smuzhiyun 		pr_err("%s: failed to configure ABE DPLL!\n", __func__);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	return 0;
825*4882a593Smuzhiyun }
826