1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * AM33XX Clock init
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc
5*4882a593Smuzhiyun * Tero Kristo (t-kristo@ti.com)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
13*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*4882a593Smuzhiyun * GNU General Public License for more details.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/clk-provider.h>
21*4882a593Smuzhiyun #include <linux/clk/ti.h>
22*4882a593Smuzhiyun #include <dt-bindings/clock/am3.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "clock.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static const char * const am3_gpio1_dbclk_parents[] __initconst = {
27*4882a593Smuzhiyun "clk-24mhz-clkctrl:0000:0",
28*4882a593Smuzhiyun NULL,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_gpio2_bit_data[] __initconst = {
32*4882a593Smuzhiyun { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
33*4882a593Smuzhiyun { 0 },
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_gpio3_bit_data[] __initconst = {
37*4882a593Smuzhiyun { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
38*4882a593Smuzhiyun { 0 },
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_gpio4_bit_data[] __initconst = {
42*4882a593Smuzhiyun { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
43*4882a593Smuzhiyun { 0 },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4ls_clkctrl_regs[] __initconst = {
47*4882a593Smuzhiyun { AM3_L4LS_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
48*4882a593Smuzhiyun { AM3_L4LS_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
49*4882a593Smuzhiyun { AM3_L4LS_ELM_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
50*4882a593Smuzhiyun { AM3_L4LS_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
51*4882a593Smuzhiyun { AM3_L4LS_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
52*4882a593Smuzhiyun { AM3_L4LS_SPI0_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
53*4882a593Smuzhiyun { AM3_L4LS_SPI1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
54*4882a593Smuzhiyun { AM3_L4LS_L4_LS_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
55*4882a593Smuzhiyun { AM3_L4LS_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
56*4882a593Smuzhiyun { AM3_L4LS_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
57*4882a593Smuzhiyun { AM3_L4LS_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
58*4882a593Smuzhiyun { AM3_L4LS_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
59*4882a593Smuzhiyun { AM3_L4LS_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" },
60*4882a593Smuzhiyun { AM3_L4LS_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" },
61*4882a593Smuzhiyun { AM3_L4LS_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" },
62*4882a593Smuzhiyun { AM3_L4LS_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" },
63*4882a593Smuzhiyun { AM3_L4LS_RNG_CLKCTRL, NULL, CLKF_SW_SUP, "rng_fck" },
64*4882a593Smuzhiyun { AM3_L4LS_GPIO2_CLKCTRL, am3_gpio2_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
65*4882a593Smuzhiyun { AM3_L4LS_GPIO3_CLKCTRL, am3_gpio3_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
66*4882a593Smuzhiyun { AM3_L4LS_GPIO4_CLKCTRL, am3_gpio4_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
67*4882a593Smuzhiyun { AM3_L4LS_D_CAN0_CLKCTRL, NULL, CLKF_SW_SUP, "dcan0_fck" },
68*4882a593Smuzhiyun { AM3_L4LS_D_CAN1_CLKCTRL, NULL, CLKF_SW_SUP, "dcan1_fck" },
69*4882a593Smuzhiyun { AM3_L4LS_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
70*4882a593Smuzhiyun { AM3_L4LS_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
71*4882a593Smuzhiyun { AM3_L4LS_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
72*4882a593Smuzhiyun { AM3_L4LS_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" },
73*4882a593Smuzhiyun { AM3_L4LS_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" },
74*4882a593Smuzhiyun { AM3_L4LS_MMC2_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
75*4882a593Smuzhiyun { AM3_L4LS_SPINLOCK_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
76*4882a593Smuzhiyun { AM3_L4LS_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
77*4882a593Smuzhiyun { AM3_L4LS_OCPWP_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
78*4882a593Smuzhiyun { 0 },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l3s_clkctrl_regs[] __initconst = {
82*4882a593Smuzhiyun { AM3_L3S_USB_OTG_HS_CLKCTRL, NULL, CLKF_SW_SUP, "usbotg_fck" },
83*4882a593Smuzhiyun { AM3_L3S_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk" },
84*4882a593Smuzhiyun { AM3_L3S_MCASP0_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp0_fck" },
85*4882a593Smuzhiyun { AM3_L3S_MCASP1_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp1_fck" },
86*4882a593Smuzhiyun { AM3_L3S_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
87*4882a593Smuzhiyun { 0 },
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l3_clkctrl_regs[] __initconst = {
91*4882a593Smuzhiyun { AM3_L3_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
92*4882a593Smuzhiyun { AM3_L3_EMIF_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_ddr_m2_div2_ck" },
93*4882a593Smuzhiyun { AM3_L3_OCMCRAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
94*4882a593Smuzhiyun { AM3_L3_AES_CLKCTRL, NULL, CLKF_SW_SUP, "aes0_fck" },
95*4882a593Smuzhiyun { AM3_L3_SHAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
96*4882a593Smuzhiyun { AM3_L3_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
97*4882a593Smuzhiyun { AM3_L3_L3_INSTR_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
98*4882a593Smuzhiyun { AM3_L3_L3_MAIN_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
99*4882a593Smuzhiyun { AM3_L3_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
100*4882a593Smuzhiyun { AM3_L3_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
101*4882a593Smuzhiyun { 0 },
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4hs_clkctrl_regs[] __initconst = {
105*4882a593Smuzhiyun { AM3_L4HS_L4_HS_CLKCTRL, NULL, CLKF_SW_SUP, "l4hs_gclk" },
106*4882a593Smuzhiyun { 0 },
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_pruss_ocp_clkctrl_regs[] __initconst = {
110*4882a593Smuzhiyun { AM3_PRUSS_OCP_PRUSS_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "pruss_ocp_gclk" },
111*4882a593Smuzhiyun { 0 },
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_cpsw_125mhz_clkctrl_regs[] __initconst = {
115*4882a593Smuzhiyun { AM3_CPSW_125MHZ_CPGMAC0_CLKCTRL, NULL, CLKF_SW_SUP, "cpsw_125mhz_gclk" },
116*4882a593Smuzhiyun { 0 },
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_lcdc_clkctrl_regs[] __initconst = {
120*4882a593Smuzhiyun { AM3_LCDC_LCDC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SET_RATE_PARENT, "lcd_gclk" },
121*4882a593Smuzhiyun { 0 },
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_clk_24mhz_clkctrl_regs[] __initconst = {
125*4882a593Smuzhiyun { AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL, NULL, CLKF_SW_SUP, "clkdiv32k_ck" },
126*4882a593Smuzhiyun { 0 },
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const char * const am3_gpio0_dbclk_parents[] __initconst = {
130*4882a593Smuzhiyun "gpio0_dbclk_mux_ck",
131*4882a593Smuzhiyun NULL,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_gpio1_bit_data[] __initconst = {
135*4882a593Smuzhiyun { 18, TI_CLK_GATE, am3_gpio0_dbclk_parents, NULL },
136*4882a593Smuzhiyun { 0 },
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4_wkup_clkctrl_regs[] __initconst = {
140*4882a593Smuzhiyun { AM3_L4_WKUP_CONTROL_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
141*4882a593Smuzhiyun { AM3_L4_WKUP_GPIO1_CLKCTRL, am3_gpio1_bit_data, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
142*4882a593Smuzhiyun { AM3_L4_WKUP_L4_WKUP_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
143*4882a593Smuzhiyun { AM3_L4_WKUP_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" },
144*4882a593Smuzhiyun { AM3_L4_WKUP_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" },
145*4882a593Smuzhiyun { AM3_L4_WKUP_ADC_TSC_CLKCTRL, NULL, CLKF_SW_SUP, "adc_tsc_fck" },
146*4882a593Smuzhiyun { AM3_L4_WKUP_SMARTREFLEX0_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex0_fck" },
147*4882a593Smuzhiyun { AM3_L4_WKUP_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck" },
148*4882a593Smuzhiyun { AM3_L4_WKUP_SMARTREFLEX1_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex1_fck" },
149*4882a593Smuzhiyun { AM3_L4_WKUP_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "wdt1_fck" },
150*4882a593Smuzhiyun { 0 },
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static const char * const am3_dbg_sysclk_ck_parents[] __initconst = {
154*4882a593Smuzhiyun "sys_clkin_ck",
155*4882a593Smuzhiyun NULL,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const char * const am3_trace_pmd_clk_mux_ck_parents[] __initconst = {
159*4882a593Smuzhiyun "l3-aon-clkctrl:0000:19",
160*4882a593Smuzhiyun "l3-aon-clkctrl:0000:30",
161*4882a593Smuzhiyun NULL,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const char * const am3_trace_clk_div_ck_parents[] __initconst = {
165*4882a593Smuzhiyun "l3-aon-clkctrl:0000:20",
166*4882a593Smuzhiyun NULL,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const struct omap_clkctrl_div_data am3_trace_clk_div_ck_data __initconst = {
170*4882a593Smuzhiyun .max_div = 64,
171*4882a593Smuzhiyun .flags = CLK_DIVIDER_POWER_OF_TWO,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const char * const am3_stm_clk_div_ck_parents[] __initconst = {
175*4882a593Smuzhiyun "l3-aon-clkctrl:0000:22",
176*4882a593Smuzhiyun NULL,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct omap_clkctrl_div_data am3_stm_clk_div_ck_data __initconst = {
180*4882a593Smuzhiyun .max_div = 64,
181*4882a593Smuzhiyun .flags = CLK_DIVIDER_POWER_OF_TWO,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static const char * const am3_dbg_clka_ck_parents[] __initconst = {
185*4882a593Smuzhiyun "dpll_core_m4_ck",
186*4882a593Smuzhiyun NULL,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_debugss_bit_data[] __initconst = {
190*4882a593Smuzhiyun { 19, TI_CLK_GATE, am3_dbg_sysclk_ck_parents, NULL },
191*4882a593Smuzhiyun { 20, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL },
192*4882a593Smuzhiyun { 22, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL },
193*4882a593Smuzhiyun { 24, TI_CLK_DIVIDER, am3_trace_clk_div_ck_parents, &am3_trace_clk_div_ck_data },
194*4882a593Smuzhiyun { 27, TI_CLK_DIVIDER, am3_stm_clk_div_ck_parents, &am3_stm_clk_div_ck_data },
195*4882a593Smuzhiyun { 30, TI_CLK_GATE, am3_dbg_clka_ck_parents, NULL },
196*4882a593Smuzhiyun { 0 },
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l3_aon_clkctrl_regs[] __initconst = {
200*4882a593Smuzhiyun { AM3_L3_AON_DEBUGSS_CLKCTRL, am3_debugss_bit_data, CLKF_SW_SUP, "l3-aon-clkctrl:0000:24" },
201*4882a593Smuzhiyun { 0 },
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4_wkup_aon_clkctrl_regs[] __initconst = {
205*4882a593Smuzhiyun { AM3_L4_WKUP_AON_WKUP_M3_CLKCTRL, NULL, CLKF_NO_IDLEST, "dpll_core_m4_div2_ck" },
206*4882a593Smuzhiyun { 0 },
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_mpu_clkctrl_regs[] __initconst = {
210*4882a593Smuzhiyun { AM3_MPU_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_mpu_m2_ck" },
211*4882a593Smuzhiyun { 0 },
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4_rtc_clkctrl_regs[] __initconst = {
215*4882a593Smuzhiyun { AM3_L4_RTC_RTC_CLKCTRL, NULL, CLKF_SW_SUP, "clk-24mhz-clkctrl:0000:0" },
216*4882a593Smuzhiyun { 0 },
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_gfx_l3_clkctrl_regs[] __initconst = {
220*4882a593Smuzhiyun { AM3_GFX_L3_GFX_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "gfx_fck_div_ck" },
221*4882a593Smuzhiyun { 0 },
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4_cefuse_clkctrl_regs[] __initconst = {
225*4882a593Smuzhiyun { AM3_L4_CEFUSE_CEFUSE_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck" },
226*4882a593Smuzhiyun { 0 },
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun const struct omap_clkctrl_data am3_clkctrl_data[] __initconst = {
230*4882a593Smuzhiyun { 0x44e00038, am3_l4ls_clkctrl_regs },
231*4882a593Smuzhiyun { 0x44e0001c, am3_l3s_clkctrl_regs },
232*4882a593Smuzhiyun { 0x44e00024, am3_l3_clkctrl_regs },
233*4882a593Smuzhiyun { 0x44e00120, am3_l4hs_clkctrl_regs },
234*4882a593Smuzhiyun { 0x44e000e8, am3_pruss_ocp_clkctrl_regs },
235*4882a593Smuzhiyun { 0x44e00000, am3_cpsw_125mhz_clkctrl_regs },
236*4882a593Smuzhiyun { 0x44e00018, am3_lcdc_clkctrl_regs },
237*4882a593Smuzhiyun { 0x44e0014c, am3_clk_24mhz_clkctrl_regs },
238*4882a593Smuzhiyun { 0x44e00400, am3_l4_wkup_clkctrl_regs },
239*4882a593Smuzhiyun { 0x44e00414, am3_l3_aon_clkctrl_regs },
240*4882a593Smuzhiyun { 0x44e004b0, am3_l4_wkup_aon_clkctrl_regs },
241*4882a593Smuzhiyun { 0x44e00600, am3_mpu_clkctrl_regs },
242*4882a593Smuzhiyun { 0x44e00800, am3_l4_rtc_clkctrl_regs },
243*4882a593Smuzhiyun { 0x44e00900, am3_gfx_l3_clkctrl_regs },
244*4882a593Smuzhiyun { 0x44e00a00, am3_l4_cefuse_clkctrl_regs },
245*4882a593Smuzhiyun { 0 },
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static struct ti_dt_clk am33xx_clks[] = {
249*4882a593Smuzhiyun DT_CLK(NULL, "timer_32k_ck", "clk-24mhz-clkctrl:0000:0"),
250*4882a593Smuzhiyun DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"),
251*4882a593Smuzhiyun DT_CLK(NULL, "clkdiv32k_ick", "clk-24mhz-clkctrl:0000:0"),
252*4882a593Smuzhiyun DT_CLK(NULL, "dbg_clka_ck", "l3-aon-clkctrl:0000:30"),
253*4882a593Smuzhiyun DT_CLK(NULL, "dbg_sysclk_ck", "l3-aon-clkctrl:0000:19"),
254*4882a593Smuzhiyun DT_CLK(NULL, "gpio0_dbclk", "l4-wkup-clkctrl:0008:18"),
255*4882a593Smuzhiyun DT_CLK(NULL, "gpio1_dbclk", "l4ls-clkctrl:0074:18"),
256*4882a593Smuzhiyun DT_CLK(NULL, "gpio2_dbclk", "l4ls-clkctrl:0078:18"),
257*4882a593Smuzhiyun DT_CLK(NULL, "gpio3_dbclk", "l4ls-clkctrl:007c:18"),
258*4882a593Smuzhiyun DT_CLK(NULL, "stm_clk_div_ck", "l3-aon-clkctrl:0000:27"),
259*4882a593Smuzhiyun DT_CLK(NULL, "stm_pmd_clock_mux_ck", "l3-aon-clkctrl:0000:22"),
260*4882a593Smuzhiyun DT_CLK(NULL, "trace_clk_div_ck", "l3-aon-clkctrl:0000:24"),
261*4882a593Smuzhiyun DT_CLK(NULL, "trace_pmd_clk_mux_ck", "l3-aon-clkctrl:0000:20"),
262*4882a593Smuzhiyun { .node_name = NULL },
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static const char *enable_init_clks[] = {
266*4882a593Smuzhiyun "dpll_ddr_m2_ck",
267*4882a593Smuzhiyun "dpll_mpu_m2_ck",
268*4882a593Smuzhiyun "l3_gclk",
269*4882a593Smuzhiyun "l4hs_gclk",
270*4882a593Smuzhiyun "l4fw_gclk",
271*4882a593Smuzhiyun "l4ls_gclk",
272*4882a593Smuzhiyun /* Required for external peripherals like, Audio codecs */
273*4882a593Smuzhiyun "clkout2_ck",
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
am33xx_dt_clk_init(void)276*4882a593Smuzhiyun int __init am33xx_dt_clk_init(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct clk *clk1, *clk2;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
281*4882a593Smuzhiyun ti_dt_clocks_register(am33xx_compat_clks);
282*4882a593Smuzhiyun else
283*4882a593Smuzhiyun ti_dt_clocks_register(am33xx_clks);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun omap2_clk_disable_autoidle_all();
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ti_clk_add_aliases();
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun omap2_clk_enable_init_clocks(enable_init_clks,
290*4882a593Smuzhiyun ARRAY_SIZE(enable_init_clks));
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* TRM ERRATA: Timer 3 & 6 default parent (TCLKIN) may not be always
293*4882a593Smuzhiyun * physically present, in such a case HWMOD enabling of
294*4882a593Smuzhiyun * clock would be failure with default parent. And timer
295*4882a593Smuzhiyun * probe thinks clock is already enabled, this leads to
296*4882a593Smuzhiyun * crash upon accessing timer 3 & 6 registers in probe.
297*4882a593Smuzhiyun * Fix by setting parent of both these timers to master
298*4882a593Smuzhiyun * oscillator clock.
299*4882a593Smuzhiyun */
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun clk1 = clk_get_sys(NULL, "sys_clkin_ck");
302*4882a593Smuzhiyun clk2 = clk_get_sys(NULL, "timer3_fck");
303*4882a593Smuzhiyun clk_set_parent(clk2, clk1);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun clk2 = clk_get_sys(NULL, "timer6_fck");
306*4882a593Smuzhiyun clk_set_parent(clk2, clk1);
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun * The On-Chip 32K RC Osc clock is not an accurate clock-source as per
309*4882a593Smuzhiyun * the design/spec, so as a result, for example, timer which supposed
310*4882a593Smuzhiyun * to get expired @60Sec, but will expire somewhere ~@40Sec, which is
311*4882a593Smuzhiyun * not expected by any use-case, so change WDT1 clock source to PRCM
312*4882a593Smuzhiyun * 32KHz clock.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun clk1 = clk_get_sys(NULL, "wdt1_fck");
315*4882a593Smuzhiyun clk2 = clk_get_sys(NULL, "clkdiv32k_ick");
316*4882a593Smuzhiyun clk_set_parent(clk1, clk2);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320