xref: /OK3568_Linux_fs/kernel/drivers/clk/ti/clk-33xx-compat.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * AM33XX Clock init
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2013 Texas Instruments, Inc
5*4882a593Smuzhiyun  *     Tero Kristo (t-kristo@ti.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
13*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*4882a593Smuzhiyun  * GNU General Public License for more details.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/clk-provider.h>
21*4882a593Smuzhiyun #include <linux/clk/ti.h>
22*4882a593Smuzhiyun #include <dt-bindings/clock/am3.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "clock.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static const char * const am3_gpio1_dbclk_parents[] __initconst = {
27*4882a593Smuzhiyun 	"l4_per_cm:clk:0138:0",
28*4882a593Smuzhiyun 	NULL,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_gpio2_bit_data[] __initconst = {
32*4882a593Smuzhiyun 	{ 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
33*4882a593Smuzhiyun 	{ 0 },
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_gpio3_bit_data[] __initconst = {
37*4882a593Smuzhiyun 	{ 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
38*4882a593Smuzhiyun 	{ 0 },
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_gpio4_bit_data[] __initconst = {
42*4882a593Smuzhiyun 	{ 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
43*4882a593Smuzhiyun 	{ 0 },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4_per_clkctrl_regs[] __initconst = {
47*4882a593Smuzhiyun 	{ AM3_CPGMAC0_CLKCTRL, NULL, CLKF_SW_SUP, "cpsw_125mhz_gclk", "cpsw_125mhz_clkdm" },
48*4882a593Smuzhiyun 	{ AM3_LCDC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SET_RATE_PARENT, "lcd_gclk", "lcdc_clkdm" },
49*4882a593Smuzhiyun 	{ AM3_USB_OTG_HS_CLKCTRL, NULL, CLKF_SW_SUP, "usbotg_fck", "l3s_clkdm" },
50*4882a593Smuzhiyun 	{ AM3_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" },
51*4882a593Smuzhiyun 	{ AM3_EMIF_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_ddr_m2_div2_ck", "l3_clkdm" },
52*4882a593Smuzhiyun 	{ AM3_OCMCRAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" },
53*4882a593Smuzhiyun 	{ AM3_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk", "l3s_clkdm" },
54*4882a593Smuzhiyun 	{ AM3_MCASP0_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp0_fck", "l3s_clkdm" },
55*4882a593Smuzhiyun 	{ AM3_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
56*4882a593Smuzhiyun 	{ AM3_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
57*4882a593Smuzhiyun 	{ AM3_ELM_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
58*4882a593Smuzhiyun 	{ AM3_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
59*4882a593Smuzhiyun 	{ AM3_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
60*4882a593Smuzhiyun 	{ AM3_SPI0_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
61*4882a593Smuzhiyun 	{ AM3_SPI1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
62*4882a593Smuzhiyun 	{ AM3_L4_LS_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
63*4882a593Smuzhiyun 	{ AM3_MCASP1_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp1_fck", "l3s_clkdm" },
64*4882a593Smuzhiyun 	{ AM3_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
65*4882a593Smuzhiyun 	{ AM3_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
66*4882a593Smuzhiyun 	{ AM3_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
67*4882a593Smuzhiyun 	{ AM3_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
68*4882a593Smuzhiyun 	{ AM3_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" },
69*4882a593Smuzhiyun 	{ AM3_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" },
70*4882a593Smuzhiyun 	{ AM3_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" },
71*4882a593Smuzhiyun 	{ AM3_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" },
72*4882a593Smuzhiyun 	{ AM3_RNG_CLKCTRL, NULL, CLKF_SW_SUP, "rng_fck" },
73*4882a593Smuzhiyun 	{ AM3_AES_CLKCTRL, NULL, CLKF_SW_SUP, "aes0_fck", "l3_clkdm" },
74*4882a593Smuzhiyun 	{ AM3_SHAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" },
75*4882a593Smuzhiyun 	{ AM3_GPIO2_CLKCTRL, am3_gpio2_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
76*4882a593Smuzhiyun 	{ AM3_GPIO3_CLKCTRL, am3_gpio3_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
77*4882a593Smuzhiyun 	{ AM3_GPIO4_CLKCTRL, am3_gpio4_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
78*4882a593Smuzhiyun 	{ AM3_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" },
79*4882a593Smuzhiyun 	{ AM3_D_CAN0_CLKCTRL, NULL, CLKF_SW_SUP, "dcan0_fck" },
80*4882a593Smuzhiyun 	{ AM3_D_CAN1_CLKCTRL, NULL, CLKF_SW_SUP, "dcan1_fck" },
81*4882a593Smuzhiyun 	{ AM3_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
82*4882a593Smuzhiyun 	{ AM3_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
83*4882a593Smuzhiyun 	{ AM3_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
84*4882a593Smuzhiyun 	{ AM3_L3_INSTR_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" },
85*4882a593Smuzhiyun 	{ AM3_L3_MAIN_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" },
86*4882a593Smuzhiyun 	{ AM3_PRUSS_CLKCTRL, NULL, CLKF_SW_SUP, "pruss_ocp_gclk", "pruss_ocp_clkdm" },
87*4882a593Smuzhiyun 	{ AM3_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" },
88*4882a593Smuzhiyun 	{ AM3_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" },
89*4882a593Smuzhiyun 	{ AM3_MMC2_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
90*4882a593Smuzhiyun 	{ AM3_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk", "l3s_clkdm" },
91*4882a593Smuzhiyun 	{ AM3_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" },
92*4882a593Smuzhiyun 	{ AM3_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" },
93*4882a593Smuzhiyun 	{ AM3_SPINLOCK_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
94*4882a593Smuzhiyun 	{ AM3_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
95*4882a593Smuzhiyun 	{ AM3_L4_HS_CLKCTRL, NULL, CLKF_SW_SUP, "l4hs_gclk", "l4hs_clkdm" },
96*4882a593Smuzhiyun 	{ AM3_OCPWP_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
97*4882a593Smuzhiyun 	{ AM3_CLKDIV32K_CLKCTRL, NULL, CLKF_SW_SUP, "clkdiv32k_ck", "clk_24mhz_clkdm" },
98*4882a593Smuzhiyun 	{ 0 },
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static const char * const am3_gpio0_dbclk_parents[] __initconst = {
102*4882a593Smuzhiyun 	"gpio0_dbclk_mux_ck",
103*4882a593Smuzhiyun 	NULL,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_gpio1_bit_data[] __initconst = {
107*4882a593Smuzhiyun 	{ 18, TI_CLK_GATE, am3_gpio0_dbclk_parents, NULL },
108*4882a593Smuzhiyun 	{ 0 },
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const char * const am3_dbg_sysclk_ck_parents[] __initconst = {
112*4882a593Smuzhiyun 	"sys_clkin_ck",
113*4882a593Smuzhiyun 	NULL,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static const char * const am3_trace_pmd_clk_mux_ck_parents[] __initconst = {
117*4882a593Smuzhiyun 	"l4_wkup_cm:clk:0010:19",
118*4882a593Smuzhiyun 	"l4_wkup_cm:clk:0010:30",
119*4882a593Smuzhiyun 	NULL,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const char * const am3_trace_clk_div_ck_parents[] __initconst = {
123*4882a593Smuzhiyun 	"l4_wkup_cm:clk:0010:20",
124*4882a593Smuzhiyun 	NULL,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const struct omap_clkctrl_div_data am3_trace_clk_div_ck_data __initconst = {
128*4882a593Smuzhiyun 	.max_div = 64,
129*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const char * const am3_stm_clk_div_ck_parents[] __initconst = {
133*4882a593Smuzhiyun 	"l4_wkup_cm:clk:0010:22",
134*4882a593Smuzhiyun 	NULL,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static const struct omap_clkctrl_div_data am3_stm_clk_div_ck_data __initconst = {
138*4882a593Smuzhiyun 	.max_div = 64,
139*4882a593Smuzhiyun 	.flags = CLK_DIVIDER_POWER_OF_TWO,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static const char * const am3_dbg_clka_ck_parents[] __initconst = {
143*4882a593Smuzhiyun 	"dpll_core_m4_ck",
144*4882a593Smuzhiyun 	NULL,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static const struct omap_clkctrl_bit_data am3_debugss_bit_data[] __initconst = {
148*4882a593Smuzhiyun 	{ 19, TI_CLK_GATE, am3_dbg_sysclk_ck_parents, NULL },
149*4882a593Smuzhiyun 	{ 20, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL },
150*4882a593Smuzhiyun 	{ 22, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL },
151*4882a593Smuzhiyun 	{ 24, TI_CLK_DIVIDER, am3_trace_clk_div_ck_parents, &am3_trace_clk_div_ck_data },
152*4882a593Smuzhiyun 	{ 27, TI_CLK_DIVIDER, am3_stm_clk_div_ck_parents, &am3_stm_clk_div_ck_data },
153*4882a593Smuzhiyun 	{ 30, TI_CLK_GATE, am3_dbg_clka_ck_parents, NULL },
154*4882a593Smuzhiyun 	{ 0 },
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4_wkup_clkctrl_regs[] __initconst = {
158*4882a593Smuzhiyun 	{ AM3_CONTROL_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
159*4882a593Smuzhiyun 	{ AM3_GPIO1_CLKCTRL, am3_gpio1_bit_data, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
160*4882a593Smuzhiyun 	{ AM3_L4_WKUP_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
161*4882a593Smuzhiyun 	{ AM3_DEBUGSS_CLKCTRL, am3_debugss_bit_data, CLKF_SW_SUP, "l4_wkup_cm:clk:0010:24", "l3_aon_clkdm" },
162*4882a593Smuzhiyun 	{ AM3_WKUP_M3_CLKCTRL, NULL, CLKF_NO_IDLEST, "dpll_core_m4_div2_ck", "l4_wkup_aon_clkdm" },
163*4882a593Smuzhiyun 	{ AM3_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" },
164*4882a593Smuzhiyun 	{ AM3_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" },
165*4882a593Smuzhiyun 	{ AM3_ADC_TSC_CLKCTRL, NULL, CLKF_SW_SUP, "adc_tsc_fck" },
166*4882a593Smuzhiyun 	{ AM3_SMARTREFLEX0_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex0_fck" },
167*4882a593Smuzhiyun 	{ AM3_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck" },
168*4882a593Smuzhiyun 	{ AM3_SMARTREFLEX1_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex1_fck" },
169*4882a593Smuzhiyun 	{ AM3_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "wdt1_fck" },
170*4882a593Smuzhiyun 	{ 0 },
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_mpu_clkctrl_regs[] __initconst = {
174*4882a593Smuzhiyun 	{ AM3_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_mpu_m2_ck" },
175*4882a593Smuzhiyun 	{ 0 },
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4_rtc_clkctrl_regs[] __initconst = {
179*4882a593Smuzhiyun 	{ AM3_RTC_CLKCTRL, NULL, CLKF_SW_SUP, "clk_32768_ck" },
180*4882a593Smuzhiyun 	{ 0 },
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_gfx_l3_clkctrl_regs[] __initconst = {
184*4882a593Smuzhiyun 	{ AM3_GFX_CLKCTRL, NULL, CLKF_SW_SUP, "gfx_fck_div_ck" },
185*4882a593Smuzhiyun 	{ 0 },
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const struct omap_clkctrl_reg_data am3_l4_cefuse_clkctrl_regs[] __initconst = {
189*4882a593Smuzhiyun 	{ AM3_CEFUSE_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck" },
190*4882a593Smuzhiyun 	{ 0 },
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun const struct omap_clkctrl_data am3_clkctrl_compat_data[] __initconst = {
194*4882a593Smuzhiyun 	{ 0x44e00014, am3_l4_per_clkctrl_regs },
195*4882a593Smuzhiyun 	{ 0x44e00404, am3_l4_wkup_clkctrl_regs },
196*4882a593Smuzhiyun 	{ 0x44e00604, am3_mpu_clkctrl_regs },
197*4882a593Smuzhiyun 	{ 0x44e00800, am3_l4_rtc_clkctrl_regs },
198*4882a593Smuzhiyun 	{ 0x44e00904, am3_gfx_l3_clkctrl_regs },
199*4882a593Smuzhiyun 	{ 0x44e00a20, am3_l4_cefuse_clkctrl_regs },
200*4882a593Smuzhiyun 	{ 0 },
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun struct ti_dt_clk am33xx_compat_clks[] = {
204*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_32k_ck", "l4_per_cm:0138:0"),
205*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"),
206*4882a593Smuzhiyun 	DT_CLK(NULL, "clkdiv32k_ick", "l4_per_cm:0138:0"),
207*4882a593Smuzhiyun 	DT_CLK(NULL, "dbg_clka_ck", "l4_wkup_cm:0010:30"),
208*4882a593Smuzhiyun 	DT_CLK(NULL, "dbg_sysclk_ck", "l4_wkup_cm:0010:19"),
209*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio0_dbclk", "l4_wkup_cm:0004:18"),
210*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio1_dbclk", "l4_per_cm:0098:18"),
211*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio2_dbclk", "l4_per_cm:009c:18"),
212*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio3_dbclk", "l4_per_cm:00a0:18"),
213*4882a593Smuzhiyun 	DT_CLK(NULL, "stm_clk_div_ck", "l4_wkup_cm:0010:27"),
214*4882a593Smuzhiyun 	DT_CLK(NULL, "stm_pmd_clock_mux_ck", "l4_wkup_cm:0010:22"),
215*4882a593Smuzhiyun 	DT_CLK(NULL, "trace_clk_div_ck", "l4_wkup_cm:0010:24"),
216*4882a593Smuzhiyun 	DT_CLK(NULL, "trace_pmd_clk_mux_ck", "l4_wkup_cm:0010:20"),
217*4882a593Smuzhiyun 	{ .node_name = NULL },
218*4882a593Smuzhiyun };
219