xref: /OK3568_Linux_fs/kernel/drivers/clk/ti/clk-2xxx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * OMAP2 Clock init
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2013 Texas Instruments, Inc
5*4882a593Smuzhiyun  *     Tero Kristo (t-kristo@ti.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
13*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*4882a593Smuzhiyun  * GNU General Public License for more details.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/clk/ti.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "clock.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static struct ti_dt_clk omap2xxx_clks[] = {
25*4882a593Smuzhiyun 	DT_CLK(NULL, "func_32k_ck", "func_32k_ck"),
26*4882a593Smuzhiyun 	DT_CLK(NULL, "secure_32k_ck", "secure_32k_ck"),
27*4882a593Smuzhiyun 	DT_CLK(NULL, "virt_12m_ck", "virt_12m_ck"),
28*4882a593Smuzhiyun 	DT_CLK(NULL, "virt_13m_ck", "virt_13m_ck"),
29*4882a593Smuzhiyun 	DT_CLK(NULL, "virt_19200000_ck", "virt_19200000_ck"),
30*4882a593Smuzhiyun 	DT_CLK(NULL, "virt_26m_ck", "virt_26m_ck"),
31*4882a593Smuzhiyun 	DT_CLK(NULL, "aplls_clkin_ck", "aplls_clkin_ck"),
32*4882a593Smuzhiyun 	DT_CLK(NULL, "aplls_clkin_x2_ck", "aplls_clkin_x2_ck"),
33*4882a593Smuzhiyun 	DT_CLK(NULL, "osc_ck", "osc_ck"),
34*4882a593Smuzhiyun 	DT_CLK(NULL, "sys_ck", "sys_ck"),
35*4882a593Smuzhiyun 	DT_CLK(NULL, "alt_ck", "alt_ck"),
36*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp_clks", "mcbsp_clks"),
37*4882a593Smuzhiyun 	DT_CLK(NULL, "dpll_ck", "dpll_ck"),
38*4882a593Smuzhiyun 	DT_CLK(NULL, "apll96_ck", "apll96_ck"),
39*4882a593Smuzhiyun 	DT_CLK(NULL, "apll54_ck", "apll54_ck"),
40*4882a593Smuzhiyun 	DT_CLK(NULL, "func_54m_ck", "func_54m_ck"),
41*4882a593Smuzhiyun 	DT_CLK(NULL, "core_ck", "core_ck"),
42*4882a593Smuzhiyun 	DT_CLK(NULL, "func_96m_ck", "func_96m_ck"),
43*4882a593Smuzhiyun 	DT_CLK(NULL, "func_48m_ck", "func_48m_ck"),
44*4882a593Smuzhiyun 	DT_CLK(NULL, "func_12m_ck", "func_12m_ck"),
45*4882a593Smuzhiyun 	DT_CLK(NULL, "sys_clkout_src", "sys_clkout_src"),
46*4882a593Smuzhiyun 	DT_CLK(NULL, "sys_clkout", "sys_clkout"),
47*4882a593Smuzhiyun 	DT_CLK(NULL, "emul_ck", "emul_ck"),
48*4882a593Smuzhiyun 	DT_CLK(NULL, "mpu_ck", "mpu_ck"),
49*4882a593Smuzhiyun 	DT_CLK(NULL, "dsp_fck", "dsp_fck"),
50*4882a593Smuzhiyun 	DT_CLK(NULL, "gfx_3d_fck", "gfx_3d_fck"),
51*4882a593Smuzhiyun 	DT_CLK(NULL, "gfx_2d_fck", "gfx_2d_fck"),
52*4882a593Smuzhiyun 	DT_CLK(NULL, "gfx_ick", "gfx_ick"),
53*4882a593Smuzhiyun 	DT_CLK("omapdss_dss", "ick", "dss_ick"),
54*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_ick", "dss_ick"),
55*4882a593Smuzhiyun 	DT_CLK(NULL, "dss1_fck", "dss1_fck"),
56*4882a593Smuzhiyun 	DT_CLK(NULL, "dss2_fck", "dss2_fck"),
57*4882a593Smuzhiyun 	DT_CLK(NULL, "dss_54m_fck", "dss_54m_fck"),
58*4882a593Smuzhiyun 	DT_CLK(NULL, "core_l3_ck", "core_l3_ck"),
59*4882a593Smuzhiyun 	DT_CLK(NULL, "ssi_fck", "ssi_ssr_sst_fck"),
60*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_l4_ick", "usb_l4_ick"),
61*4882a593Smuzhiyun 	DT_CLK(NULL, "l4_ck", "l4_ck"),
62*4882a593Smuzhiyun 	DT_CLK(NULL, "ssi_l4_ick", "ssi_l4_ick"),
63*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt1_ick", "gpt1_ick"),
64*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt1_fck", "gpt1_fck"),
65*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt2_ick", "gpt2_ick"),
66*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt2_fck", "gpt2_fck"),
67*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt3_ick", "gpt3_ick"),
68*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt3_fck", "gpt3_fck"),
69*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt4_ick", "gpt4_ick"),
70*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt4_fck", "gpt4_fck"),
71*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt5_ick", "gpt5_ick"),
72*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt5_fck", "gpt5_fck"),
73*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt6_ick", "gpt6_ick"),
74*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt6_fck", "gpt6_fck"),
75*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt7_ick", "gpt7_ick"),
76*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt7_fck", "gpt7_fck"),
77*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt8_ick", "gpt8_ick"),
78*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt8_fck", "gpt8_fck"),
79*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt9_ick", "gpt9_ick"),
80*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt9_fck", "gpt9_fck"),
81*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt10_ick", "gpt10_ick"),
82*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt10_fck", "gpt10_fck"),
83*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt11_ick", "gpt11_ick"),
84*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt11_fck", "gpt11_fck"),
85*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt12_ick", "gpt12_ick"),
86*4882a593Smuzhiyun 	DT_CLK(NULL, "gpt12_fck", "gpt12_fck"),
87*4882a593Smuzhiyun 	DT_CLK("omap-mcbsp.1", "ick", "mcbsp1_ick"),
88*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp1_ick", "mcbsp1_ick"),
89*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp1_fck", "mcbsp1_fck"),
90*4882a593Smuzhiyun 	DT_CLK("omap-mcbsp.2", "ick", "mcbsp2_ick"),
91*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp2_ick", "mcbsp2_ick"),
92*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp2_fck", "mcbsp2_fck"),
93*4882a593Smuzhiyun 	DT_CLK("omap2_mcspi.1", "ick", "mcspi1_ick"),
94*4882a593Smuzhiyun 	DT_CLK(NULL, "mcspi1_ick", "mcspi1_ick"),
95*4882a593Smuzhiyun 	DT_CLK(NULL, "mcspi1_fck", "mcspi1_fck"),
96*4882a593Smuzhiyun 	DT_CLK("omap2_mcspi.2", "ick", "mcspi2_ick"),
97*4882a593Smuzhiyun 	DT_CLK(NULL, "mcspi2_ick", "mcspi2_ick"),
98*4882a593Smuzhiyun 	DT_CLK(NULL, "mcspi2_fck", "mcspi2_fck"),
99*4882a593Smuzhiyun 	DT_CLK(NULL, "uart1_ick", "uart1_ick"),
100*4882a593Smuzhiyun 	DT_CLK(NULL, "uart1_fck", "uart1_fck"),
101*4882a593Smuzhiyun 	DT_CLK(NULL, "uart2_ick", "uart2_ick"),
102*4882a593Smuzhiyun 	DT_CLK(NULL, "uart2_fck", "uart2_fck"),
103*4882a593Smuzhiyun 	DT_CLK(NULL, "uart3_ick", "uart3_ick"),
104*4882a593Smuzhiyun 	DT_CLK(NULL, "uart3_fck", "uart3_fck"),
105*4882a593Smuzhiyun 	DT_CLK(NULL, "gpios_ick", "gpios_ick"),
106*4882a593Smuzhiyun 	DT_CLK(NULL, "gpios_fck", "gpios_fck"),
107*4882a593Smuzhiyun 	DT_CLK("omap_wdt", "ick", "mpu_wdt_ick"),
108*4882a593Smuzhiyun 	DT_CLK(NULL, "mpu_wdt_ick", "mpu_wdt_ick"),
109*4882a593Smuzhiyun 	DT_CLK(NULL, "mpu_wdt_fck", "mpu_wdt_fck"),
110*4882a593Smuzhiyun 	DT_CLK(NULL, "sync_32k_ick", "sync_32k_ick"),
111*4882a593Smuzhiyun 	DT_CLK(NULL, "wdt1_ick", "wdt1_ick"),
112*4882a593Smuzhiyun 	DT_CLK(NULL, "omapctrl_ick", "omapctrl_ick"),
113*4882a593Smuzhiyun 	DT_CLK("omap24xxcam", "fck", "cam_fck"),
114*4882a593Smuzhiyun 	DT_CLK(NULL, "cam_fck", "cam_fck"),
115*4882a593Smuzhiyun 	DT_CLK("omap24xxcam", "ick", "cam_ick"),
116*4882a593Smuzhiyun 	DT_CLK(NULL, "cam_ick", "cam_ick"),
117*4882a593Smuzhiyun 	DT_CLK(NULL, "mailboxes_ick", "mailboxes_ick"),
118*4882a593Smuzhiyun 	DT_CLK(NULL, "wdt4_ick", "wdt4_ick"),
119*4882a593Smuzhiyun 	DT_CLK(NULL, "wdt4_fck", "wdt4_fck"),
120*4882a593Smuzhiyun 	DT_CLK(NULL, "mspro_ick", "mspro_ick"),
121*4882a593Smuzhiyun 	DT_CLK(NULL, "mspro_fck", "mspro_fck"),
122*4882a593Smuzhiyun 	DT_CLK(NULL, "fac_ick", "fac_ick"),
123*4882a593Smuzhiyun 	DT_CLK(NULL, "fac_fck", "fac_fck"),
124*4882a593Smuzhiyun 	DT_CLK("omap_hdq.0", "ick", "hdq_ick"),
125*4882a593Smuzhiyun 	DT_CLK(NULL, "hdq_ick", "hdq_ick"),
126*4882a593Smuzhiyun 	DT_CLK("omap_hdq.0", "fck", "hdq_fck"),
127*4882a593Smuzhiyun 	DT_CLK(NULL, "hdq_fck", "hdq_fck"),
128*4882a593Smuzhiyun 	DT_CLK("omap_i2c.1", "ick", "i2c1_ick"),
129*4882a593Smuzhiyun 	DT_CLK(NULL, "i2c1_ick", "i2c1_ick"),
130*4882a593Smuzhiyun 	DT_CLK("omap_i2c.2", "ick", "i2c2_ick"),
131*4882a593Smuzhiyun 	DT_CLK(NULL, "i2c2_ick", "i2c2_ick"),
132*4882a593Smuzhiyun 	DT_CLK(NULL, "gpmc_fck", "gpmc_fck"),
133*4882a593Smuzhiyun 	DT_CLK(NULL, "sdma_fck", "sdma_fck"),
134*4882a593Smuzhiyun 	DT_CLK(NULL, "sdma_ick", "sdma_ick"),
135*4882a593Smuzhiyun 	DT_CLK(NULL, "sdrc_ick", "sdrc_ick"),
136*4882a593Smuzhiyun 	DT_CLK(NULL, "des_ick", "des_ick"),
137*4882a593Smuzhiyun 	DT_CLK("omap-sham", "ick", "sha_ick"),
138*4882a593Smuzhiyun 	DT_CLK(NULL, "sha_ick", "sha_ick"),
139*4882a593Smuzhiyun 	DT_CLK("omap_rng", "ick", "rng_ick"),
140*4882a593Smuzhiyun 	DT_CLK(NULL, "rng_ick", "rng_ick"),
141*4882a593Smuzhiyun 	DT_CLK("omap-aes", "ick", "aes_ick"),
142*4882a593Smuzhiyun 	DT_CLK(NULL, "aes_ick", "aes_ick"),
143*4882a593Smuzhiyun 	DT_CLK(NULL, "pka_ick", "pka_ick"),
144*4882a593Smuzhiyun 	DT_CLK(NULL, "usb_fck", "usb_fck"),
145*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_32k_ck", "func_32k_ck"),
146*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_sys_ck", "sys_ck"),
147*4882a593Smuzhiyun 	DT_CLK(NULL, "timer_ext_ck", "alt_ck"),
148*4882a593Smuzhiyun 	{ .node_name = NULL },
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static struct ti_dt_clk omap2420_clks[] = {
152*4882a593Smuzhiyun 	DT_CLK(NULL, "sys_clkout2_src", "sys_clkout2_src"),
153*4882a593Smuzhiyun 	DT_CLK(NULL, "sys_clkout2", "sys_clkout2"),
154*4882a593Smuzhiyun 	DT_CLK(NULL, "dsp_ick", "dsp_ick"),
155*4882a593Smuzhiyun 	DT_CLK(NULL, "iva1_ifck", "iva1_ifck"),
156*4882a593Smuzhiyun 	DT_CLK(NULL, "iva1_mpu_int_ifck", "iva1_mpu_int_ifck"),
157*4882a593Smuzhiyun 	DT_CLK(NULL, "wdt3_ick", "wdt3_ick"),
158*4882a593Smuzhiyun 	DT_CLK(NULL, "wdt3_fck", "wdt3_fck"),
159*4882a593Smuzhiyun 	DT_CLK("mmci-omap.0", "ick", "mmc_ick"),
160*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc_ick", "mmc_ick"),
161*4882a593Smuzhiyun 	DT_CLK("mmci-omap.0", "fck", "mmc_fck"),
162*4882a593Smuzhiyun 	DT_CLK(NULL, "mmc_fck", "mmc_fck"),
163*4882a593Smuzhiyun 	DT_CLK(NULL, "eac_ick", "eac_ick"),
164*4882a593Smuzhiyun 	DT_CLK(NULL, "eac_fck", "eac_fck"),
165*4882a593Smuzhiyun 	DT_CLK(NULL, "i2c1_fck", "i2c1_fck"),
166*4882a593Smuzhiyun 	DT_CLK(NULL, "i2c2_fck", "i2c2_fck"),
167*4882a593Smuzhiyun 	DT_CLK(NULL, "vlynq_ick", "vlynq_ick"),
168*4882a593Smuzhiyun 	DT_CLK(NULL, "vlynq_fck", "vlynq_fck"),
169*4882a593Smuzhiyun 	DT_CLK("musb-hdrc", "fck", "osc_ck"),
170*4882a593Smuzhiyun 	{ .node_name = NULL },
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static struct ti_dt_clk omap2430_clks[] = {
174*4882a593Smuzhiyun 	DT_CLK("twl", "fck", "osc_ck"),
175*4882a593Smuzhiyun 	DT_CLK(NULL, "iva2_1_ick", "iva2_1_ick"),
176*4882a593Smuzhiyun 	DT_CLK(NULL, "mdm_ick", "mdm_ick"),
177*4882a593Smuzhiyun 	DT_CLK(NULL, "mdm_osc_ck", "mdm_osc_ck"),
178*4882a593Smuzhiyun 	DT_CLK("omap-mcbsp.3", "ick", "mcbsp3_ick"),
179*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp3_ick", "mcbsp3_ick"),
180*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp3_fck", "mcbsp3_fck"),
181*4882a593Smuzhiyun 	DT_CLK("omap-mcbsp.4", "ick", "mcbsp4_ick"),
182*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp4_ick", "mcbsp4_ick"),
183*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp4_fck", "mcbsp4_fck"),
184*4882a593Smuzhiyun 	DT_CLK("omap-mcbsp.5", "ick", "mcbsp5_ick"),
185*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp5_ick", "mcbsp5_ick"),
186*4882a593Smuzhiyun 	DT_CLK(NULL, "mcbsp5_fck", "mcbsp5_fck"),
187*4882a593Smuzhiyun 	DT_CLK("omap2_mcspi.3", "ick", "mcspi3_ick"),
188*4882a593Smuzhiyun 	DT_CLK(NULL, "mcspi3_ick", "mcspi3_ick"),
189*4882a593Smuzhiyun 	DT_CLK(NULL, "mcspi3_fck", "mcspi3_fck"),
190*4882a593Smuzhiyun 	DT_CLK(NULL, "icr_ick", "icr_ick"),
191*4882a593Smuzhiyun 	DT_CLK(NULL, "i2chs1_fck", "i2chs1_fck"),
192*4882a593Smuzhiyun 	DT_CLK(NULL, "i2chs2_fck", "i2chs2_fck"),
193*4882a593Smuzhiyun 	DT_CLK("musb-omap2430", "ick", "usbhs_ick"),
194*4882a593Smuzhiyun 	DT_CLK(NULL, "usbhs_ick", "usbhs_ick"),
195*4882a593Smuzhiyun 	DT_CLK("omap_hsmmc.0", "ick", "mmchs1_ick"),
196*4882a593Smuzhiyun 	DT_CLK(NULL, "mmchs1_ick", "mmchs1_ick"),
197*4882a593Smuzhiyun 	DT_CLK(NULL, "mmchs1_fck", "mmchs1_fck"),
198*4882a593Smuzhiyun 	DT_CLK("omap_hsmmc.1", "ick", "mmchs2_ick"),
199*4882a593Smuzhiyun 	DT_CLK(NULL, "mmchs2_ick", "mmchs2_ick"),
200*4882a593Smuzhiyun 	DT_CLK(NULL, "mmchs2_fck", "mmchs2_fck"),
201*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio5_ick", "gpio5_ick"),
202*4882a593Smuzhiyun 	DT_CLK(NULL, "gpio5_fck", "gpio5_fck"),
203*4882a593Smuzhiyun 	DT_CLK(NULL, "mdm_intc_ick", "mdm_intc_ick"),
204*4882a593Smuzhiyun 	DT_CLK("omap_hsmmc.0", "mmchsdb_fck", "mmchsdb1_fck"),
205*4882a593Smuzhiyun 	DT_CLK(NULL, "mmchsdb1_fck", "mmchsdb1_fck"),
206*4882a593Smuzhiyun 	DT_CLK("omap_hsmmc.1", "mmchsdb_fck", "mmchsdb2_fck"),
207*4882a593Smuzhiyun 	DT_CLK(NULL, "mmchsdb2_fck", "mmchsdb2_fck"),
208*4882a593Smuzhiyun 	{ .node_name = NULL },
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static const char *enable_init_clks[] = {
212*4882a593Smuzhiyun 	"apll96_ck",
213*4882a593Smuzhiyun 	"apll54_ck",
214*4882a593Smuzhiyun 	"sync_32k_ick",
215*4882a593Smuzhiyun 	"omapctrl_ick",
216*4882a593Smuzhiyun 	"gpmc_fck",
217*4882a593Smuzhiyun 	"sdrc_ick",
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun enum {
221*4882a593Smuzhiyun 	OMAP2_SOC_OMAP2420,
222*4882a593Smuzhiyun 	OMAP2_SOC_OMAP2430,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
omap2xxx_dt_clk_init(int soc_type)225*4882a593Smuzhiyun static int __init omap2xxx_dt_clk_init(int soc_type)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	ti_dt_clocks_register(omap2xxx_clks);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (soc_type == OMAP2_SOC_OMAP2420)
230*4882a593Smuzhiyun 		ti_dt_clocks_register(omap2420_clks);
231*4882a593Smuzhiyun 	else
232*4882a593Smuzhiyun 		ti_dt_clocks_register(omap2430_clks);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	omap2xxx_clkt_vps_init();
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	omap2_clk_disable_autoidle_all();
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	omap2_clk_enable_init_clocks(enable_init_clks,
239*4882a593Smuzhiyun 				     ARRAY_SIZE(enable_init_clks));
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
242*4882a593Smuzhiyun 		(clk_get_rate(clk_get_sys(NULL, "sys_ck")) / 1000000),
243*4882a593Smuzhiyun 		(clk_get_rate(clk_get_sys(NULL, "sys_ck")) / 100000) % 10,
244*4882a593Smuzhiyun 		(clk_get_rate(clk_get_sys(NULL, "dpll_ck")) / 1000000),
245*4882a593Smuzhiyun 		(clk_get_rate(clk_get_sys(NULL, "mpu_ck")) / 1000000));
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
omap2420_dt_clk_init(void)250*4882a593Smuzhiyun int __init omap2420_dt_clk_init(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	return omap2xxx_dt_clk_init(OMAP2_SOC_OMAP2420);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
omap2430_dt_clk_init(void)255*4882a593Smuzhiyun int __init omap2430_dt_clk_init(void)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	return omap2xxx_dt_clk_init(OMAP2_SOC_OMAP2430);
258*4882a593Smuzhiyun }
259