xref: /OK3568_Linux_fs/kernel/drivers/clk/ti/apll.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * OMAP APLL clock support
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2013 Texas Instruments, Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * J Keerthy <j-keerthy@ti.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
9*4882a593Smuzhiyun  * it under the terms of the GNU General Public License version 2 as
10*4882a593Smuzhiyun  * published by the Free Software Foundation.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
14*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15*4882a593Smuzhiyun  * GNU General Public License for more details.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/clk-provider.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/err.h>
24*4882a593Smuzhiyun #include <linux/string.h>
25*4882a593Smuzhiyun #include <linux/log2.h>
26*4882a593Smuzhiyun #include <linux/of.h>
27*4882a593Smuzhiyun #include <linux/of_address.h>
28*4882a593Smuzhiyun #include <linux/clk/ti.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "clock.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define APLL_FORCE_LOCK 0x1
34*4882a593Smuzhiyun #define APLL_AUTO_IDLE	0x2
35*4882a593Smuzhiyun #define MAX_APLL_WAIT_TRIES		1000000
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #undef pr_fmt
38*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
39*4882a593Smuzhiyun 
dra7_apll_enable(struct clk_hw * hw)40*4882a593Smuzhiyun static int dra7_apll_enable(struct clk_hw *hw)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
43*4882a593Smuzhiyun 	int r = 0, i = 0;
44*4882a593Smuzhiyun 	struct dpll_data *ad;
45*4882a593Smuzhiyun 	const char *clk_name;
46*4882a593Smuzhiyun 	u8 state = 1;
47*4882a593Smuzhiyun 	u32 v;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	ad = clk->dpll_data;
50*4882a593Smuzhiyun 	if (!ad)
51*4882a593Smuzhiyun 		return -EINVAL;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	clk_name = clk_hw_get_name(&clk->hw);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	state <<= __ffs(ad->idlest_mask);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* Check is already locked */
58*4882a593Smuzhiyun 	v = ti_clk_ll_ops->clk_readl(&ad->idlest_reg);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	if ((v & ad->idlest_mask) == state)
61*4882a593Smuzhiyun 		return r;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	v = ti_clk_ll_ops->clk_readl(&ad->control_reg);
64*4882a593Smuzhiyun 	v &= ~ad->enable_mask;
65*4882a593Smuzhiyun 	v |= APLL_FORCE_LOCK << __ffs(ad->enable_mask);
66*4882a593Smuzhiyun 	ti_clk_ll_ops->clk_writel(v, &ad->control_reg);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	state <<= __ffs(ad->idlest_mask);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	while (1) {
71*4882a593Smuzhiyun 		v = ti_clk_ll_ops->clk_readl(&ad->idlest_reg);
72*4882a593Smuzhiyun 		if ((v & ad->idlest_mask) == state)
73*4882a593Smuzhiyun 			break;
74*4882a593Smuzhiyun 		if (i > MAX_APLL_WAIT_TRIES)
75*4882a593Smuzhiyun 			break;
76*4882a593Smuzhiyun 		i++;
77*4882a593Smuzhiyun 		udelay(1);
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (i == MAX_APLL_WAIT_TRIES) {
81*4882a593Smuzhiyun 		pr_warn("clock: %s failed transition to '%s'\n",
82*4882a593Smuzhiyun 			clk_name, (state) ? "locked" : "bypassed");
83*4882a593Smuzhiyun 		r = -EBUSY;
84*4882a593Smuzhiyun 	} else
85*4882a593Smuzhiyun 		pr_debug("clock: %s transition to '%s' in %d loops\n",
86*4882a593Smuzhiyun 			 clk_name, (state) ? "locked" : "bypassed", i);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return r;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
dra7_apll_disable(struct clk_hw * hw)91*4882a593Smuzhiyun static void dra7_apll_disable(struct clk_hw *hw)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
94*4882a593Smuzhiyun 	struct dpll_data *ad;
95*4882a593Smuzhiyun 	u8 state = 1;
96*4882a593Smuzhiyun 	u32 v;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	ad = clk->dpll_data;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	state <<= __ffs(ad->idlest_mask);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	v = ti_clk_ll_ops->clk_readl(&ad->control_reg);
103*4882a593Smuzhiyun 	v &= ~ad->enable_mask;
104*4882a593Smuzhiyun 	v |= APLL_AUTO_IDLE << __ffs(ad->enable_mask);
105*4882a593Smuzhiyun 	ti_clk_ll_ops->clk_writel(v, &ad->control_reg);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
dra7_apll_is_enabled(struct clk_hw * hw)108*4882a593Smuzhiyun static int dra7_apll_is_enabled(struct clk_hw *hw)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
111*4882a593Smuzhiyun 	struct dpll_data *ad;
112*4882a593Smuzhiyun 	u32 v;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	ad = clk->dpll_data;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	v = ti_clk_ll_ops->clk_readl(&ad->control_reg);
117*4882a593Smuzhiyun 	v &= ad->enable_mask;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	v >>= __ffs(ad->enable_mask);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return v == APLL_AUTO_IDLE ? 0 : 1;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
dra7_init_apll_parent(struct clk_hw * hw)124*4882a593Smuzhiyun static u8 dra7_init_apll_parent(struct clk_hw *hw)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static const struct clk_ops apll_ck_ops = {
130*4882a593Smuzhiyun 	.enable		= &dra7_apll_enable,
131*4882a593Smuzhiyun 	.disable	= &dra7_apll_disable,
132*4882a593Smuzhiyun 	.is_enabled	= &dra7_apll_is_enabled,
133*4882a593Smuzhiyun 	.get_parent	= &dra7_init_apll_parent,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
omap_clk_register_apll(void * user,struct device_node * node)136*4882a593Smuzhiyun static void __init omap_clk_register_apll(void *user,
137*4882a593Smuzhiyun 					  struct device_node *node)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct clk_hw *hw = user;
140*4882a593Smuzhiyun 	struct clk_hw_omap *clk_hw = to_clk_hw_omap(hw);
141*4882a593Smuzhiyun 	struct dpll_data *ad = clk_hw->dpll_data;
142*4882a593Smuzhiyun 	struct clk *clk;
143*4882a593Smuzhiyun 	const struct clk_init_data *init = clk_hw->hw.init;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	clk = of_clk_get(node, 0);
146*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
147*4882a593Smuzhiyun 		pr_debug("clk-ref for %pOFn not ready, retry\n",
148*4882a593Smuzhiyun 			 node);
149*4882a593Smuzhiyun 		if (!ti_clk_retry_init(node, hw, omap_clk_register_apll))
150*4882a593Smuzhiyun 			return;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		goto cleanup;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	ad->clk_ref = __clk_get_hw(clk);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	clk = of_clk_get(node, 1);
158*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
159*4882a593Smuzhiyun 		pr_debug("clk-bypass for %pOFn not ready, retry\n",
160*4882a593Smuzhiyun 			 node);
161*4882a593Smuzhiyun 		if (!ti_clk_retry_init(node, hw, omap_clk_register_apll))
162*4882a593Smuzhiyun 			return;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		goto cleanup;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	ad->clk_bypass = __clk_get_hw(clk);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	clk = ti_clk_register_omap_hw(NULL, &clk_hw->hw, node->name);
170*4882a593Smuzhiyun 	if (!IS_ERR(clk)) {
171*4882a593Smuzhiyun 		of_clk_add_provider(node, of_clk_src_simple_get, clk);
172*4882a593Smuzhiyun 		kfree(init->parent_names);
173*4882a593Smuzhiyun 		kfree(init);
174*4882a593Smuzhiyun 		return;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun cleanup:
178*4882a593Smuzhiyun 	kfree(clk_hw->dpll_data);
179*4882a593Smuzhiyun 	kfree(init->parent_names);
180*4882a593Smuzhiyun 	kfree(init);
181*4882a593Smuzhiyun 	kfree(clk_hw);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
of_dra7_apll_setup(struct device_node * node)184*4882a593Smuzhiyun static void __init of_dra7_apll_setup(struct device_node *node)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct dpll_data *ad = NULL;
187*4882a593Smuzhiyun 	struct clk_hw_omap *clk_hw = NULL;
188*4882a593Smuzhiyun 	struct clk_init_data *init = NULL;
189*4882a593Smuzhiyun 	const char **parent_names = NULL;
190*4882a593Smuzhiyun 	int ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	ad = kzalloc(sizeof(*ad), GFP_KERNEL);
193*4882a593Smuzhiyun 	clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
194*4882a593Smuzhiyun 	init = kzalloc(sizeof(*init), GFP_KERNEL);
195*4882a593Smuzhiyun 	if (!ad || !clk_hw || !init)
196*4882a593Smuzhiyun 		goto cleanup;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	clk_hw->dpll_data = ad;
199*4882a593Smuzhiyun 	clk_hw->hw.init = init;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	init->name = node->name;
202*4882a593Smuzhiyun 	init->ops = &apll_ck_ops;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	init->num_parents = of_clk_get_parent_count(node);
205*4882a593Smuzhiyun 	if (init->num_parents < 1) {
206*4882a593Smuzhiyun 		pr_err("dra7 apll %pOFn must have parent(s)\n", node);
207*4882a593Smuzhiyun 		goto cleanup;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	parent_names = kcalloc(init->num_parents, sizeof(char *), GFP_KERNEL);
211*4882a593Smuzhiyun 	if (!parent_names)
212*4882a593Smuzhiyun 		goto cleanup;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	of_clk_parent_fill(node, parent_names, init->num_parents);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	init->parent_names = parent_names;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ret = ti_clk_get_reg_addr(node, 0, &ad->control_reg);
219*4882a593Smuzhiyun 	ret |= ti_clk_get_reg_addr(node, 1, &ad->idlest_reg);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (ret)
222*4882a593Smuzhiyun 		goto cleanup;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	ad->idlest_mask = 0x1;
225*4882a593Smuzhiyun 	ad->enable_mask = 0x3;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	omap_clk_register_apll(&clk_hw->hw, node);
228*4882a593Smuzhiyun 	return;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun cleanup:
231*4882a593Smuzhiyun 	kfree(parent_names);
232*4882a593Smuzhiyun 	kfree(ad);
233*4882a593Smuzhiyun 	kfree(clk_hw);
234*4882a593Smuzhiyun 	kfree(init);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun CLK_OF_DECLARE(dra7_apll_clock, "ti,dra7-apll-clock", of_dra7_apll_setup);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define OMAP2_EN_APLL_LOCKED	0x3
239*4882a593Smuzhiyun #define OMAP2_EN_APLL_STOPPED	0x0
240*4882a593Smuzhiyun 
omap2_apll_is_enabled(struct clk_hw * hw)241*4882a593Smuzhiyun static int omap2_apll_is_enabled(struct clk_hw *hw)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
244*4882a593Smuzhiyun 	struct dpll_data *ad = clk->dpll_data;
245*4882a593Smuzhiyun 	u32 v;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	v = ti_clk_ll_ops->clk_readl(&ad->control_reg);
248*4882a593Smuzhiyun 	v &= ad->enable_mask;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	v >>= __ffs(ad->enable_mask);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return v == OMAP2_EN_APLL_LOCKED ? 1 : 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
omap2_apll_recalc(struct clk_hw * hw,unsigned long parent_rate)255*4882a593Smuzhiyun static unsigned long omap2_apll_recalc(struct clk_hw *hw,
256*4882a593Smuzhiyun 				       unsigned long parent_rate)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (omap2_apll_is_enabled(hw))
261*4882a593Smuzhiyun 		return clk->fixed_rate;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
omap2_apll_enable(struct clk_hw * hw)266*4882a593Smuzhiyun static int omap2_apll_enable(struct clk_hw *hw)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
269*4882a593Smuzhiyun 	struct dpll_data *ad = clk->dpll_data;
270*4882a593Smuzhiyun 	u32 v;
271*4882a593Smuzhiyun 	int i = 0;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	v = ti_clk_ll_ops->clk_readl(&ad->control_reg);
274*4882a593Smuzhiyun 	v &= ~ad->enable_mask;
275*4882a593Smuzhiyun 	v |= OMAP2_EN_APLL_LOCKED << __ffs(ad->enable_mask);
276*4882a593Smuzhiyun 	ti_clk_ll_ops->clk_writel(v, &ad->control_reg);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	while (1) {
279*4882a593Smuzhiyun 		v = ti_clk_ll_ops->clk_readl(&ad->idlest_reg);
280*4882a593Smuzhiyun 		if (v & ad->idlest_mask)
281*4882a593Smuzhiyun 			break;
282*4882a593Smuzhiyun 		if (i > MAX_APLL_WAIT_TRIES)
283*4882a593Smuzhiyun 			break;
284*4882a593Smuzhiyun 		i++;
285*4882a593Smuzhiyun 		udelay(1);
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (i == MAX_APLL_WAIT_TRIES) {
289*4882a593Smuzhiyun 		pr_warn("%s failed to transition to locked\n",
290*4882a593Smuzhiyun 			clk_hw_get_name(&clk->hw));
291*4882a593Smuzhiyun 		return -EBUSY;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
omap2_apll_disable(struct clk_hw * hw)297*4882a593Smuzhiyun static void omap2_apll_disable(struct clk_hw *hw)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
300*4882a593Smuzhiyun 	struct dpll_data *ad = clk->dpll_data;
301*4882a593Smuzhiyun 	u32 v;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	v = ti_clk_ll_ops->clk_readl(&ad->control_reg);
304*4882a593Smuzhiyun 	v &= ~ad->enable_mask;
305*4882a593Smuzhiyun 	v |= OMAP2_EN_APLL_STOPPED << __ffs(ad->enable_mask);
306*4882a593Smuzhiyun 	ti_clk_ll_ops->clk_writel(v, &ad->control_reg);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static const struct clk_ops omap2_apll_ops = {
310*4882a593Smuzhiyun 	.enable		= &omap2_apll_enable,
311*4882a593Smuzhiyun 	.disable	= &omap2_apll_disable,
312*4882a593Smuzhiyun 	.is_enabled	= &omap2_apll_is_enabled,
313*4882a593Smuzhiyun 	.recalc_rate	= &omap2_apll_recalc,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
omap2_apll_set_autoidle(struct clk_hw_omap * clk,u32 val)316*4882a593Smuzhiyun static void omap2_apll_set_autoidle(struct clk_hw_omap *clk, u32 val)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct dpll_data *ad = clk->dpll_data;
319*4882a593Smuzhiyun 	u32 v;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	v = ti_clk_ll_ops->clk_readl(&ad->autoidle_reg);
322*4882a593Smuzhiyun 	v &= ~ad->autoidle_mask;
323*4882a593Smuzhiyun 	v |= val << __ffs(ad->autoidle_mask);
324*4882a593Smuzhiyun 	ti_clk_ll_ops->clk_writel(v, &ad->control_reg);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define OMAP2_APLL_AUTOIDLE_LOW_POWER_STOP	0x3
328*4882a593Smuzhiyun #define OMAP2_APLL_AUTOIDLE_DISABLE		0x0
329*4882a593Smuzhiyun 
omap2_apll_allow_idle(struct clk_hw_omap * clk)330*4882a593Smuzhiyun static void omap2_apll_allow_idle(struct clk_hw_omap *clk)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	omap2_apll_set_autoidle(clk, OMAP2_APLL_AUTOIDLE_LOW_POWER_STOP);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
omap2_apll_deny_idle(struct clk_hw_omap * clk)335*4882a593Smuzhiyun static void omap2_apll_deny_idle(struct clk_hw_omap *clk)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	omap2_apll_set_autoidle(clk, OMAP2_APLL_AUTOIDLE_DISABLE);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const struct clk_hw_omap_ops omap2_apll_hwops = {
341*4882a593Smuzhiyun 	.allow_idle	= &omap2_apll_allow_idle,
342*4882a593Smuzhiyun 	.deny_idle	= &omap2_apll_deny_idle,
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
of_omap2_apll_setup(struct device_node * node)345*4882a593Smuzhiyun static void __init of_omap2_apll_setup(struct device_node *node)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct dpll_data *ad = NULL;
348*4882a593Smuzhiyun 	struct clk_hw_omap *clk_hw = NULL;
349*4882a593Smuzhiyun 	struct clk_init_data *init = NULL;
350*4882a593Smuzhiyun 	struct clk *clk;
351*4882a593Smuzhiyun 	const char *parent_name;
352*4882a593Smuzhiyun 	u32 val;
353*4882a593Smuzhiyun 	int ret;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	ad = kzalloc(sizeof(*ad), GFP_KERNEL);
356*4882a593Smuzhiyun 	clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
357*4882a593Smuzhiyun 	init = kzalloc(sizeof(*init), GFP_KERNEL);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (!ad || !clk_hw || !init)
360*4882a593Smuzhiyun 		goto cleanup;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	clk_hw->dpll_data = ad;
363*4882a593Smuzhiyun 	clk_hw->hw.init = init;
364*4882a593Smuzhiyun 	init->ops = &omap2_apll_ops;
365*4882a593Smuzhiyun 	init->name = node->name;
366*4882a593Smuzhiyun 	clk_hw->ops = &omap2_apll_hwops;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	init->num_parents = of_clk_get_parent_count(node);
369*4882a593Smuzhiyun 	if (init->num_parents != 1) {
370*4882a593Smuzhiyun 		pr_err("%pOFn must have one parent\n", node);
371*4882a593Smuzhiyun 		goto cleanup;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	parent_name = of_clk_get_parent_name(node, 0);
375*4882a593Smuzhiyun 	init->parent_names = &parent_name;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (of_property_read_u32(node, "ti,clock-frequency", &val)) {
378*4882a593Smuzhiyun 		pr_err("%pOFn missing clock-frequency\n", node);
379*4882a593Smuzhiyun 		goto cleanup;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 	clk_hw->fixed_rate = val;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (of_property_read_u32(node, "ti,bit-shift", &val)) {
384*4882a593Smuzhiyun 		pr_err("%pOFn missing bit-shift\n", node);
385*4882a593Smuzhiyun 		goto cleanup;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	clk_hw->enable_bit = val;
389*4882a593Smuzhiyun 	ad->enable_mask = 0x3 << val;
390*4882a593Smuzhiyun 	ad->autoidle_mask = 0x3 << val;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (of_property_read_u32(node, "ti,idlest-shift", &val)) {
393*4882a593Smuzhiyun 		pr_err("%pOFn missing idlest-shift\n", node);
394*4882a593Smuzhiyun 		goto cleanup;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	ad->idlest_mask = 1 << val;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	ret = ti_clk_get_reg_addr(node, 0, &ad->control_reg);
400*4882a593Smuzhiyun 	ret |= ti_clk_get_reg_addr(node, 1, &ad->autoidle_reg);
401*4882a593Smuzhiyun 	ret |= ti_clk_get_reg_addr(node, 2, &ad->idlest_reg);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (ret)
404*4882a593Smuzhiyun 		goto cleanup;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	clk = ti_clk_register_omap_hw(NULL, &clk_hw->hw, node->name);
407*4882a593Smuzhiyun 	if (!IS_ERR(clk)) {
408*4882a593Smuzhiyun 		of_clk_add_provider(node, of_clk_src_simple_get, clk);
409*4882a593Smuzhiyun 		kfree(init);
410*4882a593Smuzhiyun 		return;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun cleanup:
413*4882a593Smuzhiyun 	kfree(ad);
414*4882a593Smuzhiyun 	kfree(clk_hw);
415*4882a593Smuzhiyun 	kfree(init);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun CLK_OF_DECLARE(omap2_apll_clock, "ti,omap2-apll-clock",
418*4882a593Smuzhiyun 	       of_omap2_apll_setup);
419