xref: /OK3568_Linux_fs/kernel/drivers/clk/tegra/clk-tegra210.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2012-2014 NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clkdev.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/syscore_ops.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/clk/tegra.h>
17*4882a593Smuzhiyun #include <dt-bindings/clock/tegra210-car.h>
18*4882a593Smuzhiyun #include <dt-bindings/reset/tegra210-car.h>
19*4882a593Smuzhiyun #include <linux/sizes.h>
20*4882a593Smuzhiyun #include <soc/tegra/pmc.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "clk.h"
23*4882a593Smuzhiyun #include "clk-id.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * TEGRA210_CAR_BANK_COUNT: the number of peripheral clock register
27*4882a593Smuzhiyun  * banks present in the Tegra210 CAR IP block.  The banks are
28*4882a593Smuzhiyun  * identified by single letters, e.g.: L, H, U, V, W, X, Y.  See
29*4882a593Smuzhiyun  * periph_regs[] in drivers/clk/tegra/clk.c
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #define TEGRA210_CAR_BANK_COUNT			7
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define CLK_SOURCE_CSITE 0x1d4
34*4882a593Smuzhiyun #define CLK_SOURCE_EMC 0x19c
35*4882a593Smuzhiyun #define CLK_SOURCE_SOR1 0x410
36*4882a593Smuzhiyun #define CLK_SOURCE_SOR0 0x414
37*4882a593Smuzhiyun #define CLK_SOURCE_LA 0x1f8
38*4882a593Smuzhiyun #define CLK_SOURCE_SDMMC2 0x154
39*4882a593Smuzhiyun #define CLK_SOURCE_SDMMC4 0x164
40*4882a593Smuzhiyun #define CLK_SOURCE_EMC_DLL 0x664
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define PLLC_BASE 0x80
43*4882a593Smuzhiyun #define PLLC_OUT 0x84
44*4882a593Smuzhiyun #define PLLC_MISC0 0x88
45*4882a593Smuzhiyun #define PLLC_MISC1 0x8c
46*4882a593Smuzhiyun #define PLLC_MISC2 0x5d0
47*4882a593Smuzhiyun #define PLLC_MISC3 0x5d4
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define PLLC2_BASE 0x4e8
50*4882a593Smuzhiyun #define PLLC2_MISC0 0x4ec
51*4882a593Smuzhiyun #define PLLC2_MISC1 0x4f0
52*4882a593Smuzhiyun #define PLLC2_MISC2 0x4f4
53*4882a593Smuzhiyun #define PLLC2_MISC3 0x4f8
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define PLLC3_BASE 0x4fc
56*4882a593Smuzhiyun #define PLLC3_MISC0 0x500
57*4882a593Smuzhiyun #define PLLC3_MISC1 0x504
58*4882a593Smuzhiyun #define PLLC3_MISC2 0x508
59*4882a593Smuzhiyun #define PLLC3_MISC3 0x50c
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define PLLM_BASE 0x90
62*4882a593Smuzhiyun #define PLLM_MISC1 0x98
63*4882a593Smuzhiyun #define PLLM_MISC2 0x9c
64*4882a593Smuzhiyun #define PLLP_BASE 0xa0
65*4882a593Smuzhiyun #define PLLP_MISC0 0xac
66*4882a593Smuzhiyun #define PLLP_MISC1 0x680
67*4882a593Smuzhiyun #define PLLA_BASE 0xb0
68*4882a593Smuzhiyun #define PLLA_MISC0 0xbc
69*4882a593Smuzhiyun #define PLLA_MISC1 0xb8
70*4882a593Smuzhiyun #define PLLA_MISC2 0x5d8
71*4882a593Smuzhiyun #define PLLD_BASE 0xd0
72*4882a593Smuzhiyun #define PLLD_MISC0 0xdc
73*4882a593Smuzhiyun #define PLLD_MISC1 0xd8
74*4882a593Smuzhiyun #define PLLU_BASE 0xc0
75*4882a593Smuzhiyun #define PLLU_OUTA 0xc4
76*4882a593Smuzhiyun #define PLLU_MISC0 0xcc
77*4882a593Smuzhiyun #define PLLU_MISC1 0xc8
78*4882a593Smuzhiyun #define PLLX_BASE 0xe0
79*4882a593Smuzhiyun #define PLLX_MISC0 0xe4
80*4882a593Smuzhiyun #define PLLX_MISC1 0x510
81*4882a593Smuzhiyun #define PLLX_MISC2 0x514
82*4882a593Smuzhiyun #define PLLX_MISC3 0x518
83*4882a593Smuzhiyun #define PLLX_MISC4 0x5f0
84*4882a593Smuzhiyun #define PLLX_MISC5 0x5f4
85*4882a593Smuzhiyun #define PLLE_BASE 0xe8
86*4882a593Smuzhiyun #define PLLE_MISC0 0xec
87*4882a593Smuzhiyun #define PLLD2_BASE 0x4b8
88*4882a593Smuzhiyun #define PLLD2_MISC0 0x4bc
89*4882a593Smuzhiyun #define PLLD2_MISC1 0x570
90*4882a593Smuzhiyun #define PLLD2_MISC2 0x574
91*4882a593Smuzhiyun #define PLLD2_MISC3 0x578
92*4882a593Smuzhiyun #define PLLE_AUX 0x48c
93*4882a593Smuzhiyun #define PLLRE_BASE 0x4c4
94*4882a593Smuzhiyun #define PLLRE_MISC0 0x4c8
95*4882a593Smuzhiyun #define PLLRE_OUT1 0x4cc
96*4882a593Smuzhiyun #define PLLDP_BASE 0x590
97*4882a593Smuzhiyun #define PLLDP_MISC 0x594
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define PLLC4_BASE 0x5a4
100*4882a593Smuzhiyun #define PLLC4_MISC0 0x5a8
101*4882a593Smuzhiyun #define PLLC4_OUT 0x5e4
102*4882a593Smuzhiyun #define PLLMB_BASE 0x5e8
103*4882a593Smuzhiyun #define PLLMB_MISC1 0x5ec
104*4882a593Smuzhiyun #define PLLA1_BASE 0x6a4
105*4882a593Smuzhiyun #define PLLA1_MISC0 0x6a8
106*4882a593Smuzhiyun #define PLLA1_MISC1 0x6ac
107*4882a593Smuzhiyun #define PLLA1_MISC2 0x6b0
108*4882a593Smuzhiyun #define PLLA1_MISC3 0x6b4
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define PLLU_IDDQ_BIT 31
111*4882a593Smuzhiyun #define PLLCX_IDDQ_BIT 27
112*4882a593Smuzhiyun #define PLLRE_IDDQ_BIT 24
113*4882a593Smuzhiyun #define PLLA_IDDQ_BIT 25
114*4882a593Smuzhiyun #define PLLD_IDDQ_BIT 20
115*4882a593Smuzhiyun #define PLLSS_IDDQ_BIT 18
116*4882a593Smuzhiyun #define PLLM_IDDQ_BIT 5
117*4882a593Smuzhiyun #define PLLMB_IDDQ_BIT 17
118*4882a593Smuzhiyun #define PLLXP_IDDQ_BIT 3
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define PLLCX_RESET_BIT 30
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define PLL_BASE_LOCK BIT(27)
123*4882a593Smuzhiyun #define PLLCX_BASE_LOCK BIT(26)
124*4882a593Smuzhiyun #define PLLE_MISC_LOCK BIT(11)
125*4882a593Smuzhiyun #define PLLRE_MISC_LOCK BIT(27)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define PLL_MISC_LOCK_ENABLE 18
128*4882a593Smuzhiyun #define PLLC_MISC_LOCK_ENABLE 24
129*4882a593Smuzhiyun #define PLLDU_MISC_LOCK_ENABLE 22
130*4882a593Smuzhiyun #define PLLU_MISC_LOCK_ENABLE 29
131*4882a593Smuzhiyun #define PLLE_MISC_LOCK_ENABLE 9
132*4882a593Smuzhiyun #define PLLRE_MISC_LOCK_ENABLE 30
133*4882a593Smuzhiyun #define PLLSS_MISC_LOCK_ENABLE 30
134*4882a593Smuzhiyun #define PLLP_MISC_LOCK_ENABLE 18
135*4882a593Smuzhiyun #define PLLM_MISC_LOCK_ENABLE 4
136*4882a593Smuzhiyun #define PLLMB_MISC_LOCK_ENABLE 16
137*4882a593Smuzhiyun #define PLLA_MISC_LOCK_ENABLE 28
138*4882a593Smuzhiyun #define PLLU_MISC_LOCK_ENABLE 29
139*4882a593Smuzhiyun #define PLLD_MISC_LOCK_ENABLE 18
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define PLLA_SDM_DIN_MASK 0xffff
142*4882a593Smuzhiyun #define PLLA_SDM_EN_MASK BIT(26)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define PLLD_SDM_EN_MASK BIT(16)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define PLLD2_SDM_EN_MASK BIT(31)
147*4882a593Smuzhiyun #define PLLD2_SSC_EN_MASK 0
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define PLLDP_SS_CFG	0x598
150*4882a593Smuzhiyun #define PLLDP_SDM_EN_MASK BIT(31)
151*4882a593Smuzhiyun #define PLLDP_SSC_EN_MASK BIT(30)
152*4882a593Smuzhiyun #define PLLDP_SS_CTRL1	0x59c
153*4882a593Smuzhiyun #define PLLDP_SS_CTRL2	0x5a0
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define PMC_PLLM_WB0_OVERRIDE 0x1dc
156*4882a593Smuzhiyun #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define UTMIP_PLL_CFG2 0x488
159*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xfff) << 6)
160*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
161*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN BIT(0)
162*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERUP BIT(1)
163*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN BIT(2)
164*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERUP BIT(3)
165*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN BIT(4)
166*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERUP BIT(5)
167*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERDOWN BIT(24)
168*4882a593Smuzhiyun #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERUP BIT(25)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define UTMIP_PLL_CFG1 0x484
171*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 27)
172*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
173*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP BIT(17)
174*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN BIT(16)
175*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP BIT(15)
176*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN BIT(14)
177*4882a593Smuzhiyun #define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN BIT(12)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define SATA_PLL_CFG0				0x490
180*4882a593Smuzhiyun #define SATA_PLL_CFG0_PADPLL_RESET_SWCTL	BIT(0)
181*4882a593Smuzhiyun #define SATA_PLL_CFG0_PADPLL_USE_LOCKDET	BIT(2)
182*4882a593Smuzhiyun #define SATA_PLL_CFG0_SATA_SEQ_IN_SWCTL		BIT(4)
183*4882a593Smuzhiyun #define SATA_PLL_CFG0_SATA_SEQ_RESET_INPUT_VALUE	BIT(5)
184*4882a593Smuzhiyun #define SATA_PLL_CFG0_SATA_SEQ_LANE_PD_INPUT_VALUE	BIT(6)
185*4882a593Smuzhiyun #define SATA_PLL_CFG0_SATA_SEQ_PADPLL_PD_INPUT_VALUE	BIT(7)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define SATA_PLL_CFG0_PADPLL_SLEEP_IDDQ		BIT(13)
188*4882a593Smuzhiyun #define SATA_PLL_CFG0_SEQ_ENABLE		BIT(24)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0				0x51c
191*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL	BIT(0)
192*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL	BIT(2)
193*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET	BIT(6)
194*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ	BIT(13)
195*4882a593Smuzhiyun #define XUSBIO_PLL_CFG0_SEQ_ENABLE		BIT(24)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0			0x52c
198*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_UTMIPLL_LOCK	BIT(31)
199*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE	BIT(25)
200*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE	BIT(24)
201*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE	BIT(7)
202*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET	BIT(6)
203*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE	BIT(5)
204*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL	BIT(4)
205*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL	BIT(2)
206*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE	BIT(1)
207*4882a593Smuzhiyun #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL	BIT(0)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0			0x530
210*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE	BIT(28)
211*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_SEQ_ENABLE		BIT(24)
212*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_USE_SWITCH_DETECT	BIT(7)
213*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_USE_LOCKDET		BIT(6)
214*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL	BIT(2)
215*4882a593Smuzhiyun #define PLLU_HW_PWRDN_CFG0_CLK_SWITCH_SWCTL	BIT(0)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define XUSB_PLL_CFG0				0x534
218*4882a593Smuzhiyun #define XUSB_PLL_CFG0_UTMIPLL_LOCK_DLY		0x3ff
219*4882a593Smuzhiyun #define XUSB_PLL_CFG0_PLLU_LOCK_DLY_MASK	(0x3ff << 14)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define SPARE_REG0 0x55c
222*4882a593Smuzhiyun #define CLK_M_DIVISOR_SHIFT 2
223*4882a593Smuzhiyun #define CLK_M_DIVISOR_MASK 0x3
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define CLK_MASK_ARM	0x44
226*4882a593Smuzhiyun #define MISC_CLK_ENB	0x48
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define RST_DFLL_DVCO 0x2f4
229*4882a593Smuzhiyun #define DVFS_DFLL_RESET_SHIFT 0
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define CLK_RST_CONTROLLER_CLK_OUT_ENB_X_SET	0x284
232*4882a593Smuzhiyun #define CLK_RST_CONTROLLER_CLK_OUT_ENB_X_CLR	0x288
233*4882a593Smuzhiyun #define CLK_OUT_ENB_X_CLK_ENB_EMC_DLL		BIT(14)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define CLK_RST_CONTROLLER_RST_DEV_Y_SET 0x2a8
236*4882a593Smuzhiyun #define CLK_RST_CONTROLLER_RST_DEV_Y_CLR 0x2ac
237*4882a593Smuzhiyun #define CPU_SOFTRST_CTRL 0x380
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define LVL2_CLK_GATE_OVRA 0xf8
240*4882a593Smuzhiyun #define LVL2_CLK_GATE_OVRC 0x3a0
241*4882a593Smuzhiyun #define LVL2_CLK_GATE_OVRD 0x3a4
242*4882a593Smuzhiyun #define LVL2_CLK_GATE_OVRE 0x554
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* I2S registers to handle during APE MBIST WAR */
245*4882a593Smuzhiyun #define TEGRA210_I2S_BASE  0x1000
246*4882a593Smuzhiyun #define TEGRA210_I2S_SIZE  0x100
247*4882a593Smuzhiyun #define TEGRA210_I2S_CTRLS 5
248*4882a593Smuzhiyun #define TEGRA210_I2S_CG    0x88
249*4882a593Smuzhiyun #define TEGRA210_I2S_CTRL  0xa0
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* DISPA registers to handle during MBIST WAR */
252*4882a593Smuzhiyun #define DC_CMD_DISPLAY_COMMAND 0xc8
253*4882a593Smuzhiyun #define DC_COM_DSC_TOP_CTL 0xcf8
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* VIC register to handle during MBIST WAR */
256*4882a593Smuzhiyun #define NV_PVIC_THI_SLCG_OVERRIDE_LOW 0x8c
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /* APE, DISPA and VIC base addesses needed for MBIST WAR */
259*4882a593Smuzhiyun #define TEGRA210_AHUB_BASE  0x702d0000
260*4882a593Smuzhiyun #define TEGRA210_DISPA_BASE 0x54200000
261*4882a593Smuzhiyun #define TEGRA210_VIC_BASE  0x54340000
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun  * SDM fractional divisor is 16-bit 2's complement signed number within
265*4882a593Smuzhiyun  * (-2^12 ... 2^12-1) range. Represented in PLL data structure as unsigned
266*4882a593Smuzhiyun  * 16-bit value, with "0" divisor mapped to 0xFFFF. Data "0" is used to
267*4882a593Smuzhiyun  * indicate that SDM is disabled.
268*4882a593Smuzhiyun  *
269*4882a593Smuzhiyun  * Effective ndiv value when SDM is enabled: ndiv + 1/2 + sdm_din/2^13
270*4882a593Smuzhiyun  */
271*4882a593Smuzhiyun #define PLL_SDM_COEFF BIT(13)
272*4882a593Smuzhiyun #define sdin_din_to_data(din)	((u16)((din) ? : 0xFFFFU))
273*4882a593Smuzhiyun #define sdin_data_to_din(dat)	(((dat) == 0xFFFFU) ? 0 : (s16)dat)
274*4882a593Smuzhiyun /* This macro returns ndiv effective scaled to SDM range */
275*4882a593Smuzhiyun #define sdin_get_n_eff(cfg)	((cfg)->n * PLL_SDM_COEFF + ((cfg)->sdm_data ? \
276*4882a593Smuzhiyun 		(PLL_SDM_COEFF/2 + sdin_data_to_din((cfg)->sdm_data)) : 0))
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* Tegra CPU clock and reset control regs */
279*4882a593Smuzhiyun #define CLK_RST_CONTROLLER_CPU_CMPLX_STATUS	0x470
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
282*4882a593Smuzhiyun static struct cpu_clk_suspend_context {
283*4882a593Smuzhiyun 	u32 clk_csite_src;
284*4882a593Smuzhiyun } tegra210_cpu_clk_sctx;
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun struct tegra210_domain_mbist_war {
288*4882a593Smuzhiyun 	void (*handle_lvl2_ovr)(struct tegra210_domain_mbist_war *mbist);
289*4882a593Smuzhiyun 	const u32 lvl2_offset;
290*4882a593Smuzhiyun 	const u32 lvl2_mask;
291*4882a593Smuzhiyun 	const unsigned int num_clks;
292*4882a593Smuzhiyun 	const unsigned int *clk_init_data;
293*4882a593Smuzhiyun 	struct clk_bulk_data *clks;
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static struct clk **clks;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun static void __iomem *clk_base;
299*4882a593Smuzhiyun static void __iomem *pmc_base;
300*4882a593Smuzhiyun static void __iomem *ahub_base;
301*4882a593Smuzhiyun static void __iomem *dispa_base;
302*4882a593Smuzhiyun static void __iomem *vic_base;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static unsigned long osc_freq;
305*4882a593Smuzhiyun static unsigned long pll_ref_freq;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_d_lock);
308*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_e_lock);
309*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_re_lock);
310*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_u_lock);
311*4882a593Smuzhiyun static DEFINE_SPINLOCK(sor0_lock);
312*4882a593Smuzhiyun static DEFINE_SPINLOCK(sor1_lock);
313*4882a593Smuzhiyun static DEFINE_SPINLOCK(emc_lock);
314*4882a593Smuzhiyun static DEFINE_MUTEX(lvl2_ovr_lock);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /* possible OSC frequencies in Hz */
317*4882a593Smuzhiyun static unsigned long tegra210_input_freq[] = {
318*4882a593Smuzhiyun 	[5] = 38400000,
319*4882a593Smuzhiyun 	[8] = 12000000,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define PLL_ENABLE			(1 << 30)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define PLLCX_MISC1_IDDQ		(1 << 27)
325*4882a593Smuzhiyun #define PLLCX_MISC0_RESET		(1 << 30)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define PLLCX_MISC0_DEFAULT_VALUE	0x40080000
328*4882a593Smuzhiyun #define PLLCX_MISC0_WRITE_MASK		0x400ffffb
329*4882a593Smuzhiyun #define PLLCX_MISC1_DEFAULT_VALUE	0x08000000
330*4882a593Smuzhiyun #define PLLCX_MISC1_WRITE_MASK		0x08003cff
331*4882a593Smuzhiyun #define PLLCX_MISC2_DEFAULT_VALUE	0x1f720f05
332*4882a593Smuzhiyun #define PLLCX_MISC2_WRITE_MASK		0xffffff17
333*4882a593Smuzhiyun #define PLLCX_MISC3_DEFAULT_VALUE	0x000000c4
334*4882a593Smuzhiyun #define PLLCX_MISC3_WRITE_MASK		0x00ffffff
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /* PLLA */
337*4882a593Smuzhiyun #define PLLA_BASE_IDDQ			(1 << 25)
338*4882a593Smuzhiyun #define PLLA_BASE_LOCK			(1 << 27)
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define PLLA_MISC0_LOCK_ENABLE		(1 << 28)
341*4882a593Smuzhiyun #define PLLA_MISC0_LOCK_OVERRIDE	(1 << 27)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define PLLA_MISC2_EN_SDM		(1 << 26)
344*4882a593Smuzhiyun #define PLLA_MISC2_EN_DYNRAMP		(1 << 25)
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #define PLLA_MISC0_DEFAULT_VALUE	0x12000020
347*4882a593Smuzhiyun #define PLLA_MISC0_WRITE_MASK		0x7fffffff
348*4882a593Smuzhiyun #define PLLA_MISC2_DEFAULT_VALUE	0x0
349*4882a593Smuzhiyun #define PLLA_MISC2_WRITE_MASK		0x06ffffff
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* PLLD */
352*4882a593Smuzhiyun #define PLLD_BASE_CSI_CLKSOURCE		(1 << 23)
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define PLLD_MISC0_EN_SDM		(1 << 16)
355*4882a593Smuzhiyun #define PLLD_MISC0_LOCK_OVERRIDE	(1 << 17)
356*4882a593Smuzhiyun #define PLLD_MISC0_LOCK_ENABLE		(1 << 18)
357*4882a593Smuzhiyun #define PLLD_MISC0_IDDQ			(1 << 20)
358*4882a593Smuzhiyun #define PLLD_MISC0_DSI_CLKENABLE	(1 << 21)
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define PLLD_MISC0_DEFAULT_VALUE	0x00140000
361*4882a593Smuzhiyun #define PLLD_MISC0_WRITE_MASK		0x3ff7ffff
362*4882a593Smuzhiyun #define PLLD_MISC1_DEFAULT_VALUE	0x20
363*4882a593Smuzhiyun #define PLLD_MISC1_WRITE_MASK		0x00ffffff
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /* PLLD2 and PLLDP  and PLLC4 */
366*4882a593Smuzhiyun #define PLLDSS_BASE_LOCK		(1 << 27)
367*4882a593Smuzhiyun #define PLLDSS_BASE_LOCK_OVERRIDE	(1 << 24)
368*4882a593Smuzhiyun #define PLLDSS_BASE_IDDQ		(1 << 18)
369*4882a593Smuzhiyun #define PLLDSS_BASE_REF_SEL_SHIFT	25
370*4882a593Smuzhiyun #define PLLDSS_BASE_REF_SEL_MASK	(0x3 << PLLDSS_BASE_REF_SEL_SHIFT)
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define PLLDSS_MISC0_LOCK_ENABLE	(1 << 30)
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define PLLDSS_MISC1_CFG_EN_SDM		(1 << 31)
375*4882a593Smuzhiyun #define PLLDSS_MISC1_CFG_EN_SSC		(1 << 30)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define PLLD2_MISC0_DEFAULT_VALUE	0x40000020
378*4882a593Smuzhiyun #define PLLD2_MISC1_CFG_DEFAULT_VALUE	0x10000000
379*4882a593Smuzhiyun #define PLLD2_MISC2_CTRL1_DEFAULT_VALUE	0x0
380*4882a593Smuzhiyun #define PLLD2_MISC3_CTRL2_DEFAULT_VALUE	0x0
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define PLLDP_MISC0_DEFAULT_VALUE	0x40000020
383*4882a593Smuzhiyun #define PLLDP_MISC1_CFG_DEFAULT_VALUE	0xc0000000
384*4882a593Smuzhiyun #define PLLDP_MISC2_CTRL1_DEFAULT_VALUE	0xf400f0da
385*4882a593Smuzhiyun #define PLLDP_MISC3_CTRL2_DEFAULT_VALUE	0x2004f400
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define PLLDSS_MISC0_WRITE_MASK		0x47ffffff
388*4882a593Smuzhiyun #define PLLDSS_MISC1_CFG_WRITE_MASK	0xf8000000
389*4882a593Smuzhiyun #define PLLDSS_MISC2_CTRL1_WRITE_MASK	0xffffffff
390*4882a593Smuzhiyun #define PLLDSS_MISC3_CTRL2_WRITE_MASK	0xffffffff
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define PLLC4_MISC0_DEFAULT_VALUE	0x40000000
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /* PLLRE */
395*4882a593Smuzhiyun #define PLLRE_MISC0_LOCK_ENABLE		(1 << 30)
396*4882a593Smuzhiyun #define PLLRE_MISC0_LOCK_OVERRIDE	(1 << 29)
397*4882a593Smuzhiyun #define PLLRE_MISC0_LOCK		(1 << 27)
398*4882a593Smuzhiyun #define PLLRE_MISC0_IDDQ		(1 << 24)
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun #define PLLRE_BASE_DEFAULT_VALUE	0x0
401*4882a593Smuzhiyun #define PLLRE_MISC0_DEFAULT_VALUE	0x41000000
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #define PLLRE_BASE_DEFAULT_MASK		0x1c000000
404*4882a593Smuzhiyun #define PLLRE_MISC0_WRITE_MASK		0x67ffffff
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* PLLX */
407*4882a593Smuzhiyun #define PLLX_USE_DYN_RAMP		1
408*4882a593Smuzhiyun #define PLLX_BASE_LOCK			(1 << 27)
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun #define PLLX_MISC0_FO_G_DISABLE		(0x1 << 28)
411*4882a593Smuzhiyun #define PLLX_MISC0_LOCK_ENABLE		(0x1 << 18)
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun #define PLLX_MISC2_DYNRAMP_STEPB_SHIFT	24
414*4882a593Smuzhiyun #define PLLX_MISC2_DYNRAMP_STEPB_MASK	(0xFF << PLLX_MISC2_DYNRAMP_STEPB_SHIFT)
415*4882a593Smuzhiyun #define PLLX_MISC2_DYNRAMP_STEPA_SHIFT	16
416*4882a593Smuzhiyun #define PLLX_MISC2_DYNRAMP_STEPA_MASK	(0xFF << PLLX_MISC2_DYNRAMP_STEPA_SHIFT)
417*4882a593Smuzhiyun #define PLLX_MISC2_NDIV_NEW_SHIFT	8
418*4882a593Smuzhiyun #define PLLX_MISC2_NDIV_NEW_MASK	(0xFF << PLLX_MISC2_NDIV_NEW_SHIFT)
419*4882a593Smuzhiyun #define PLLX_MISC2_LOCK_OVERRIDE	(0x1 << 4)
420*4882a593Smuzhiyun #define PLLX_MISC2_DYNRAMP_DONE		(0x1 << 2)
421*4882a593Smuzhiyun #define PLLX_MISC2_EN_DYNRAMP		(0x1 << 0)
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #define PLLX_MISC3_IDDQ			(0x1 << 3)
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun #define PLLX_MISC0_DEFAULT_VALUE	PLLX_MISC0_LOCK_ENABLE
426*4882a593Smuzhiyun #define PLLX_MISC0_WRITE_MASK		0x10c40000
427*4882a593Smuzhiyun #define PLLX_MISC1_DEFAULT_VALUE	0x20
428*4882a593Smuzhiyun #define PLLX_MISC1_WRITE_MASK		0x00ffffff
429*4882a593Smuzhiyun #define PLLX_MISC2_DEFAULT_VALUE	0x0
430*4882a593Smuzhiyun #define PLLX_MISC2_WRITE_MASK		0xffffff11
431*4882a593Smuzhiyun #define PLLX_MISC3_DEFAULT_VALUE	PLLX_MISC3_IDDQ
432*4882a593Smuzhiyun #define PLLX_MISC3_WRITE_MASK		0x01ff0f0f
433*4882a593Smuzhiyun #define PLLX_MISC4_DEFAULT_VALUE	0x0
434*4882a593Smuzhiyun #define PLLX_MISC4_WRITE_MASK		0x8000ffff
435*4882a593Smuzhiyun #define PLLX_MISC5_DEFAULT_VALUE	0x0
436*4882a593Smuzhiyun #define PLLX_MISC5_WRITE_MASK		0x0000ffff
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #define PLLX_HW_CTRL_CFG		0x548
439*4882a593Smuzhiyun #define PLLX_HW_CTRL_CFG_SWCTRL		(0x1 << 0)
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* PLLMB */
442*4882a593Smuzhiyun #define PLLMB_BASE_LOCK			(1 << 27)
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #define PLLMB_MISC1_LOCK_OVERRIDE	(1 << 18)
445*4882a593Smuzhiyun #define PLLMB_MISC1_IDDQ		(1 << 17)
446*4882a593Smuzhiyun #define PLLMB_MISC1_LOCK_ENABLE		(1 << 16)
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define PLLMB_MISC1_DEFAULT_VALUE	0x00030000
449*4882a593Smuzhiyun #define PLLMB_MISC1_WRITE_MASK		0x0007ffff
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /* PLLP */
452*4882a593Smuzhiyun #define PLLP_BASE_OVERRIDE		(1 << 28)
453*4882a593Smuzhiyun #define PLLP_BASE_LOCK			(1 << 27)
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun #define PLLP_MISC0_LOCK_ENABLE		(1 << 18)
456*4882a593Smuzhiyun #define PLLP_MISC0_LOCK_OVERRIDE	(1 << 17)
457*4882a593Smuzhiyun #define PLLP_MISC0_IDDQ			(1 << 3)
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #define PLLP_MISC1_HSIO_EN_SHIFT	29
460*4882a593Smuzhiyun #define PLLP_MISC1_HSIO_EN		(1 << PLLP_MISC1_HSIO_EN_SHIFT)
461*4882a593Smuzhiyun #define PLLP_MISC1_XUSB_EN_SHIFT	28
462*4882a593Smuzhiyun #define PLLP_MISC1_XUSB_EN		(1 << PLLP_MISC1_XUSB_EN_SHIFT)
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #define PLLP_MISC0_DEFAULT_VALUE	0x00040008
465*4882a593Smuzhiyun #define PLLP_MISC1_DEFAULT_VALUE	0x0
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun #define PLLP_MISC0_WRITE_MASK		0xdc6000f
468*4882a593Smuzhiyun #define PLLP_MISC1_WRITE_MASK		0x70ffffff
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* PLLU */
471*4882a593Smuzhiyun #define PLLU_BASE_LOCK			(1 << 27)
472*4882a593Smuzhiyun #define PLLU_BASE_OVERRIDE		(1 << 24)
473*4882a593Smuzhiyun #define PLLU_BASE_CLKENABLE_USB		(1 << 21)
474*4882a593Smuzhiyun #define PLLU_BASE_CLKENABLE_HSIC	(1 << 22)
475*4882a593Smuzhiyun #define PLLU_BASE_CLKENABLE_ICUSB	(1 << 23)
476*4882a593Smuzhiyun #define PLLU_BASE_CLKENABLE_48M		(1 << 25)
477*4882a593Smuzhiyun #define PLLU_BASE_CLKENABLE_ALL		(PLLU_BASE_CLKENABLE_USB |\
478*4882a593Smuzhiyun 					 PLLU_BASE_CLKENABLE_HSIC |\
479*4882a593Smuzhiyun 					 PLLU_BASE_CLKENABLE_ICUSB |\
480*4882a593Smuzhiyun 					 PLLU_BASE_CLKENABLE_48M)
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define PLLU_MISC0_IDDQ			(1 << 31)
483*4882a593Smuzhiyun #define PLLU_MISC0_LOCK_ENABLE		(1 << 29)
484*4882a593Smuzhiyun #define PLLU_MISC1_LOCK_OVERRIDE	(1 << 0)
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define PLLU_MISC0_DEFAULT_VALUE	0xa0000000
487*4882a593Smuzhiyun #define PLLU_MISC1_DEFAULT_VALUE	0x0
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define PLLU_MISC0_WRITE_MASK		0xbfffffff
490*4882a593Smuzhiyun #define PLLU_MISC1_WRITE_MASK		0x00000007
491*4882a593Smuzhiyun 
tegra210_xusb_pll_hw_control_enable(void)492*4882a593Smuzhiyun void tegra210_xusb_pll_hw_control_enable(void)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	u32 val;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + XUSBIO_PLL_CFG0);
497*4882a593Smuzhiyun 	val &= ~(XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL |
498*4882a593Smuzhiyun 		 XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL);
499*4882a593Smuzhiyun 	val |= XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET |
500*4882a593Smuzhiyun 	       XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ;
501*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + XUSBIO_PLL_CFG0);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_xusb_pll_hw_control_enable);
504*4882a593Smuzhiyun 
tegra210_xusb_pll_hw_sequence_start(void)505*4882a593Smuzhiyun void tegra210_xusb_pll_hw_sequence_start(void)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	u32 val;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + XUSBIO_PLL_CFG0);
510*4882a593Smuzhiyun 	val |= XUSBIO_PLL_CFG0_SEQ_ENABLE;
511*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + XUSBIO_PLL_CFG0);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_xusb_pll_hw_sequence_start);
514*4882a593Smuzhiyun 
tegra210_sata_pll_hw_control_enable(void)515*4882a593Smuzhiyun void tegra210_sata_pll_hw_control_enable(void)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	u32 val;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + SATA_PLL_CFG0);
520*4882a593Smuzhiyun 	val &= ~SATA_PLL_CFG0_PADPLL_RESET_SWCTL;
521*4882a593Smuzhiyun 	val |= SATA_PLL_CFG0_PADPLL_USE_LOCKDET |
522*4882a593Smuzhiyun 	       SATA_PLL_CFG0_PADPLL_SLEEP_IDDQ;
523*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + SATA_PLL_CFG0);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_sata_pll_hw_control_enable);
526*4882a593Smuzhiyun 
tegra210_sata_pll_hw_sequence_start(void)527*4882a593Smuzhiyun void tegra210_sata_pll_hw_sequence_start(void)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	u32 val;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + SATA_PLL_CFG0);
532*4882a593Smuzhiyun 	val |= SATA_PLL_CFG0_SEQ_ENABLE;
533*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + SATA_PLL_CFG0);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_sata_pll_hw_sequence_start);
536*4882a593Smuzhiyun 
tegra210_set_sata_pll_seq_sw(bool state)537*4882a593Smuzhiyun void tegra210_set_sata_pll_seq_sw(bool state)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	u32 val;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + SATA_PLL_CFG0);
542*4882a593Smuzhiyun 	if (state) {
543*4882a593Smuzhiyun 		val |= SATA_PLL_CFG0_SATA_SEQ_IN_SWCTL;
544*4882a593Smuzhiyun 		val |= SATA_PLL_CFG0_SATA_SEQ_RESET_INPUT_VALUE;
545*4882a593Smuzhiyun 		val |= SATA_PLL_CFG0_SATA_SEQ_LANE_PD_INPUT_VALUE;
546*4882a593Smuzhiyun 		val |= SATA_PLL_CFG0_SATA_SEQ_PADPLL_PD_INPUT_VALUE;
547*4882a593Smuzhiyun 	} else {
548*4882a593Smuzhiyun 		val &= ~SATA_PLL_CFG0_SATA_SEQ_IN_SWCTL;
549*4882a593Smuzhiyun 		val &= ~SATA_PLL_CFG0_SATA_SEQ_RESET_INPUT_VALUE;
550*4882a593Smuzhiyun 		val &= ~SATA_PLL_CFG0_SATA_SEQ_LANE_PD_INPUT_VALUE;
551*4882a593Smuzhiyun 		val &= ~SATA_PLL_CFG0_SATA_SEQ_PADPLL_PD_INPUT_VALUE;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + SATA_PLL_CFG0);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_set_sata_pll_seq_sw);
556*4882a593Smuzhiyun 
tegra210_clk_emc_dll_enable(bool flag)557*4882a593Smuzhiyun void tegra210_clk_emc_dll_enable(bool flag)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	u32 offset = flag ? CLK_RST_CONTROLLER_CLK_OUT_ENB_X_SET :
560*4882a593Smuzhiyun 		     CLK_RST_CONTROLLER_CLK_OUT_ENB_X_CLR;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	writel_relaxed(CLK_OUT_ENB_X_CLK_ENB_EMC_DLL, clk_base + offset);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_clk_emc_dll_enable);
565*4882a593Smuzhiyun 
tegra210_clk_emc_dll_update_setting(u32 emc_dll_src_value)566*4882a593Smuzhiyun void tegra210_clk_emc_dll_update_setting(u32 emc_dll_src_value)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	writel_relaxed(emc_dll_src_value, clk_base + CLK_SOURCE_EMC_DLL);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_clk_emc_dll_update_setting);
571*4882a593Smuzhiyun 
tegra210_clk_emc_update_setting(u32 emc_src_value)572*4882a593Smuzhiyun void tegra210_clk_emc_update_setting(u32 emc_src_value)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	writel_relaxed(emc_src_value, clk_base + CLK_SOURCE_EMC);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_clk_emc_update_setting);
577*4882a593Smuzhiyun 
tegra210_generic_mbist_war(struct tegra210_domain_mbist_war * mbist)578*4882a593Smuzhiyun static void tegra210_generic_mbist_war(struct tegra210_domain_mbist_war *mbist)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	u32 val;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + mbist->lvl2_offset);
583*4882a593Smuzhiyun 	writel_relaxed(val | mbist->lvl2_mask, clk_base + mbist->lvl2_offset);
584*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
585*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + mbist->lvl2_offset);
586*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
tegra210_venc_mbist_war(struct tegra210_domain_mbist_war * mbist)589*4882a593Smuzhiyun static void tegra210_venc_mbist_war(struct tegra210_domain_mbist_war *mbist)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	u32 csi_src, ovra, ovre;
592*4882a593Smuzhiyun 	unsigned long flags = 0;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	spin_lock_irqsave(&pll_d_lock, flags);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	csi_src = readl_relaxed(clk_base + PLLD_BASE);
597*4882a593Smuzhiyun 	writel_relaxed(csi_src | PLLD_BASE_CSI_CLKSOURCE, clk_base + PLLD_BASE);
598*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	ovra = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRA);
601*4882a593Smuzhiyun 	writel_relaxed(ovra | BIT(15), clk_base + LVL2_CLK_GATE_OVRA);
602*4882a593Smuzhiyun 	ovre = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRE);
603*4882a593Smuzhiyun 	writel_relaxed(ovre | BIT(3), clk_base + LVL2_CLK_GATE_OVRE);
604*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	writel_relaxed(ovra, clk_base + LVL2_CLK_GATE_OVRA);
607*4882a593Smuzhiyun 	writel_relaxed(ovre, clk_base + LVL2_CLK_GATE_OVRE);
608*4882a593Smuzhiyun 	writel_relaxed(csi_src, clk_base + PLLD_BASE);
609*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pll_d_lock, flags);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
tegra210_disp_mbist_war(struct tegra210_domain_mbist_war * mbist)614*4882a593Smuzhiyun static void tegra210_disp_mbist_war(struct tegra210_domain_mbist_war *mbist)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	u32 ovra, dsc_top_ctrl;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	ovra = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRA);
619*4882a593Smuzhiyun 	writel_relaxed(ovra | BIT(1), clk_base + LVL2_CLK_GATE_OVRA);
620*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	dsc_top_ctrl = readl_relaxed(dispa_base + DC_COM_DSC_TOP_CTL);
623*4882a593Smuzhiyun 	writel_relaxed(dsc_top_ctrl | BIT(2), dispa_base + DC_COM_DSC_TOP_CTL);
624*4882a593Smuzhiyun 	readl_relaxed(dispa_base + DC_CMD_DISPLAY_COMMAND);
625*4882a593Smuzhiyun 	writel_relaxed(dsc_top_ctrl, dispa_base + DC_COM_DSC_TOP_CTL);
626*4882a593Smuzhiyun 	readl_relaxed(dispa_base + DC_CMD_DISPLAY_COMMAND);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	writel_relaxed(ovra, clk_base + LVL2_CLK_GATE_OVRA);
629*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
tegra210_vic_mbist_war(struct tegra210_domain_mbist_war * mbist)632*4882a593Smuzhiyun static void tegra210_vic_mbist_war(struct tegra210_domain_mbist_war *mbist)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	u32 ovre, val;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	ovre = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRE);
637*4882a593Smuzhiyun 	writel_relaxed(ovre | BIT(5), clk_base + LVL2_CLK_GATE_OVRE);
638*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	val = readl_relaxed(vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
641*4882a593Smuzhiyun 	writel_relaxed(val | BIT(0) | GENMASK(7, 2) | BIT(24),
642*4882a593Smuzhiyun 			vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
643*4882a593Smuzhiyun 	fence_udelay(1, vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	writel_relaxed(val, vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
646*4882a593Smuzhiyun 	readl(vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	writel_relaxed(ovre, clk_base + LVL2_CLK_GATE_OVRE);
649*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
tegra210_ape_mbist_war(struct tegra210_domain_mbist_war * mbist)652*4882a593Smuzhiyun static void tegra210_ape_mbist_war(struct tegra210_domain_mbist_war *mbist)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	void __iomem *i2s_base;
655*4882a593Smuzhiyun 	unsigned int i;
656*4882a593Smuzhiyun 	u32 ovrc, ovre;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	ovrc = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRC);
659*4882a593Smuzhiyun 	ovre = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRE);
660*4882a593Smuzhiyun 	writel_relaxed(ovrc | BIT(1), clk_base + LVL2_CLK_GATE_OVRC);
661*4882a593Smuzhiyun 	writel_relaxed(ovre | BIT(10) | BIT(11),
662*4882a593Smuzhiyun 			clk_base + LVL2_CLK_GATE_OVRE);
663*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	i2s_base = ahub_base + TEGRA210_I2S_BASE;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	for (i = 0; i < TEGRA210_I2S_CTRLS; i++) {
668*4882a593Smuzhiyun 		u32 i2s_ctrl;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		i2s_ctrl = readl_relaxed(i2s_base + TEGRA210_I2S_CTRL);
671*4882a593Smuzhiyun 		writel_relaxed(i2s_ctrl | BIT(10),
672*4882a593Smuzhiyun 				i2s_base + TEGRA210_I2S_CTRL);
673*4882a593Smuzhiyun 		writel_relaxed(0, i2s_base + TEGRA210_I2S_CG);
674*4882a593Smuzhiyun 		readl(i2s_base + TEGRA210_I2S_CG);
675*4882a593Smuzhiyun 		writel_relaxed(1, i2s_base + TEGRA210_I2S_CG);
676*4882a593Smuzhiyun 		writel_relaxed(i2s_ctrl, i2s_base + TEGRA210_I2S_CTRL);
677*4882a593Smuzhiyun 		readl(i2s_base + TEGRA210_I2S_CTRL);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		i2s_base += TEGRA210_I2S_SIZE;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	writel_relaxed(ovrc, clk_base + LVL2_CLK_GATE_OVRC);
683*4882a593Smuzhiyun 	writel_relaxed(ovre, clk_base + LVL2_CLK_GATE_OVRE);
684*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun 
_pll_misc_chk_default(void __iomem * base,struct tegra_clk_pll_params * params,u8 misc_num,u32 default_val,u32 mask)687*4882a593Smuzhiyun static inline void _pll_misc_chk_default(void __iomem *base,
688*4882a593Smuzhiyun 					struct tegra_clk_pll_params *params,
689*4882a593Smuzhiyun 					u8 misc_num, u32 default_val, u32 mask)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	u32 boot_val = readl_relaxed(base + params->ext_misc_reg[misc_num]);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	boot_val &= mask;
694*4882a593Smuzhiyun 	default_val &= mask;
695*4882a593Smuzhiyun 	if (boot_val != default_val) {
696*4882a593Smuzhiyun 		pr_warn("boot misc%d 0x%x: expected 0x%x\n",
697*4882a593Smuzhiyun 			misc_num, boot_val, default_val);
698*4882a593Smuzhiyun 		pr_warn(" (comparison mask = 0x%x)\n", mask);
699*4882a593Smuzhiyun 		params->defaults_set = false;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun  * PLLCX: PLLC, PLLC2, PLLC3, PLLA1
705*4882a593Smuzhiyun  * Hybrid PLLs with dynamic ramp. Dynamic ramp is allowed for any transition
706*4882a593Smuzhiyun  * that changes NDIV only, while PLL is already locked.
707*4882a593Smuzhiyun  */
pllcx_check_defaults(struct tegra_clk_pll_params * params)708*4882a593Smuzhiyun static void pllcx_check_defaults(struct tegra_clk_pll_params *params)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	u32 default_val;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	default_val = PLLCX_MISC0_DEFAULT_VALUE & (~PLLCX_MISC0_RESET);
713*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, params, 0, default_val,
714*4882a593Smuzhiyun 			PLLCX_MISC0_WRITE_MASK);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	default_val = PLLCX_MISC1_DEFAULT_VALUE & (~PLLCX_MISC1_IDDQ);
717*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, params, 1, default_val,
718*4882a593Smuzhiyun 			PLLCX_MISC1_WRITE_MASK);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	default_val = PLLCX_MISC2_DEFAULT_VALUE;
721*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, params, 2, default_val,
722*4882a593Smuzhiyun 			PLLCX_MISC2_WRITE_MASK);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	default_val = PLLCX_MISC3_DEFAULT_VALUE;
725*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, params, 3, default_val,
726*4882a593Smuzhiyun 			PLLCX_MISC3_WRITE_MASK);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
tegra210_pllcx_set_defaults(const char * name,struct tegra_clk_pll * pllcx)729*4882a593Smuzhiyun static void tegra210_pllcx_set_defaults(const char *name,
730*4882a593Smuzhiyun 					struct tegra_clk_pll *pllcx)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	pllcx->params->defaults_set = true;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	if (readl_relaxed(clk_base + pllcx->params->base_reg) & PLL_ENABLE) {
735*4882a593Smuzhiyun 		/* PLL is ON: only check if defaults already set */
736*4882a593Smuzhiyun 		pllcx_check_defaults(pllcx->params);
737*4882a593Smuzhiyun 		if (!pllcx->params->defaults_set)
738*4882a593Smuzhiyun 			pr_warn("%s already enabled. Postponing set full defaults\n",
739*4882a593Smuzhiyun 				name);
740*4882a593Smuzhiyun 		return;
741*4882a593Smuzhiyun 	}
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/* Defaults assert PLL reset, and set IDDQ */
744*4882a593Smuzhiyun 	writel_relaxed(PLLCX_MISC0_DEFAULT_VALUE,
745*4882a593Smuzhiyun 			clk_base + pllcx->params->ext_misc_reg[0]);
746*4882a593Smuzhiyun 	writel_relaxed(PLLCX_MISC1_DEFAULT_VALUE,
747*4882a593Smuzhiyun 			clk_base + pllcx->params->ext_misc_reg[1]);
748*4882a593Smuzhiyun 	writel_relaxed(PLLCX_MISC2_DEFAULT_VALUE,
749*4882a593Smuzhiyun 			clk_base + pllcx->params->ext_misc_reg[2]);
750*4882a593Smuzhiyun 	writel_relaxed(PLLCX_MISC3_DEFAULT_VALUE,
751*4882a593Smuzhiyun 			clk_base + pllcx->params->ext_misc_reg[3]);
752*4882a593Smuzhiyun 	udelay(1);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
_pllc_set_defaults(struct tegra_clk_pll * pllcx)755*4882a593Smuzhiyun static void _pllc_set_defaults(struct tegra_clk_pll *pllcx)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	tegra210_pllcx_set_defaults("PLL_C", pllcx);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
_pllc2_set_defaults(struct tegra_clk_pll * pllcx)760*4882a593Smuzhiyun static void _pllc2_set_defaults(struct tegra_clk_pll *pllcx)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	tegra210_pllcx_set_defaults("PLL_C2", pllcx);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
_pllc3_set_defaults(struct tegra_clk_pll * pllcx)765*4882a593Smuzhiyun static void _pllc3_set_defaults(struct tegra_clk_pll *pllcx)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	tegra210_pllcx_set_defaults("PLL_C3", pllcx);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
_plla1_set_defaults(struct tegra_clk_pll * pllcx)770*4882a593Smuzhiyun static void _plla1_set_defaults(struct tegra_clk_pll *pllcx)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	tegra210_pllcx_set_defaults("PLL_A1", pllcx);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /*
776*4882a593Smuzhiyun  * PLLA
777*4882a593Smuzhiyun  * PLL with dynamic ramp and fractional SDM. Dynamic ramp is not used.
778*4882a593Smuzhiyun  * Fractional SDM is allowed to provide exact audio rates.
779*4882a593Smuzhiyun  */
tegra210_plla_set_defaults(struct tegra_clk_pll * plla)780*4882a593Smuzhiyun static void tegra210_plla_set_defaults(struct tegra_clk_pll *plla)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun 	u32 mask;
783*4882a593Smuzhiyun 	u32 val = readl_relaxed(clk_base + plla->params->base_reg);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	plla->params->defaults_set = true;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (val & PLL_ENABLE) {
788*4882a593Smuzhiyun 		/*
789*4882a593Smuzhiyun 		 * PLL is ON: check if defaults already set, then set those
790*4882a593Smuzhiyun 		 * that can be updated in flight.
791*4882a593Smuzhiyun 		 */
792*4882a593Smuzhiyun 		if (val & PLLA_BASE_IDDQ) {
793*4882a593Smuzhiyun 			pr_warn("PLL_A boot enabled with IDDQ set\n");
794*4882a593Smuzhiyun 			plla->params->defaults_set = false;
795*4882a593Smuzhiyun 		}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 		pr_warn("PLL_A already enabled. Postponing set full defaults\n");
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		val = PLLA_MISC0_DEFAULT_VALUE;	/* ignore lock enable */
800*4882a593Smuzhiyun 		mask = PLLA_MISC0_LOCK_ENABLE | PLLA_MISC0_LOCK_OVERRIDE;
801*4882a593Smuzhiyun 		_pll_misc_chk_default(clk_base, plla->params, 0, val,
802*4882a593Smuzhiyun 				~mask & PLLA_MISC0_WRITE_MASK);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 		val = PLLA_MISC2_DEFAULT_VALUE; /* ignore all but control bit */
805*4882a593Smuzhiyun 		_pll_misc_chk_default(clk_base, plla->params, 2, val,
806*4882a593Smuzhiyun 				PLLA_MISC2_EN_DYNRAMP);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 		/* Enable lock detect */
809*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + plla->params->ext_misc_reg[0]);
810*4882a593Smuzhiyun 		val &= ~mask;
811*4882a593Smuzhiyun 		val |= PLLA_MISC0_DEFAULT_VALUE & mask;
812*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + plla->params->ext_misc_reg[0]);
813*4882a593Smuzhiyun 		udelay(1);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 		return;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	/* set IDDQ, enable lock detect, disable dynamic ramp and SDM */
819*4882a593Smuzhiyun 	val |= PLLA_BASE_IDDQ;
820*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + plla->params->base_reg);
821*4882a593Smuzhiyun 	writel_relaxed(PLLA_MISC0_DEFAULT_VALUE,
822*4882a593Smuzhiyun 			clk_base + plla->params->ext_misc_reg[0]);
823*4882a593Smuzhiyun 	writel_relaxed(PLLA_MISC2_DEFAULT_VALUE,
824*4882a593Smuzhiyun 			clk_base + plla->params->ext_misc_reg[2]);
825*4882a593Smuzhiyun 	udelay(1);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun /*
829*4882a593Smuzhiyun  * PLLD
830*4882a593Smuzhiyun  * PLL with fractional SDM.
831*4882a593Smuzhiyun  */
tegra210_plld_set_defaults(struct tegra_clk_pll * plld)832*4882a593Smuzhiyun static void tegra210_plld_set_defaults(struct tegra_clk_pll *plld)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun 	u32 val;
835*4882a593Smuzhiyun 	u32 mask = 0xffff;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	plld->params->defaults_set = true;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	if (readl_relaxed(clk_base + plld->params->base_reg) &
840*4882a593Smuzhiyun 			PLL_ENABLE) {
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 		/*
843*4882a593Smuzhiyun 		 * PLL is ON: check if defaults already set, then set those
844*4882a593Smuzhiyun 		 * that can be updated in flight.
845*4882a593Smuzhiyun 		 */
846*4882a593Smuzhiyun 		val = PLLD_MISC1_DEFAULT_VALUE;
847*4882a593Smuzhiyun 		_pll_misc_chk_default(clk_base, plld->params, 1,
848*4882a593Smuzhiyun 				val, PLLD_MISC1_WRITE_MASK);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		/* ignore lock, DSI and SDM controls, make sure IDDQ not set */
851*4882a593Smuzhiyun 		val = PLLD_MISC0_DEFAULT_VALUE & (~PLLD_MISC0_IDDQ);
852*4882a593Smuzhiyun 		mask |= PLLD_MISC0_DSI_CLKENABLE | PLLD_MISC0_LOCK_ENABLE |
853*4882a593Smuzhiyun 			PLLD_MISC0_LOCK_OVERRIDE | PLLD_MISC0_EN_SDM;
854*4882a593Smuzhiyun 		_pll_misc_chk_default(clk_base, plld->params, 0, val,
855*4882a593Smuzhiyun 				~mask & PLLD_MISC0_WRITE_MASK);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 		if (!plld->params->defaults_set)
858*4882a593Smuzhiyun 			pr_warn("PLL_D already enabled. Postponing set full defaults\n");
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		/* Enable lock detect */
861*4882a593Smuzhiyun 		mask = PLLD_MISC0_LOCK_ENABLE | PLLD_MISC0_LOCK_OVERRIDE;
862*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + plld->params->ext_misc_reg[0]);
863*4882a593Smuzhiyun 		val &= ~mask;
864*4882a593Smuzhiyun 		val |= PLLD_MISC0_DEFAULT_VALUE & mask;
865*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + plld->params->ext_misc_reg[0]);
866*4882a593Smuzhiyun 		udelay(1);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 		return;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + plld->params->ext_misc_reg[0]);
872*4882a593Smuzhiyun 	val &= PLLD_MISC0_DSI_CLKENABLE;
873*4882a593Smuzhiyun 	val |= PLLD_MISC0_DEFAULT_VALUE;
874*4882a593Smuzhiyun 	/* set IDDQ, enable lock detect, disable SDM */
875*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + plld->params->ext_misc_reg[0]);
876*4882a593Smuzhiyun 	writel_relaxed(PLLD_MISC1_DEFAULT_VALUE, clk_base +
877*4882a593Smuzhiyun 			plld->params->ext_misc_reg[1]);
878*4882a593Smuzhiyun 	udelay(1);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun /*
882*4882a593Smuzhiyun  * PLLD2, PLLDP
883*4882a593Smuzhiyun  * PLL with fractional SDM and Spread Spectrum (SDM is a must if SSC is used).
884*4882a593Smuzhiyun  */
plldss_defaults(const char * pll_name,struct tegra_clk_pll * plldss,u32 misc0_val,u32 misc1_val,u32 misc2_val,u32 misc3_val)885*4882a593Smuzhiyun static void plldss_defaults(const char *pll_name, struct tegra_clk_pll *plldss,
886*4882a593Smuzhiyun 		u32 misc0_val, u32 misc1_val, u32 misc2_val, u32 misc3_val)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	u32 default_val;
889*4882a593Smuzhiyun 	u32 val = readl_relaxed(clk_base + plldss->params->base_reg);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	plldss->params->defaults_set = true;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if (val & PLL_ENABLE) {
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 		/*
896*4882a593Smuzhiyun 		 * PLL is ON: check if defaults already set, then set those
897*4882a593Smuzhiyun 		 * that can be updated in flight.
898*4882a593Smuzhiyun 		 */
899*4882a593Smuzhiyun 		if (val & PLLDSS_BASE_IDDQ) {
900*4882a593Smuzhiyun 			pr_warn("plldss boot enabled with IDDQ set\n");
901*4882a593Smuzhiyun 			plldss->params->defaults_set = false;
902*4882a593Smuzhiyun 		}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 		/* ignore lock enable */
905*4882a593Smuzhiyun 		default_val = misc0_val;
906*4882a593Smuzhiyun 		_pll_misc_chk_default(clk_base, plldss->params, 0, default_val,
907*4882a593Smuzhiyun 				     PLLDSS_MISC0_WRITE_MASK &
908*4882a593Smuzhiyun 				     (~PLLDSS_MISC0_LOCK_ENABLE));
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 		/*
911*4882a593Smuzhiyun 		 * If SSC is used, check all settings, otherwise just confirm
912*4882a593Smuzhiyun 		 * that SSC is not used on boot as well. Do nothing when using
913*4882a593Smuzhiyun 		 * this function for PLLC4 that has only MISC0.
914*4882a593Smuzhiyun 		 */
915*4882a593Smuzhiyun 		if (plldss->params->ssc_ctrl_en_mask) {
916*4882a593Smuzhiyun 			default_val = misc1_val;
917*4882a593Smuzhiyun 			_pll_misc_chk_default(clk_base, plldss->params, 1,
918*4882a593Smuzhiyun 				default_val, PLLDSS_MISC1_CFG_WRITE_MASK);
919*4882a593Smuzhiyun 			default_val = misc2_val;
920*4882a593Smuzhiyun 			_pll_misc_chk_default(clk_base, plldss->params, 2,
921*4882a593Smuzhiyun 				default_val, PLLDSS_MISC2_CTRL1_WRITE_MASK);
922*4882a593Smuzhiyun 			default_val = misc3_val;
923*4882a593Smuzhiyun 			_pll_misc_chk_default(clk_base, plldss->params, 3,
924*4882a593Smuzhiyun 				default_val, PLLDSS_MISC3_CTRL2_WRITE_MASK);
925*4882a593Smuzhiyun 		} else if (plldss->params->ext_misc_reg[1]) {
926*4882a593Smuzhiyun 			default_val = misc1_val;
927*4882a593Smuzhiyun 			_pll_misc_chk_default(clk_base, plldss->params, 1,
928*4882a593Smuzhiyun 				default_val, PLLDSS_MISC1_CFG_WRITE_MASK &
929*4882a593Smuzhiyun 				(~PLLDSS_MISC1_CFG_EN_SDM));
930*4882a593Smuzhiyun 		}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 		if (!plldss->params->defaults_set)
933*4882a593Smuzhiyun 			pr_warn("%s already enabled. Postponing set full defaults\n",
934*4882a593Smuzhiyun 				 pll_name);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 		/* Enable lock detect */
937*4882a593Smuzhiyun 		if (val & PLLDSS_BASE_LOCK_OVERRIDE) {
938*4882a593Smuzhiyun 			val &= ~PLLDSS_BASE_LOCK_OVERRIDE;
939*4882a593Smuzhiyun 			writel_relaxed(val, clk_base +
940*4882a593Smuzhiyun 					plldss->params->base_reg);
941*4882a593Smuzhiyun 		}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + plldss->params->ext_misc_reg[0]);
944*4882a593Smuzhiyun 		val &= ~PLLDSS_MISC0_LOCK_ENABLE;
945*4882a593Smuzhiyun 		val |= misc0_val & PLLDSS_MISC0_LOCK_ENABLE;
946*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + plldss->params->ext_misc_reg[0]);
947*4882a593Smuzhiyun 		udelay(1);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 		return;
950*4882a593Smuzhiyun 	}
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* set IDDQ, enable lock detect, configure SDM/SSC  */
953*4882a593Smuzhiyun 	val |= PLLDSS_BASE_IDDQ;
954*4882a593Smuzhiyun 	val &= ~PLLDSS_BASE_LOCK_OVERRIDE;
955*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + plldss->params->base_reg);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/* When using this function for PLLC4 exit here */
958*4882a593Smuzhiyun 	if (!plldss->params->ext_misc_reg[1]) {
959*4882a593Smuzhiyun 		writel_relaxed(misc0_val, clk_base +
960*4882a593Smuzhiyun 				plldss->params->ext_misc_reg[0]);
961*4882a593Smuzhiyun 		udelay(1);
962*4882a593Smuzhiyun 		return;
963*4882a593Smuzhiyun 	}
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	writel_relaxed(misc0_val, clk_base +
966*4882a593Smuzhiyun 			plldss->params->ext_misc_reg[0]);
967*4882a593Smuzhiyun 	/* if SSC used set by 1st enable */
968*4882a593Smuzhiyun 	writel_relaxed(misc1_val & (~PLLDSS_MISC1_CFG_EN_SSC),
969*4882a593Smuzhiyun 			clk_base + plldss->params->ext_misc_reg[1]);
970*4882a593Smuzhiyun 	writel_relaxed(misc2_val, clk_base + plldss->params->ext_misc_reg[2]);
971*4882a593Smuzhiyun 	writel_relaxed(misc3_val, clk_base + plldss->params->ext_misc_reg[3]);
972*4882a593Smuzhiyun 	udelay(1);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
tegra210_plld2_set_defaults(struct tegra_clk_pll * plld2)975*4882a593Smuzhiyun static void tegra210_plld2_set_defaults(struct tegra_clk_pll *plld2)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	plldss_defaults("PLL_D2", plld2, PLLD2_MISC0_DEFAULT_VALUE,
978*4882a593Smuzhiyun 			PLLD2_MISC1_CFG_DEFAULT_VALUE,
979*4882a593Smuzhiyun 			PLLD2_MISC2_CTRL1_DEFAULT_VALUE,
980*4882a593Smuzhiyun 			PLLD2_MISC3_CTRL2_DEFAULT_VALUE);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
tegra210_plldp_set_defaults(struct tegra_clk_pll * plldp)983*4882a593Smuzhiyun static void tegra210_plldp_set_defaults(struct tegra_clk_pll *plldp)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	plldss_defaults("PLL_DP", plldp, PLLDP_MISC0_DEFAULT_VALUE,
986*4882a593Smuzhiyun 			PLLDP_MISC1_CFG_DEFAULT_VALUE,
987*4882a593Smuzhiyun 			PLLDP_MISC2_CTRL1_DEFAULT_VALUE,
988*4882a593Smuzhiyun 			PLLDP_MISC3_CTRL2_DEFAULT_VALUE);
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun /*
992*4882a593Smuzhiyun  * PLLC4
993*4882a593Smuzhiyun  * Base and misc0 layout is the same as PLLD2/PLLDP, but no SDM/SSC support.
994*4882a593Smuzhiyun  * VCO is exposed to the clock tree via fixed 1/3 and 1/5 dividers.
995*4882a593Smuzhiyun  */
tegra210_pllc4_set_defaults(struct tegra_clk_pll * pllc4)996*4882a593Smuzhiyun static void tegra210_pllc4_set_defaults(struct tegra_clk_pll *pllc4)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	plldss_defaults("PLL_C4", pllc4, PLLC4_MISC0_DEFAULT_VALUE, 0, 0, 0);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun /*
1002*4882a593Smuzhiyun  * PLLRE
1003*4882a593Smuzhiyun  * VCO is exposed to the clock tree directly along with post-divider output
1004*4882a593Smuzhiyun  */
tegra210_pllre_set_defaults(struct tegra_clk_pll * pllre)1005*4882a593Smuzhiyun static void tegra210_pllre_set_defaults(struct tegra_clk_pll *pllre)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	u32 mask;
1008*4882a593Smuzhiyun 	u32 val = readl_relaxed(clk_base + pllre->params->base_reg);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	pllre->params->defaults_set = true;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (val & PLL_ENABLE) {
1013*4882a593Smuzhiyun 		/*
1014*4882a593Smuzhiyun 		 * PLL is ON: check if defaults already set, then set those
1015*4882a593Smuzhiyun 		 * that can be updated in flight.
1016*4882a593Smuzhiyun 		 */
1017*4882a593Smuzhiyun 		val &= PLLRE_BASE_DEFAULT_MASK;
1018*4882a593Smuzhiyun 		if (val != PLLRE_BASE_DEFAULT_VALUE) {
1019*4882a593Smuzhiyun 			pr_warn("pllre boot base 0x%x : expected 0x%x\n",
1020*4882a593Smuzhiyun 				val, PLLRE_BASE_DEFAULT_VALUE);
1021*4882a593Smuzhiyun 			pr_warn("(comparison mask = 0x%x)\n",
1022*4882a593Smuzhiyun 				PLLRE_BASE_DEFAULT_MASK);
1023*4882a593Smuzhiyun 			pllre->params->defaults_set = false;
1024*4882a593Smuzhiyun 		}
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 		/* Ignore lock enable */
1027*4882a593Smuzhiyun 		val = PLLRE_MISC0_DEFAULT_VALUE & (~PLLRE_MISC0_IDDQ);
1028*4882a593Smuzhiyun 		mask = PLLRE_MISC0_LOCK_ENABLE | PLLRE_MISC0_LOCK_OVERRIDE;
1029*4882a593Smuzhiyun 		_pll_misc_chk_default(clk_base, pllre->params, 0, val,
1030*4882a593Smuzhiyun 				~mask & PLLRE_MISC0_WRITE_MASK);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 		/* The PLL doesn't work if it's in IDDQ. */
1033*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + pllre->params->ext_misc_reg[0]);
1034*4882a593Smuzhiyun 		if (val & PLLRE_MISC0_IDDQ)
1035*4882a593Smuzhiyun 			pr_warn("unexpected IDDQ bit set for enabled clock\n");
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		/* Enable lock detect */
1038*4882a593Smuzhiyun 		val &= ~mask;
1039*4882a593Smuzhiyun 		val |= PLLRE_MISC0_DEFAULT_VALUE & mask;
1040*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + pllre->params->ext_misc_reg[0]);
1041*4882a593Smuzhiyun 		udelay(1);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 		if (!pllre->params->defaults_set)
1044*4882a593Smuzhiyun 			pr_warn("PLL_RE already enabled. Postponing set full defaults\n");
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 		return;
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	/* set IDDQ, enable lock detect */
1050*4882a593Smuzhiyun 	val &= ~PLLRE_BASE_DEFAULT_MASK;
1051*4882a593Smuzhiyun 	val |= PLLRE_BASE_DEFAULT_VALUE & PLLRE_BASE_DEFAULT_MASK;
1052*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + pllre->params->base_reg);
1053*4882a593Smuzhiyun 	writel_relaxed(PLLRE_MISC0_DEFAULT_VALUE,
1054*4882a593Smuzhiyun 			clk_base + pllre->params->ext_misc_reg[0]);
1055*4882a593Smuzhiyun 	udelay(1);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun 
pllx_get_dyn_steps(struct clk_hw * hw,u32 * step_a,u32 * step_b)1058*4882a593Smuzhiyun static void pllx_get_dyn_steps(struct clk_hw *hw, u32 *step_a, u32 *step_b)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	unsigned long input_rate;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	/* cf rate */
1063*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(hw->clk))
1064*4882a593Smuzhiyun 		input_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
1065*4882a593Smuzhiyun 	else
1066*4882a593Smuzhiyun 		input_rate = 38400000;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	input_rate /= tegra_pll_get_fixed_mdiv(hw, input_rate);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	switch (input_rate) {
1071*4882a593Smuzhiyun 	case 12000000:
1072*4882a593Smuzhiyun 	case 12800000:
1073*4882a593Smuzhiyun 	case 13000000:
1074*4882a593Smuzhiyun 		*step_a = 0x2B;
1075*4882a593Smuzhiyun 		*step_b = 0x0B;
1076*4882a593Smuzhiyun 		return;
1077*4882a593Smuzhiyun 	case 19200000:
1078*4882a593Smuzhiyun 		*step_a = 0x12;
1079*4882a593Smuzhiyun 		*step_b = 0x08;
1080*4882a593Smuzhiyun 		return;
1081*4882a593Smuzhiyun 	case 38400000:
1082*4882a593Smuzhiyun 		*step_a = 0x04;
1083*4882a593Smuzhiyun 		*step_b = 0x05;
1084*4882a593Smuzhiyun 		return;
1085*4882a593Smuzhiyun 	default:
1086*4882a593Smuzhiyun 		pr_err("%s: Unexpected reference rate %lu\n",
1087*4882a593Smuzhiyun 			__func__, input_rate);
1088*4882a593Smuzhiyun 		BUG();
1089*4882a593Smuzhiyun 	}
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
pllx_check_defaults(struct tegra_clk_pll * pll)1092*4882a593Smuzhiyun static void pllx_check_defaults(struct tegra_clk_pll *pll)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	u32 default_val;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	default_val = PLLX_MISC0_DEFAULT_VALUE;
1097*4882a593Smuzhiyun 	/* ignore lock enable */
1098*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, pll->params, 0, default_val,
1099*4882a593Smuzhiyun 			PLLX_MISC0_WRITE_MASK & (~PLLX_MISC0_LOCK_ENABLE));
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	default_val = PLLX_MISC1_DEFAULT_VALUE;
1102*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, pll->params, 1, default_val,
1103*4882a593Smuzhiyun 			PLLX_MISC1_WRITE_MASK);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	/* ignore all but control bit */
1106*4882a593Smuzhiyun 	default_val = PLLX_MISC2_DEFAULT_VALUE;
1107*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, pll->params, 2,
1108*4882a593Smuzhiyun 			default_val, PLLX_MISC2_EN_DYNRAMP);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	default_val = PLLX_MISC3_DEFAULT_VALUE & (~PLLX_MISC3_IDDQ);
1111*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, pll->params, 3, default_val,
1112*4882a593Smuzhiyun 			PLLX_MISC3_WRITE_MASK);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	default_val = PLLX_MISC4_DEFAULT_VALUE;
1115*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, pll->params, 4, default_val,
1116*4882a593Smuzhiyun 			PLLX_MISC4_WRITE_MASK);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	default_val = PLLX_MISC5_DEFAULT_VALUE;
1119*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, pll->params, 5, default_val,
1120*4882a593Smuzhiyun 			PLLX_MISC5_WRITE_MASK);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
tegra210_pllx_set_defaults(struct tegra_clk_pll * pllx)1123*4882a593Smuzhiyun static void tegra210_pllx_set_defaults(struct tegra_clk_pll *pllx)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	u32 val;
1126*4882a593Smuzhiyun 	u32 step_a, step_b;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	pllx->params->defaults_set = true;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	/* Get ready dyn ramp state machine settings */
1131*4882a593Smuzhiyun 	pllx_get_dyn_steps(&pllx->hw, &step_a, &step_b);
1132*4882a593Smuzhiyun 	val = PLLX_MISC2_DEFAULT_VALUE & (~PLLX_MISC2_DYNRAMP_STEPA_MASK) &
1133*4882a593Smuzhiyun 		(~PLLX_MISC2_DYNRAMP_STEPB_MASK);
1134*4882a593Smuzhiyun 	val |= step_a << PLLX_MISC2_DYNRAMP_STEPA_SHIFT;
1135*4882a593Smuzhiyun 	val |= step_b << PLLX_MISC2_DYNRAMP_STEPB_SHIFT;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (readl_relaxed(clk_base + pllx->params->base_reg) & PLL_ENABLE) {
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 		/*
1140*4882a593Smuzhiyun 		 * PLL is ON: check if defaults already set, then set those
1141*4882a593Smuzhiyun 		 * that can be updated in flight.
1142*4882a593Smuzhiyun 		 */
1143*4882a593Smuzhiyun 		pllx_check_defaults(pllx);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 		if (!pllx->params->defaults_set)
1146*4882a593Smuzhiyun 			pr_warn("PLL_X already enabled. Postponing set full defaults\n");
1147*4882a593Smuzhiyun 		/* Configure dyn ramp, disable lock override */
1148*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 		/* Enable lock detect */
1151*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[0]);
1152*4882a593Smuzhiyun 		val &= ~PLLX_MISC0_LOCK_ENABLE;
1153*4882a593Smuzhiyun 		val |= PLLX_MISC0_DEFAULT_VALUE & PLLX_MISC0_LOCK_ENABLE;
1154*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[0]);
1155*4882a593Smuzhiyun 		udelay(1);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 		return;
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* Enable lock detect and CPU output */
1161*4882a593Smuzhiyun 	writel_relaxed(PLLX_MISC0_DEFAULT_VALUE, clk_base +
1162*4882a593Smuzhiyun 			pllx->params->ext_misc_reg[0]);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	/* Setup */
1165*4882a593Smuzhiyun 	writel_relaxed(PLLX_MISC1_DEFAULT_VALUE, clk_base +
1166*4882a593Smuzhiyun 			pllx->params->ext_misc_reg[1]);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* Configure dyn ramp state machine, disable lock override */
1169*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	/* Set IDDQ */
1172*4882a593Smuzhiyun 	writel_relaxed(PLLX_MISC3_DEFAULT_VALUE, clk_base +
1173*4882a593Smuzhiyun 			pllx->params->ext_misc_reg[3]);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	/* Disable SDM */
1176*4882a593Smuzhiyun 	writel_relaxed(PLLX_MISC4_DEFAULT_VALUE, clk_base +
1177*4882a593Smuzhiyun 			pllx->params->ext_misc_reg[4]);
1178*4882a593Smuzhiyun 	writel_relaxed(PLLX_MISC5_DEFAULT_VALUE, clk_base +
1179*4882a593Smuzhiyun 			pllx->params->ext_misc_reg[5]);
1180*4882a593Smuzhiyun 	udelay(1);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun /* PLLMB */
tegra210_pllmb_set_defaults(struct tegra_clk_pll * pllmb)1184*4882a593Smuzhiyun static void tegra210_pllmb_set_defaults(struct tegra_clk_pll *pllmb)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	u32 mask, val = readl_relaxed(clk_base + pllmb->params->base_reg);
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	pllmb->params->defaults_set = true;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (val & PLL_ENABLE) {
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 		/*
1193*4882a593Smuzhiyun 		 * PLL is ON: check if defaults already set, then set those
1194*4882a593Smuzhiyun 		 * that can be updated in flight.
1195*4882a593Smuzhiyun 		 */
1196*4882a593Smuzhiyun 		val = PLLMB_MISC1_DEFAULT_VALUE & (~PLLMB_MISC1_IDDQ);
1197*4882a593Smuzhiyun 		mask = PLLMB_MISC1_LOCK_ENABLE | PLLMB_MISC1_LOCK_OVERRIDE;
1198*4882a593Smuzhiyun 		_pll_misc_chk_default(clk_base, pllmb->params, 0, val,
1199*4882a593Smuzhiyun 				~mask & PLLMB_MISC1_WRITE_MASK);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 		if (!pllmb->params->defaults_set)
1202*4882a593Smuzhiyun 			pr_warn("PLL_MB already enabled. Postponing set full defaults\n");
1203*4882a593Smuzhiyun 		/* Enable lock detect */
1204*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + pllmb->params->ext_misc_reg[0]);
1205*4882a593Smuzhiyun 		val &= ~mask;
1206*4882a593Smuzhiyun 		val |= PLLMB_MISC1_DEFAULT_VALUE & mask;
1207*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + pllmb->params->ext_misc_reg[0]);
1208*4882a593Smuzhiyun 		udelay(1);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 		return;
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	/* set IDDQ, enable lock detect */
1214*4882a593Smuzhiyun 	writel_relaxed(PLLMB_MISC1_DEFAULT_VALUE,
1215*4882a593Smuzhiyun 			clk_base + pllmb->params->ext_misc_reg[0]);
1216*4882a593Smuzhiyun 	udelay(1);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun /*
1220*4882a593Smuzhiyun  * PLLP
1221*4882a593Smuzhiyun  * VCO is exposed to the clock tree directly along with post-divider output.
1222*4882a593Smuzhiyun  * Both VCO and post-divider output rates are fixed at 408MHz and 204MHz,
1223*4882a593Smuzhiyun  * respectively.
1224*4882a593Smuzhiyun  */
pllp_check_defaults(struct tegra_clk_pll * pll,bool enabled)1225*4882a593Smuzhiyun static void pllp_check_defaults(struct tegra_clk_pll *pll, bool enabled)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	u32 val, mask;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/* Ignore lock enable (will be set), make sure not in IDDQ if enabled */
1230*4882a593Smuzhiyun 	val = PLLP_MISC0_DEFAULT_VALUE & (~PLLP_MISC0_IDDQ);
1231*4882a593Smuzhiyun 	mask = PLLP_MISC0_LOCK_ENABLE | PLLP_MISC0_LOCK_OVERRIDE;
1232*4882a593Smuzhiyun 	if (!enabled)
1233*4882a593Smuzhiyun 		mask |= PLLP_MISC0_IDDQ;
1234*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, pll->params, 0, val,
1235*4882a593Smuzhiyun 			~mask & PLLP_MISC0_WRITE_MASK);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/* Ignore branch controls */
1238*4882a593Smuzhiyun 	val = PLLP_MISC1_DEFAULT_VALUE;
1239*4882a593Smuzhiyun 	mask = PLLP_MISC1_HSIO_EN | PLLP_MISC1_XUSB_EN;
1240*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, pll->params, 1, val,
1241*4882a593Smuzhiyun 			~mask & PLLP_MISC1_WRITE_MASK);
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun 
tegra210_pllp_set_defaults(struct tegra_clk_pll * pllp)1244*4882a593Smuzhiyun static void tegra210_pllp_set_defaults(struct tegra_clk_pll *pllp)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	u32 mask;
1247*4882a593Smuzhiyun 	u32 val = readl_relaxed(clk_base + pllp->params->base_reg);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	pllp->params->defaults_set = true;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	if (val & PLL_ENABLE) {
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 		/*
1254*4882a593Smuzhiyun 		 * PLL is ON: check if defaults already set, then set those
1255*4882a593Smuzhiyun 		 * that can be updated in flight.
1256*4882a593Smuzhiyun 		 */
1257*4882a593Smuzhiyun 		pllp_check_defaults(pllp, true);
1258*4882a593Smuzhiyun 		if (!pllp->params->defaults_set)
1259*4882a593Smuzhiyun 			pr_warn("PLL_P already enabled. Postponing set full defaults\n");
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 		/* Enable lock detect */
1262*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + pllp->params->ext_misc_reg[0]);
1263*4882a593Smuzhiyun 		mask = PLLP_MISC0_LOCK_ENABLE | PLLP_MISC0_LOCK_OVERRIDE;
1264*4882a593Smuzhiyun 		val &= ~mask;
1265*4882a593Smuzhiyun 		val |= PLLP_MISC0_DEFAULT_VALUE & mask;
1266*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + pllp->params->ext_misc_reg[0]);
1267*4882a593Smuzhiyun 		udelay(1);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 		return;
1270*4882a593Smuzhiyun 	}
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	/* set IDDQ, enable lock detect */
1273*4882a593Smuzhiyun 	writel_relaxed(PLLP_MISC0_DEFAULT_VALUE,
1274*4882a593Smuzhiyun 			clk_base + pllp->params->ext_misc_reg[0]);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	/* Preserve branch control */
1277*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + pllp->params->ext_misc_reg[1]);
1278*4882a593Smuzhiyun 	mask = PLLP_MISC1_HSIO_EN | PLLP_MISC1_XUSB_EN;
1279*4882a593Smuzhiyun 	val &= mask;
1280*4882a593Smuzhiyun 	val |= ~mask & PLLP_MISC1_DEFAULT_VALUE;
1281*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + pllp->params->ext_misc_reg[1]);
1282*4882a593Smuzhiyun 	udelay(1);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /*
1286*4882a593Smuzhiyun  * PLLU
1287*4882a593Smuzhiyun  * VCO is exposed to the clock tree directly along with post-divider output.
1288*4882a593Smuzhiyun  * Both VCO and post-divider output rates are fixed at 480MHz and 240MHz,
1289*4882a593Smuzhiyun  * respectively.
1290*4882a593Smuzhiyun  */
pllu_check_defaults(struct tegra_clk_pll_params * params,bool hw_control)1291*4882a593Smuzhiyun static void pllu_check_defaults(struct tegra_clk_pll_params *params,
1292*4882a593Smuzhiyun 				bool hw_control)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun 	u32 val, mask;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	/* Ignore lock enable (will be set) and IDDQ if under h/w control */
1297*4882a593Smuzhiyun 	val = PLLU_MISC0_DEFAULT_VALUE & (~PLLU_MISC0_IDDQ);
1298*4882a593Smuzhiyun 	mask = PLLU_MISC0_LOCK_ENABLE | (hw_control ? PLLU_MISC0_IDDQ : 0);
1299*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, params, 0, val,
1300*4882a593Smuzhiyun 			~mask & PLLU_MISC0_WRITE_MASK);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	val = PLLU_MISC1_DEFAULT_VALUE;
1303*4882a593Smuzhiyun 	mask = PLLU_MISC1_LOCK_OVERRIDE;
1304*4882a593Smuzhiyun 	_pll_misc_chk_default(clk_base, params, 1, val,
1305*4882a593Smuzhiyun 			~mask & PLLU_MISC1_WRITE_MASK);
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun 
tegra210_pllu_set_defaults(struct tegra_clk_pll_params * pllu)1308*4882a593Smuzhiyun static void tegra210_pllu_set_defaults(struct tegra_clk_pll_params *pllu)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	u32 val = readl_relaxed(clk_base + pllu->base_reg);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	pllu->defaults_set = true;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	if (val & PLL_ENABLE) {
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 		/*
1317*4882a593Smuzhiyun 		 * PLL is ON: check if defaults already set, then set those
1318*4882a593Smuzhiyun 		 * that can be updated in flight.
1319*4882a593Smuzhiyun 		 */
1320*4882a593Smuzhiyun 		pllu_check_defaults(pllu, false);
1321*4882a593Smuzhiyun 		if (!pllu->defaults_set)
1322*4882a593Smuzhiyun 			pr_warn("PLL_U already enabled. Postponing set full defaults\n");
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 		/* Enable lock detect */
1325*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + pllu->ext_misc_reg[0]);
1326*4882a593Smuzhiyun 		val &= ~PLLU_MISC0_LOCK_ENABLE;
1327*4882a593Smuzhiyun 		val |= PLLU_MISC0_DEFAULT_VALUE & PLLU_MISC0_LOCK_ENABLE;
1328*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + pllu->ext_misc_reg[0]);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + pllu->ext_misc_reg[1]);
1331*4882a593Smuzhiyun 		val &= ~PLLU_MISC1_LOCK_OVERRIDE;
1332*4882a593Smuzhiyun 		val |= PLLU_MISC1_DEFAULT_VALUE & PLLU_MISC1_LOCK_OVERRIDE;
1333*4882a593Smuzhiyun 		writel_relaxed(val, clk_base + pllu->ext_misc_reg[1]);
1334*4882a593Smuzhiyun 		udelay(1);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 		return;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	/* set IDDQ, enable lock detect */
1340*4882a593Smuzhiyun 	writel_relaxed(PLLU_MISC0_DEFAULT_VALUE,
1341*4882a593Smuzhiyun 			clk_base + pllu->ext_misc_reg[0]);
1342*4882a593Smuzhiyun 	writel_relaxed(PLLU_MISC1_DEFAULT_VALUE,
1343*4882a593Smuzhiyun 			clk_base + pllu->ext_misc_reg[1]);
1344*4882a593Smuzhiyun 	udelay(1);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun #define mask(w) ((1 << (w)) - 1)
1348*4882a593Smuzhiyun #define divm_mask(p) mask(p->params->div_nmp->divm_width)
1349*4882a593Smuzhiyun #define divn_mask(p) mask(p->params->div_nmp->divn_width)
1350*4882a593Smuzhiyun #define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\
1351*4882a593Smuzhiyun 		      mask(p->params->div_nmp->divp_width))
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun #define divm_shift(p) ((p)->params->div_nmp->divm_shift)
1354*4882a593Smuzhiyun #define divn_shift(p) ((p)->params->div_nmp->divn_shift)
1355*4882a593Smuzhiyun #define divp_shift(p) ((p)->params->div_nmp->divp_shift)
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun #define divm_mask_shifted(p) (divm_mask(p) << divm_shift(p))
1358*4882a593Smuzhiyun #define divn_mask_shifted(p) (divn_mask(p) << divn_shift(p))
1359*4882a593Smuzhiyun #define divp_mask_shifted(p) (divp_mask(p) << divp_shift(p))
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun #define PLL_LOCKDET_DELAY 2	/* Lock detection safety delays */
tegra210_wait_for_mask(struct tegra_clk_pll * pll,u32 reg,u32 mask)1362*4882a593Smuzhiyun static int tegra210_wait_for_mask(struct tegra_clk_pll *pll,
1363*4882a593Smuzhiyun 				  u32 reg, u32 mask)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun 	int i;
1366*4882a593Smuzhiyun 	u32 val = 0;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	for (i = 0; i < pll->params->lock_delay / PLL_LOCKDET_DELAY + 1; i++) {
1369*4882a593Smuzhiyun 		udelay(PLL_LOCKDET_DELAY);
1370*4882a593Smuzhiyun 		val = readl_relaxed(clk_base + reg);
1371*4882a593Smuzhiyun 		if ((val & mask) == mask) {
1372*4882a593Smuzhiyun 			udelay(PLL_LOCKDET_DELAY);
1373*4882a593Smuzhiyun 			return 0;
1374*4882a593Smuzhiyun 		}
1375*4882a593Smuzhiyun 	}
1376*4882a593Smuzhiyun 	return -ETIMEDOUT;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun 
tegra210_pllx_dyn_ramp(struct tegra_clk_pll * pllx,struct tegra_clk_pll_freq_table * cfg)1379*4882a593Smuzhiyun static int tegra210_pllx_dyn_ramp(struct tegra_clk_pll *pllx,
1380*4882a593Smuzhiyun 		struct tegra_clk_pll_freq_table *cfg)
1381*4882a593Smuzhiyun {
1382*4882a593Smuzhiyun 	u32 val, base, ndiv_new_mask;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	ndiv_new_mask = (divn_mask(pllx) >> pllx->params->div_nmp->divn_shift)
1385*4882a593Smuzhiyun 			 << PLLX_MISC2_NDIV_NEW_SHIFT;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[2]);
1388*4882a593Smuzhiyun 	val &= (~ndiv_new_mask);
1389*4882a593Smuzhiyun 	val |= cfg->n << PLLX_MISC2_NDIV_NEW_SHIFT;
1390*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
1391*4882a593Smuzhiyun 	udelay(1);
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[2]);
1394*4882a593Smuzhiyun 	val |= PLLX_MISC2_EN_DYNRAMP;
1395*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
1396*4882a593Smuzhiyun 	udelay(1);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	tegra210_wait_for_mask(pllx, pllx->params->ext_misc_reg[2],
1399*4882a593Smuzhiyun 			       PLLX_MISC2_DYNRAMP_DONE);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	base = readl_relaxed(clk_base + pllx->params->base_reg) &
1402*4882a593Smuzhiyun 		(~divn_mask_shifted(pllx));
1403*4882a593Smuzhiyun 	base |= cfg->n << pllx->params->div_nmp->divn_shift;
1404*4882a593Smuzhiyun 	writel_relaxed(base, clk_base + pllx->params->base_reg);
1405*4882a593Smuzhiyun 	udelay(1);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	val &= ~PLLX_MISC2_EN_DYNRAMP;
1408*4882a593Smuzhiyun 	writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
1409*4882a593Smuzhiyun 	udelay(1);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	pr_debug("%s: dynamic ramp to m = %u n = %u p = %u, Fout = %lu kHz\n",
1412*4882a593Smuzhiyun 		 __clk_get_name(pllx->hw.clk), cfg->m, cfg->n, cfg->p,
1413*4882a593Smuzhiyun 		 cfg->input_rate / cfg->m * cfg->n /
1414*4882a593Smuzhiyun 		 pllx->params->pdiv_tohw[cfg->p].pdiv / 1000);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	return 0;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun /*
1420*4882a593Smuzhiyun  * Common configuration for PLLs with fixed input divider policy:
1421*4882a593Smuzhiyun  * - always set fixed M-value based on the reference rate
1422*4882a593Smuzhiyun  * - always set P-value value 1:1 for output rates above VCO minimum, and
1423*4882a593Smuzhiyun  *   choose minimum necessary P-value for output rates below VCO maximum
1424*4882a593Smuzhiyun  * - calculate N-value based on selected M and P
1425*4882a593Smuzhiyun  * - calculate SDM_DIN fractional part
1426*4882a593Smuzhiyun  */
tegra210_pll_fixed_mdiv_cfg(struct clk_hw * hw,struct tegra_clk_pll_freq_table * cfg,unsigned long rate,unsigned long input_rate)1427*4882a593Smuzhiyun static int tegra210_pll_fixed_mdiv_cfg(struct clk_hw *hw,
1428*4882a593Smuzhiyun 			       struct tegra_clk_pll_freq_table *cfg,
1429*4882a593Smuzhiyun 			       unsigned long rate, unsigned long input_rate)
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1432*4882a593Smuzhiyun 	struct tegra_clk_pll_params *params = pll->params;
1433*4882a593Smuzhiyun 	int p;
1434*4882a593Smuzhiyun 	unsigned long cf, p_rate;
1435*4882a593Smuzhiyun 	u32 pdiv;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	if (!rate)
1438*4882a593Smuzhiyun 		return -EINVAL;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	if (!(params->flags & TEGRA_PLL_VCO_OUT)) {
1441*4882a593Smuzhiyun 		p = DIV_ROUND_UP(params->vco_min, rate);
1442*4882a593Smuzhiyun 		p = params->round_p_to_pdiv(p, &pdiv);
1443*4882a593Smuzhiyun 	} else {
1444*4882a593Smuzhiyun 		p = rate >= params->vco_min ? 1 : -EINVAL;
1445*4882a593Smuzhiyun 	}
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (p < 0)
1448*4882a593Smuzhiyun 		return -EINVAL;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	cfg->m = tegra_pll_get_fixed_mdiv(hw, input_rate);
1451*4882a593Smuzhiyun 	cfg->p = p;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	/* Store P as HW value, as that is what is expected */
1454*4882a593Smuzhiyun 	cfg->p = tegra_pll_p_div_to_hw(pll, cfg->p);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	p_rate = rate * p;
1457*4882a593Smuzhiyun 	if (p_rate > params->vco_max)
1458*4882a593Smuzhiyun 		p_rate = params->vco_max;
1459*4882a593Smuzhiyun 	cf = input_rate / cfg->m;
1460*4882a593Smuzhiyun 	cfg->n = p_rate / cf;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	cfg->sdm_data = 0;
1463*4882a593Smuzhiyun 	cfg->output_rate = input_rate;
1464*4882a593Smuzhiyun 	if (params->sdm_ctrl_reg) {
1465*4882a593Smuzhiyun 		unsigned long rem = p_rate - cf * cfg->n;
1466*4882a593Smuzhiyun 		/* If ssc is enabled SDM enabled as well, even for integer n */
1467*4882a593Smuzhiyun 		if (rem || params->ssc_ctrl_reg) {
1468*4882a593Smuzhiyun 			u64 s = rem * PLL_SDM_COEFF;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 			do_div(s, cf);
1471*4882a593Smuzhiyun 			s -= PLL_SDM_COEFF / 2;
1472*4882a593Smuzhiyun 			cfg->sdm_data = sdin_din_to_data(s);
1473*4882a593Smuzhiyun 		}
1474*4882a593Smuzhiyun 		cfg->output_rate *= sdin_get_n_eff(cfg);
1475*4882a593Smuzhiyun 		cfg->output_rate /= p * cfg->m * PLL_SDM_COEFF;
1476*4882a593Smuzhiyun 	} else {
1477*4882a593Smuzhiyun 		cfg->output_rate *= cfg->n;
1478*4882a593Smuzhiyun 		cfg->output_rate /= p * cfg->m;
1479*4882a593Smuzhiyun 	}
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	cfg->input_rate = input_rate;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	return 0;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun /*
1487*4882a593Smuzhiyun  * clk_pll_set_gain - set gain to m, n to calculate correct VCO rate
1488*4882a593Smuzhiyun  *
1489*4882a593Smuzhiyun  * @cfg: struct tegra_clk_pll_freq_table * cfg
1490*4882a593Smuzhiyun  *
1491*4882a593Smuzhiyun  * For Normal mode:
1492*4882a593Smuzhiyun  *     Fvco = Fref * NDIV / MDIV
1493*4882a593Smuzhiyun  *
1494*4882a593Smuzhiyun  * For fractional mode:
1495*4882a593Smuzhiyun  *     Fvco = Fref * (NDIV + 0.5 + SDM_DIN / PLL_SDM_COEFF) / MDIV
1496*4882a593Smuzhiyun  */
tegra210_clk_pll_set_gain(struct tegra_clk_pll_freq_table * cfg)1497*4882a593Smuzhiyun static void tegra210_clk_pll_set_gain(struct tegra_clk_pll_freq_table *cfg)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun 	cfg->n = sdin_get_n_eff(cfg);
1500*4882a593Smuzhiyun 	cfg->m *= PLL_SDM_COEFF;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun static unsigned long
tegra210_clk_adjust_vco_min(struct tegra_clk_pll_params * params,unsigned long parent_rate)1504*4882a593Smuzhiyun tegra210_clk_adjust_vco_min(struct tegra_clk_pll_params *params,
1505*4882a593Smuzhiyun 			    unsigned long parent_rate)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun 	unsigned long vco_min = params->vco_min;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	params->vco_min += DIV_ROUND_UP(parent_rate, PLL_SDM_COEFF);
1510*4882a593Smuzhiyun 	vco_min = min(vco_min, params->vco_min);
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	return vco_min;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun static struct div_nmp pllx_nmp = {
1516*4882a593Smuzhiyun 	.divm_shift = 0,
1517*4882a593Smuzhiyun 	.divm_width = 8,
1518*4882a593Smuzhiyun 	.divn_shift = 8,
1519*4882a593Smuzhiyun 	.divn_width = 8,
1520*4882a593Smuzhiyun 	.divp_shift = 20,
1521*4882a593Smuzhiyun 	.divp_width = 5,
1522*4882a593Smuzhiyun };
1523*4882a593Smuzhiyun /*
1524*4882a593Smuzhiyun  * PLL post divider maps - two types: quasi-linear and exponential
1525*4882a593Smuzhiyun  * post divider.
1526*4882a593Smuzhiyun  */
1527*4882a593Smuzhiyun #define PLL_QLIN_PDIV_MAX	16
1528*4882a593Smuzhiyun static const struct pdiv_map pll_qlin_pdiv_to_hw[] = {
1529*4882a593Smuzhiyun 	{ .pdiv =  1, .hw_val =  0 },
1530*4882a593Smuzhiyun 	{ .pdiv =  2, .hw_val =  1 },
1531*4882a593Smuzhiyun 	{ .pdiv =  3, .hw_val =  2 },
1532*4882a593Smuzhiyun 	{ .pdiv =  4, .hw_val =  3 },
1533*4882a593Smuzhiyun 	{ .pdiv =  5, .hw_val =  4 },
1534*4882a593Smuzhiyun 	{ .pdiv =  6, .hw_val =  5 },
1535*4882a593Smuzhiyun 	{ .pdiv =  8, .hw_val =  6 },
1536*4882a593Smuzhiyun 	{ .pdiv =  9, .hw_val =  7 },
1537*4882a593Smuzhiyun 	{ .pdiv = 10, .hw_val =  8 },
1538*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val =  9 },
1539*4882a593Smuzhiyun 	{ .pdiv = 15, .hw_val = 10 },
1540*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val = 11 },
1541*4882a593Smuzhiyun 	{ .pdiv = 18, .hw_val = 12 },
1542*4882a593Smuzhiyun 	{ .pdiv = 20, .hw_val = 13 },
1543*4882a593Smuzhiyun 	{ .pdiv = 24, .hw_val = 14 },
1544*4882a593Smuzhiyun 	{ .pdiv = 30, .hw_val = 15 },
1545*4882a593Smuzhiyun 	{ .pdiv = 32, .hw_val = 16 },
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun 
pll_qlin_p_to_pdiv(u32 p,u32 * pdiv)1548*4882a593Smuzhiyun static u32 pll_qlin_p_to_pdiv(u32 p, u32 *pdiv)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun 	int i;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	if (p) {
1553*4882a593Smuzhiyun 		for (i = 0; i <= PLL_QLIN_PDIV_MAX; i++) {
1554*4882a593Smuzhiyun 			if (p <= pll_qlin_pdiv_to_hw[i].pdiv) {
1555*4882a593Smuzhiyun 				if (pdiv)
1556*4882a593Smuzhiyun 					*pdiv = i;
1557*4882a593Smuzhiyun 				return pll_qlin_pdiv_to_hw[i].pdiv;
1558*4882a593Smuzhiyun 			}
1559*4882a593Smuzhiyun 		}
1560*4882a593Smuzhiyun 	}
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	return -EINVAL;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun #define PLL_EXPO_PDIV_MAX	7
1566*4882a593Smuzhiyun static const struct pdiv_map pll_expo_pdiv_to_hw[] = {
1567*4882a593Smuzhiyun 	{ .pdiv =   1, .hw_val = 0 },
1568*4882a593Smuzhiyun 	{ .pdiv =   2, .hw_val = 1 },
1569*4882a593Smuzhiyun 	{ .pdiv =   4, .hw_val = 2 },
1570*4882a593Smuzhiyun 	{ .pdiv =   8, .hw_val = 3 },
1571*4882a593Smuzhiyun 	{ .pdiv =  16, .hw_val = 4 },
1572*4882a593Smuzhiyun 	{ .pdiv =  32, .hw_val = 5 },
1573*4882a593Smuzhiyun 	{ .pdiv =  64, .hw_val = 6 },
1574*4882a593Smuzhiyun 	{ .pdiv = 128, .hw_val = 7 },
1575*4882a593Smuzhiyun };
1576*4882a593Smuzhiyun 
pll_expo_p_to_pdiv(u32 p,u32 * pdiv)1577*4882a593Smuzhiyun static u32 pll_expo_p_to_pdiv(u32 p, u32 *pdiv)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	if (p) {
1580*4882a593Smuzhiyun 		u32 i = fls(p);
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 		if (i == ffs(p))
1583*4882a593Smuzhiyun 			i--;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 		if (i <= PLL_EXPO_PDIV_MAX) {
1586*4882a593Smuzhiyun 			if (pdiv)
1587*4882a593Smuzhiyun 				*pdiv = i;
1588*4882a593Smuzhiyun 			return 1 << i;
1589*4882a593Smuzhiyun 		}
1590*4882a593Smuzhiyun 	}
1591*4882a593Smuzhiyun 	return -EINVAL;
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
1595*4882a593Smuzhiyun 	/* 1 GHz */
1596*4882a593Smuzhiyun 	{ 12000000, 1000000000, 166, 1, 2, 0 }, /* actual: 996.0 MHz */
1597*4882a593Smuzhiyun 	{ 13000000, 1000000000, 153, 1, 2, 0 }, /* actual: 994.0 MHz */
1598*4882a593Smuzhiyun 	{ 38400000, 1000000000, 156, 3, 2, 0 }, /* actual: 998.4 MHz */
1599*4882a593Smuzhiyun 	{        0,          0,   0, 0, 0, 0 },
1600*4882a593Smuzhiyun };
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_x_params = {
1603*4882a593Smuzhiyun 	.input_min = 12000000,
1604*4882a593Smuzhiyun 	.input_max = 800000000,
1605*4882a593Smuzhiyun 	.cf_min = 12000000,
1606*4882a593Smuzhiyun 	.cf_max = 38400000,
1607*4882a593Smuzhiyun 	.vco_min = 1350000000,
1608*4882a593Smuzhiyun 	.vco_max = 3000000000UL,
1609*4882a593Smuzhiyun 	.base_reg = PLLX_BASE,
1610*4882a593Smuzhiyun 	.misc_reg = PLLX_MISC0,
1611*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
1612*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
1613*4882a593Smuzhiyun 	.lock_delay = 300,
1614*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLX_MISC0,
1615*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLX_MISC1,
1616*4882a593Smuzhiyun 	.ext_misc_reg[2] = PLLX_MISC2,
1617*4882a593Smuzhiyun 	.ext_misc_reg[3] = PLLX_MISC3,
1618*4882a593Smuzhiyun 	.ext_misc_reg[4] = PLLX_MISC4,
1619*4882a593Smuzhiyun 	.ext_misc_reg[5] = PLLX_MISC5,
1620*4882a593Smuzhiyun 	.iddq_reg = PLLX_MISC3,
1621*4882a593Smuzhiyun 	.iddq_bit_idx = PLLXP_IDDQ_BIT,
1622*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
1623*4882a593Smuzhiyun 	.mdiv_default = 2,
1624*4882a593Smuzhiyun 	.dyn_ramp_reg = PLLX_MISC2,
1625*4882a593Smuzhiyun 	.stepa_shift = 16,
1626*4882a593Smuzhiyun 	.stepb_shift = 24,
1627*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
1628*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
1629*4882a593Smuzhiyun 	.div_nmp = &pllx_nmp,
1630*4882a593Smuzhiyun 	.freq_table = pll_x_freq_table,
1631*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
1632*4882a593Smuzhiyun 	.dyn_ramp = tegra210_pllx_dyn_ramp,
1633*4882a593Smuzhiyun 	.set_defaults = tegra210_pllx_set_defaults,
1634*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun static struct div_nmp pllc_nmp = {
1638*4882a593Smuzhiyun 	.divm_shift = 0,
1639*4882a593Smuzhiyun 	.divm_width = 8,
1640*4882a593Smuzhiyun 	.divn_shift = 10,
1641*4882a593Smuzhiyun 	.divn_width = 8,
1642*4882a593Smuzhiyun 	.divp_shift = 20,
1643*4882a593Smuzhiyun 	.divp_width = 5,
1644*4882a593Smuzhiyun };
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = {
1647*4882a593Smuzhiyun 	{ 12000000, 510000000, 85, 1, 2, 0 },
1648*4882a593Smuzhiyun 	{ 13000000, 510000000, 78, 1, 2, 0 }, /* actual: 507.0 MHz */
1649*4882a593Smuzhiyun 	{ 38400000, 510000000, 79, 3, 2, 0 }, /* actual: 505.6 MHz */
1650*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0 },
1651*4882a593Smuzhiyun };
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c_params = {
1654*4882a593Smuzhiyun 	.input_min = 12000000,
1655*4882a593Smuzhiyun 	.input_max = 700000000,
1656*4882a593Smuzhiyun 	.cf_min = 12000000,
1657*4882a593Smuzhiyun 	.cf_max = 50000000,
1658*4882a593Smuzhiyun 	.vco_min = 600000000,
1659*4882a593Smuzhiyun 	.vco_max = 1200000000,
1660*4882a593Smuzhiyun 	.base_reg = PLLC_BASE,
1661*4882a593Smuzhiyun 	.misc_reg = PLLC_MISC0,
1662*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
1663*4882a593Smuzhiyun 	.lock_delay = 300,
1664*4882a593Smuzhiyun 	.iddq_reg = PLLC_MISC1,
1665*4882a593Smuzhiyun 	.iddq_bit_idx = PLLCX_IDDQ_BIT,
1666*4882a593Smuzhiyun 	.reset_reg = PLLC_MISC0,
1667*4882a593Smuzhiyun 	.reset_bit_idx = PLLCX_RESET_BIT,
1668*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
1669*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLC_MISC0,
1670*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLC_MISC1,
1671*4882a593Smuzhiyun 	.ext_misc_reg[2] = PLLC_MISC2,
1672*4882a593Smuzhiyun 	.ext_misc_reg[3] = PLLC_MISC3,
1673*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
1674*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
1675*4882a593Smuzhiyun 	.mdiv_default = 3,
1676*4882a593Smuzhiyun 	.div_nmp = &pllc_nmp,
1677*4882a593Smuzhiyun 	.freq_table = pll_cx_freq_table,
1678*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
1679*4882a593Smuzhiyun 	.set_defaults = _pllc_set_defaults,
1680*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun static struct div_nmp pllcx_nmp = {
1684*4882a593Smuzhiyun 	.divm_shift = 0,
1685*4882a593Smuzhiyun 	.divm_width = 8,
1686*4882a593Smuzhiyun 	.divn_shift = 10,
1687*4882a593Smuzhiyun 	.divn_width = 8,
1688*4882a593Smuzhiyun 	.divp_shift = 20,
1689*4882a593Smuzhiyun 	.divp_width = 5,
1690*4882a593Smuzhiyun };
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c2_params = {
1693*4882a593Smuzhiyun 	.input_min = 12000000,
1694*4882a593Smuzhiyun 	.input_max = 700000000,
1695*4882a593Smuzhiyun 	.cf_min = 12000000,
1696*4882a593Smuzhiyun 	.cf_max = 50000000,
1697*4882a593Smuzhiyun 	.vco_min = 600000000,
1698*4882a593Smuzhiyun 	.vco_max = 1200000000,
1699*4882a593Smuzhiyun 	.base_reg = PLLC2_BASE,
1700*4882a593Smuzhiyun 	.misc_reg = PLLC2_MISC0,
1701*4882a593Smuzhiyun 	.iddq_reg = PLLC2_MISC1,
1702*4882a593Smuzhiyun 	.iddq_bit_idx = PLLCX_IDDQ_BIT,
1703*4882a593Smuzhiyun 	.reset_reg = PLLC2_MISC0,
1704*4882a593Smuzhiyun 	.reset_bit_idx = PLLCX_RESET_BIT,
1705*4882a593Smuzhiyun 	.lock_mask = PLLCX_BASE_LOCK,
1706*4882a593Smuzhiyun 	.lock_delay = 300,
1707*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
1708*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
1709*4882a593Smuzhiyun 	.mdiv_default = 3,
1710*4882a593Smuzhiyun 	.div_nmp = &pllcx_nmp,
1711*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
1712*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLC2_MISC0,
1713*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLC2_MISC1,
1714*4882a593Smuzhiyun 	.ext_misc_reg[2] = PLLC2_MISC2,
1715*4882a593Smuzhiyun 	.ext_misc_reg[3] = PLLC2_MISC3,
1716*4882a593Smuzhiyun 	.freq_table = pll_cx_freq_table,
1717*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
1718*4882a593Smuzhiyun 	.set_defaults = _pllc2_set_defaults,
1719*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1720*4882a593Smuzhiyun };
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c3_params = {
1723*4882a593Smuzhiyun 	.input_min = 12000000,
1724*4882a593Smuzhiyun 	.input_max = 700000000,
1725*4882a593Smuzhiyun 	.cf_min = 12000000,
1726*4882a593Smuzhiyun 	.cf_max = 50000000,
1727*4882a593Smuzhiyun 	.vco_min = 600000000,
1728*4882a593Smuzhiyun 	.vco_max = 1200000000,
1729*4882a593Smuzhiyun 	.base_reg = PLLC3_BASE,
1730*4882a593Smuzhiyun 	.misc_reg = PLLC3_MISC0,
1731*4882a593Smuzhiyun 	.lock_mask = PLLCX_BASE_LOCK,
1732*4882a593Smuzhiyun 	.lock_delay = 300,
1733*4882a593Smuzhiyun 	.iddq_reg = PLLC3_MISC1,
1734*4882a593Smuzhiyun 	.iddq_bit_idx = PLLCX_IDDQ_BIT,
1735*4882a593Smuzhiyun 	.reset_reg = PLLC3_MISC0,
1736*4882a593Smuzhiyun 	.reset_bit_idx = PLLCX_RESET_BIT,
1737*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
1738*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
1739*4882a593Smuzhiyun 	.mdiv_default = 3,
1740*4882a593Smuzhiyun 	.div_nmp = &pllcx_nmp,
1741*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
1742*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLC3_MISC0,
1743*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLC3_MISC1,
1744*4882a593Smuzhiyun 	.ext_misc_reg[2] = PLLC3_MISC2,
1745*4882a593Smuzhiyun 	.ext_misc_reg[3] = PLLC3_MISC3,
1746*4882a593Smuzhiyun 	.freq_table = pll_cx_freq_table,
1747*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
1748*4882a593Smuzhiyun 	.set_defaults = _pllc3_set_defaults,
1749*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1750*4882a593Smuzhiyun };
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun static struct div_nmp pllss_nmp = {
1753*4882a593Smuzhiyun 	.divm_shift = 0,
1754*4882a593Smuzhiyun 	.divm_width = 8,
1755*4882a593Smuzhiyun 	.divn_shift = 8,
1756*4882a593Smuzhiyun 	.divn_width = 8,
1757*4882a593Smuzhiyun 	.divp_shift = 19,
1758*4882a593Smuzhiyun 	.divp_width = 5,
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_c4_vco_freq_table[] = {
1762*4882a593Smuzhiyun 	{ 12000000, 600000000, 50, 1, 1, 0 },
1763*4882a593Smuzhiyun 	{ 13000000, 600000000, 46, 1, 1, 0 }, /* actual: 598.0 MHz */
1764*4882a593Smuzhiyun 	{ 38400000, 600000000, 62, 4, 1, 0 }, /* actual: 595.2 MHz */
1765*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0 },
1766*4882a593Smuzhiyun };
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun static const struct clk_div_table pll_vco_post_div_table[] = {
1769*4882a593Smuzhiyun 	{ .val =  0, .div =  1 },
1770*4882a593Smuzhiyun 	{ .val =  1, .div =  2 },
1771*4882a593Smuzhiyun 	{ .val =  2, .div =  3 },
1772*4882a593Smuzhiyun 	{ .val =  3, .div =  4 },
1773*4882a593Smuzhiyun 	{ .val =  4, .div =  5 },
1774*4882a593Smuzhiyun 	{ .val =  5, .div =  6 },
1775*4882a593Smuzhiyun 	{ .val =  6, .div =  8 },
1776*4882a593Smuzhiyun 	{ .val =  7, .div = 10 },
1777*4882a593Smuzhiyun 	{ .val =  8, .div = 12 },
1778*4882a593Smuzhiyun 	{ .val =  9, .div = 16 },
1779*4882a593Smuzhiyun 	{ .val = 10, .div = 12 },
1780*4882a593Smuzhiyun 	{ .val = 11, .div = 16 },
1781*4882a593Smuzhiyun 	{ .val = 12, .div = 20 },
1782*4882a593Smuzhiyun 	{ .val = 13, .div = 24 },
1783*4882a593Smuzhiyun 	{ .val = 14, .div = 32 },
1784*4882a593Smuzhiyun 	{ .val =  0, .div =  0 },
1785*4882a593Smuzhiyun };
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c4_vco_params = {
1788*4882a593Smuzhiyun 	.input_min = 9600000,
1789*4882a593Smuzhiyun 	.input_max = 800000000,
1790*4882a593Smuzhiyun 	.cf_min = 9600000,
1791*4882a593Smuzhiyun 	.cf_max = 19200000,
1792*4882a593Smuzhiyun 	.vco_min = 500000000,
1793*4882a593Smuzhiyun 	.vco_max = 1080000000,
1794*4882a593Smuzhiyun 	.base_reg = PLLC4_BASE,
1795*4882a593Smuzhiyun 	.misc_reg = PLLC4_MISC0,
1796*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
1797*4882a593Smuzhiyun 	.lock_delay = 300,
1798*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
1799*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLC4_MISC0,
1800*4882a593Smuzhiyun 	.iddq_reg = PLLC4_BASE,
1801*4882a593Smuzhiyun 	.iddq_bit_idx = PLLSS_IDDQ_BIT,
1802*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
1803*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
1804*4882a593Smuzhiyun 	.mdiv_default = 3,
1805*4882a593Smuzhiyun 	.div_nmp = &pllss_nmp,
1806*4882a593Smuzhiyun 	.freq_table = pll_c4_vco_freq_table,
1807*4882a593Smuzhiyun 	.set_defaults = tegra210_pllc4_set_defaults,
1808*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT,
1809*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
1813*4882a593Smuzhiyun 	{ 12000000,  800000000,  66, 1, 1, 0 }, /* actual: 792.0 MHz */
1814*4882a593Smuzhiyun 	{ 13000000,  800000000,  61, 1, 1, 0 }, /* actual: 793.0 MHz */
1815*4882a593Smuzhiyun 	{ 38400000,  297600000,  93, 4, 3, 0 },
1816*4882a593Smuzhiyun 	{ 38400000,  400000000, 125, 4, 3, 0 },
1817*4882a593Smuzhiyun 	{ 38400000,  532800000, 111, 4, 2, 0 },
1818*4882a593Smuzhiyun 	{ 38400000,  665600000, 104, 3, 2, 0 },
1819*4882a593Smuzhiyun 	{ 38400000,  800000000, 125, 3, 2, 0 },
1820*4882a593Smuzhiyun 	{ 38400000,  931200000,  97, 4, 1, 0 },
1821*4882a593Smuzhiyun 	{ 38400000, 1065600000, 111, 4, 1, 0 },
1822*4882a593Smuzhiyun 	{ 38400000, 1200000000, 125, 4, 1, 0 },
1823*4882a593Smuzhiyun 	{ 38400000, 1331200000, 104, 3, 1, 0 },
1824*4882a593Smuzhiyun 	{ 38400000, 1459200000,  76, 2, 1, 0 },
1825*4882a593Smuzhiyun 	{ 38400000, 1600000000, 125, 3, 1, 0 },
1826*4882a593Smuzhiyun 	{        0,          0,   0, 0, 0, 0 },
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun static struct div_nmp pllm_nmp = {
1830*4882a593Smuzhiyun 	.divm_shift = 0,
1831*4882a593Smuzhiyun 	.divm_width = 8,
1832*4882a593Smuzhiyun 	.override_divm_shift = 0,
1833*4882a593Smuzhiyun 	.divn_shift = 8,
1834*4882a593Smuzhiyun 	.divn_width = 8,
1835*4882a593Smuzhiyun 	.override_divn_shift = 8,
1836*4882a593Smuzhiyun 	.divp_shift = 20,
1837*4882a593Smuzhiyun 	.divp_width = 5,
1838*4882a593Smuzhiyun 	.override_divp_shift = 27,
1839*4882a593Smuzhiyun };
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_m_params = {
1842*4882a593Smuzhiyun 	.input_min = 9600000,
1843*4882a593Smuzhiyun 	.input_max = 500000000,
1844*4882a593Smuzhiyun 	.cf_min = 9600000,
1845*4882a593Smuzhiyun 	.cf_max = 19200000,
1846*4882a593Smuzhiyun 	.vco_min = 800000000,
1847*4882a593Smuzhiyun 	.vco_max = 1866000000,
1848*4882a593Smuzhiyun 	.base_reg = PLLM_BASE,
1849*4882a593Smuzhiyun 	.misc_reg = PLLM_MISC2,
1850*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
1851*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLM_MISC_LOCK_ENABLE,
1852*4882a593Smuzhiyun 	.lock_delay = 300,
1853*4882a593Smuzhiyun 	.iddq_reg = PLLM_MISC2,
1854*4882a593Smuzhiyun 	.iddq_bit_idx = PLLM_IDDQ_BIT,
1855*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
1856*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLM_MISC2,
1857*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLM_MISC1,
1858*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
1859*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
1860*4882a593Smuzhiyun 	.div_nmp = &pllm_nmp,
1861*4882a593Smuzhiyun 	.pmc_divnm_reg = PMC_PLLM_WB0_OVERRIDE,
1862*4882a593Smuzhiyun 	.pmc_divp_reg = PMC_PLLM_WB0_OVERRIDE_2,
1863*4882a593Smuzhiyun 	.freq_table = pll_m_freq_table,
1864*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
1865*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1866*4882a593Smuzhiyun };
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_mb_params = {
1869*4882a593Smuzhiyun 	.input_min = 9600000,
1870*4882a593Smuzhiyun 	.input_max = 500000000,
1871*4882a593Smuzhiyun 	.cf_min = 9600000,
1872*4882a593Smuzhiyun 	.cf_max = 19200000,
1873*4882a593Smuzhiyun 	.vco_min = 800000000,
1874*4882a593Smuzhiyun 	.vco_max = 1866000000,
1875*4882a593Smuzhiyun 	.base_reg = PLLMB_BASE,
1876*4882a593Smuzhiyun 	.misc_reg = PLLMB_MISC1,
1877*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
1878*4882a593Smuzhiyun 	.lock_delay = 300,
1879*4882a593Smuzhiyun 	.iddq_reg = PLLMB_MISC1,
1880*4882a593Smuzhiyun 	.iddq_bit_idx = PLLMB_IDDQ_BIT,
1881*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
1882*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLMB_MISC1,
1883*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
1884*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
1885*4882a593Smuzhiyun 	.div_nmp = &pllm_nmp,
1886*4882a593Smuzhiyun 	.freq_table = pll_m_freq_table,
1887*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
1888*4882a593Smuzhiyun 	.set_defaults = tegra210_pllmb_set_defaults,
1889*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1890*4882a593Smuzhiyun };
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
1894*4882a593Smuzhiyun 	/* PLLE special case: use cpcon field to store cml divider value */
1895*4882a593Smuzhiyun 	{ 672000000, 100000000, 125, 42, 0, 13 },
1896*4882a593Smuzhiyun 	{ 624000000, 100000000, 125, 39, 0, 13 },
1897*4882a593Smuzhiyun 	{ 336000000, 100000000, 125, 21, 0, 13 },
1898*4882a593Smuzhiyun 	{ 312000000, 100000000, 200, 26, 0, 14 },
1899*4882a593Smuzhiyun 	{  38400000, 100000000, 125,  2, 0, 14 },
1900*4882a593Smuzhiyun 	{  12000000, 100000000, 200,  1, 0, 14 },
1901*4882a593Smuzhiyun 	{         0,         0,   0,  0, 0,  0 },
1902*4882a593Smuzhiyun };
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun static struct div_nmp plle_nmp = {
1905*4882a593Smuzhiyun 	.divm_shift = 0,
1906*4882a593Smuzhiyun 	.divm_width = 8,
1907*4882a593Smuzhiyun 	.divn_shift = 8,
1908*4882a593Smuzhiyun 	.divn_width = 8,
1909*4882a593Smuzhiyun 	.divp_shift = 24,
1910*4882a593Smuzhiyun 	.divp_width = 5,
1911*4882a593Smuzhiyun };
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_e_params = {
1914*4882a593Smuzhiyun 	.input_min = 12000000,
1915*4882a593Smuzhiyun 	.input_max = 800000000,
1916*4882a593Smuzhiyun 	.cf_min = 12000000,
1917*4882a593Smuzhiyun 	.cf_max = 38400000,
1918*4882a593Smuzhiyun 	.vco_min = 1600000000,
1919*4882a593Smuzhiyun 	.vco_max = 2500000000U,
1920*4882a593Smuzhiyun 	.base_reg = PLLE_BASE,
1921*4882a593Smuzhiyun 	.misc_reg = PLLE_MISC0,
1922*4882a593Smuzhiyun 	.aux_reg = PLLE_AUX,
1923*4882a593Smuzhiyun 	.lock_mask = PLLE_MISC_LOCK,
1924*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
1925*4882a593Smuzhiyun 	.lock_delay = 300,
1926*4882a593Smuzhiyun 	.div_nmp = &plle_nmp,
1927*4882a593Smuzhiyun 	.freq_table = pll_e_freq_table,
1928*4882a593Smuzhiyun 	.flags = TEGRA_PLL_FIXED | TEGRA_PLL_LOCK_MISC | TEGRA_PLL_USE_LOCK |
1929*4882a593Smuzhiyun 		 TEGRA_PLL_HAS_LOCK_ENABLE,
1930*4882a593Smuzhiyun 	.fixed_rate = 100000000,
1931*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_re_vco_freq_table[] = {
1935*4882a593Smuzhiyun 	{ 12000000, 672000000, 56, 1, 1, 0 },
1936*4882a593Smuzhiyun 	{ 13000000, 672000000, 51, 1, 1, 0 }, /* actual: 663.0 MHz */
1937*4882a593Smuzhiyun 	{ 38400000, 672000000, 70, 4, 1, 0 },
1938*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0 },
1939*4882a593Smuzhiyun };
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun static struct div_nmp pllre_nmp = {
1942*4882a593Smuzhiyun 	.divm_shift = 0,
1943*4882a593Smuzhiyun 	.divm_width = 8,
1944*4882a593Smuzhiyun 	.divn_shift = 8,
1945*4882a593Smuzhiyun 	.divn_width = 8,
1946*4882a593Smuzhiyun 	.divp_shift = 16,
1947*4882a593Smuzhiyun 	.divp_width = 5,
1948*4882a593Smuzhiyun };
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_re_vco_params = {
1951*4882a593Smuzhiyun 	.input_min = 9600000,
1952*4882a593Smuzhiyun 	.input_max = 800000000,
1953*4882a593Smuzhiyun 	.cf_min = 9600000,
1954*4882a593Smuzhiyun 	.cf_max = 19200000,
1955*4882a593Smuzhiyun 	.vco_min = 350000000,
1956*4882a593Smuzhiyun 	.vco_max = 700000000,
1957*4882a593Smuzhiyun 	.base_reg = PLLRE_BASE,
1958*4882a593Smuzhiyun 	.misc_reg = PLLRE_MISC0,
1959*4882a593Smuzhiyun 	.lock_mask = PLLRE_MISC_LOCK,
1960*4882a593Smuzhiyun 	.lock_delay = 300,
1961*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
1962*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLRE_MISC0,
1963*4882a593Smuzhiyun 	.iddq_reg = PLLRE_MISC0,
1964*4882a593Smuzhiyun 	.iddq_bit_idx = PLLRE_IDDQ_BIT,
1965*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
1966*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
1967*4882a593Smuzhiyun 	.div_nmp = &pllre_nmp,
1968*4882a593Smuzhiyun 	.freq_table = pll_re_vco_freq_table,
1969*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_LOCK_MISC | TEGRA_PLL_VCO_OUT,
1970*4882a593Smuzhiyun 	.set_defaults = tegra210_pllre_set_defaults,
1971*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
1972*4882a593Smuzhiyun };
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun static struct div_nmp pllp_nmp = {
1975*4882a593Smuzhiyun 	.divm_shift = 0,
1976*4882a593Smuzhiyun 	.divm_width = 8,
1977*4882a593Smuzhiyun 	.divn_shift = 10,
1978*4882a593Smuzhiyun 	.divn_width = 8,
1979*4882a593Smuzhiyun 	.divp_shift = 20,
1980*4882a593Smuzhiyun 	.divp_width = 5,
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
1984*4882a593Smuzhiyun 	{ 12000000, 408000000, 34, 1, 1, 0 },
1985*4882a593Smuzhiyun 	{ 38400000, 408000000, 85, 8, 1, 0 }, /* cf = 4.8MHz, allowed exception */
1986*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0 },
1987*4882a593Smuzhiyun };
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_p_params = {
1990*4882a593Smuzhiyun 	.input_min = 9600000,
1991*4882a593Smuzhiyun 	.input_max = 800000000,
1992*4882a593Smuzhiyun 	.cf_min = 9600000,
1993*4882a593Smuzhiyun 	.cf_max = 19200000,
1994*4882a593Smuzhiyun 	.vco_min = 350000000,
1995*4882a593Smuzhiyun 	.vco_max = 700000000,
1996*4882a593Smuzhiyun 	.base_reg = PLLP_BASE,
1997*4882a593Smuzhiyun 	.misc_reg = PLLP_MISC0,
1998*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
1999*4882a593Smuzhiyun 	.lock_delay = 300,
2000*4882a593Smuzhiyun 	.iddq_reg = PLLP_MISC0,
2001*4882a593Smuzhiyun 	.iddq_bit_idx = PLLXP_IDDQ_BIT,
2002*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLP_MISC0,
2003*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLP_MISC1,
2004*4882a593Smuzhiyun 	.div_nmp = &pllp_nmp,
2005*4882a593Smuzhiyun 	.freq_table = pll_p_freq_table,
2006*4882a593Smuzhiyun 	.fixed_rate = 408000000,
2007*4882a593Smuzhiyun 	.flags = TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT,
2008*4882a593Smuzhiyun 	.set_defaults = tegra210_pllp_set_defaults,
2009*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
2010*4882a593Smuzhiyun };
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_a1_params = {
2013*4882a593Smuzhiyun 	.input_min = 12000000,
2014*4882a593Smuzhiyun 	.input_max = 700000000,
2015*4882a593Smuzhiyun 	.cf_min = 12000000,
2016*4882a593Smuzhiyun 	.cf_max = 50000000,
2017*4882a593Smuzhiyun 	.vco_min = 600000000,
2018*4882a593Smuzhiyun 	.vco_max = 1200000000,
2019*4882a593Smuzhiyun 	.base_reg = PLLA1_BASE,
2020*4882a593Smuzhiyun 	.misc_reg = PLLA1_MISC0,
2021*4882a593Smuzhiyun 	.lock_mask = PLLCX_BASE_LOCK,
2022*4882a593Smuzhiyun 	.lock_delay = 300,
2023*4882a593Smuzhiyun 	.iddq_reg = PLLA1_MISC1,
2024*4882a593Smuzhiyun 	.iddq_bit_idx = PLLCX_IDDQ_BIT,
2025*4882a593Smuzhiyun 	.reset_reg = PLLA1_MISC0,
2026*4882a593Smuzhiyun 	.reset_bit_idx = PLLCX_RESET_BIT,
2027*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
2028*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
2029*4882a593Smuzhiyun 	.div_nmp = &pllc_nmp,
2030*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLA1_MISC0,
2031*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLA1_MISC1,
2032*4882a593Smuzhiyun 	.ext_misc_reg[2] = PLLA1_MISC2,
2033*4882a593Smuzhiyun 	.ext_misc_reg[3] = PLLA1_MISC3,
2034*4882a593Smuzhiyun 	.freq_table = pll_cx_freq_table,
2035*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
2036*4882a593Smuzhiyun 	.set_defaults = _plla1_set_defaults,
2037*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
2038*4882a593Smuzhiyun };
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun static struct div_nmp plla_nmp = {
2041*4882a593Smuzhiyun 	.divm_shift = 0,
2042*4882a593Smuzhiyun 	.divm_width = 8,
2043*4882a593Smuzhiyun 	.divn_shift = 8,
2044*4882a593Smuzhiyun 	.divn_width = 8,
2045*4882a593Smuzhiyun 	.divp_shift = 20,
2046*4882a593Smuzhiyun 	.divp_width = 5,
2047*4882a593Smuzhiyun };
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
2050*4882a593Smuzhiyun 	{ 12000000, 282240000, 47, 1, 2, 1, 0xf148 }, /* actual: 282240234 */
2051*4882a593Smuzhiyun 	{ 12000000, 368640000, 61, 1, 2, 1, 0xfe15 }, /* actual: 368640381 */
2052*4882a593Smuzhiyun 	{ 12000000, 240000000, 60, 1, 3, 1,      0 },
2053*4882a593Smuzhiyun 	{ 13000000, 282240000, 43, 1, 2, 1, 0xfd7d }, /* actual: 282239807 */
2054*4882a593Smuzhiyun 	{ 13000000, 368640000, 56, 1, 2, 1, 0x06d8 }, /* actual: 368640137 */
2055*4882a593Smuzhiyun 	{ 13000000, 240000000, 55, 1, 3, 1,      0 }, /* actual: 238.3 MHz */
2056*4882a593Smuzhiyun 	{ 38400000, 282240000, 44, 3, 2, 1, 0xf333 }, /* actual: 282239844 */
2057*4882a593Smuzhiyun 	{ 38400000, 368640000, 57, 3, 2, 1, 0x0333 }, /* actual: 368639844 */
2058*4882a593Smuzhiyun 	{ 38400000, 240000000, 75, 3, 3, 1,      0 },
2059*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0,      0 },
2060*4882a593Smuzhiyun };
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_a_params = {
2063*4882a593Smuzhiyun 	.input_min = 12000000,
2064*4882a593Smuzhiyun 	.input_max = 800000000,
2065*4882a593Smuzhiyun 	.cf_min = 12000000,
2066*4882a593Smuzhiyun 	.cf_max = 19200000,
2067*4882a593Smuzhiyun 	.vco_min = 500000000,
2068*4882a593Smuzhiyun 	.vco_max = 1000000000,
2069*4882a593Smuzhiyun 	.base_reg = PLLA_BASE,
2070*4882a593Smuzhiyun 	.misc_reg = PLLA_MISC0,
2071*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
2072*4882a593Smuzhiyun 	.lock_delay = 300,
2073*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
2074*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
2075*4882a593Smuzhiyun 	.iddq_reg = PLLA_BASE,
2076*4882a593Smuzhiyun 	.iddq_bit_idx = PLLA_IDDQ_BIT,
2077*4882a593Smuzhiyun 	.div_nmp = &plla_nmp,
2078*4882a593Smuzhiyun 	.sdm_din_reg = PLLA_MISC1,
2079*4882a593Smuzhiyun 	.sdm_din_mask = PLLA_SDM_DIN_MASK,
2080*4882a593Smuzhiyun 	.sdm_ctrl_reg = PLLA_MISC2,
2081*4882a593Smuzhiyun 	.sdm_ctrl_en_mask = PLLA_SDM_EN_MASK,
2082*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLA_MISC0,
2083*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLA_MISC1,
2084*4882a593Smuzhiyun 	.ext_misc_reg[2] = PLLA_MISC2,
2085*4882a593Smuzhiyun 	.freq_table = pll_a_freq_table,
2086*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_MDIV_NEW,
2087*4882a593Smuzhiyun 	.set_defaults = tegra210_plla_set_defaults,
2088*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
2089*4882a593Smuzhiyun 	.set_gain = tegra210_clk_pll_set_gain,
2090*4882a593Smuzhiyun 	.adjust_vco = tegra210_clk_adjust_vco_min,
2091*4882a593Smuzhiyun };
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun static struct div_nmp plld_nmp = {
2094*4882a593Smuzhiyun 	.divm_shift = 0,
2095*4882a593Smuzhiyun 	.divm_width = 8,
2096*4882a593Smuzhiyun 	.divn_shift = 11,
2097*4882a593Smuzhiyun 	.divn_width = 8,
2098*4882a593Smuzhiyun 	.divp_shift = 20,
2099*4882a593Smuzhiyun 	.divp_width = 3,
2100*4882a593Smuzhiyun };
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
2103*4882a593Smuzhiyun 	{ 12000000, 594000000, 99, 1, 2, 0,      0 },
2104*4882a593Smuzhiyun 	{ 13000000, 594000000, 91, 1, 2, 0, 0xfc4f }, /* actual: 594000183 */
2105*4882a593Smuzhiyun 	{ 38400000, 594000000, 30, 1, 2, 0, 0x0e00 },
2106*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0,      0 },
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_d_params = {
2110*4882a593Smuzhiyun 	.input_min = 12000000,
2111*4882a593Smuzhiyun 	.input_max = 800000000,
2112*4882a593Smuzhiyun 	.cf_min = 12000000,
2113*4882a593Smuzhiyun 	.cf_max = 38400000,
2114*4882a593Smuzhiyun 	.vco_min = 750000000,
2115*4882a593Smuzhiyun 	.vco_max = 1500000000,
2116*4882a593Smuzhiyun 	.base_reg = PLLD_BASE,
2117*4882a593Smuzhiyun 	.misc_reg = PLLD_MISC0,
2118*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
2119*4882a593Smuzhiyun 	.lock_delay = 1000,
2120*4882a593Smuzhiyun 	.iddq_reg = PLLD_MISC0,
2121*4882a593Smuzhiyun 	.iddq_bit_idx = PLLD_IDDQ_BIT,
2122*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_expo_p_to_pdiv,
2123*4882a593Smuzhiyun 	.pdiv_tohw = pll_expo_pdiv_to_hw,
2124*4882a593Smuzhiyun 	.div_nmp = &plld_nmp,
2125*4882a593Smuzhiyun 	.sdm_din_reg = PLLD_MISC0,
2126*4882a593Smuzhiyun 	.sdm_din_mask = PLLA_SDM_DIN_MASK,
2127*4882a593Smuzhiyun 	.sdm_ctrl_reg = PLLD_MISC0,
2128*4882a593Smuzhiyun 	.sdm_ctrl_en_mask = PLLD_SDM_EN_MASK,
2129*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLD_MISC0,
2130*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLD_MISC1,
2131*4882a593Smuzhiyun 	.freq_table = pll_d_freq_table,
2132*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
2133*4882a593Smuzhiyun 	.mdiv_default = 1,
2134*4882a593Smuzhiyun 	.set_defaults = tegra210_plld_set_defaults,
2135*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
2136*4882a593Smuzhiyun 	.set_gain = tegra210_clk_pll_set_gain,
2137*4882a593Smuzhiyun 	.adjust_vco = tegra210_clk_adjust_vco_min,
2138*4882a593Smuzhiyun };
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table tegra210_pll_d2_freq_table[] = {
2141*4882a593Smuzhiyun 	{ 12000000, 594000000, 99, 1, 2, 0, 0xf000 },
2142*4882a593Smuzhiyun 	{ 13000000, 594000000, 91, 1, 2, 0, 0xfc4f }, /* actual: 594000183 */
2143*4882a593Smuzhiyun 	{ 38400000, 594000000, 30, 1, 2, 0, 0x0e00 },
2144*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0,      0 },
2145*4882a593Smuzhiyun };
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun /* s/w policy, always tegra_pll_ref */
2148*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_d2_params = {
2149*4882a593Smuzhiyun 	.input_min = 12000000,
2150*4882a593Smuzhiyun 	.input_max = 800000000,
2151*4882a593Smuzhiyun 	.cf_min = 12000000,
2152*4882a593Smuzhiyun 	.cf_max = 38400000,
2153*4882a593Smuzhiyun 	.vco_min = 750000000,
2154*4882a593Smuzhiyun 	.vco_max = 1500000000,
2155*4882a593Smuzhiyun 	.base_reg = PLLD2_BASE,
2156*4882a593Smuzhiyun 	.misc_reg = PLLD2_MISC0,
2157*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
2158*4882a593Smuzhiyun 	.lock_delay = 300,
2159*4882a593Smuzhiyun 	.iddq_reg = PLLD2_BASE,
2160*4882a593Smuzhiyun 	.iddq_bit_idx = PLLSS_IDDQ_BIT,
2161*4882a593Smuzhiyun 	.sdm_din_reg = PLLD2_MISC3,
2162*4882a593Smuzhiyun 	.sdm_din_mask = PLLA_SDM_DIN_MASK,
2163*4882a593Smuzhiyun 	.sdm_ctrl_reg = PLLD2_MISC1,
2164*4882a593Smuzhiyun 	.sdm_ctrl_en_mask = PLLD2_SDM_EN_MASK,
2165*4882a593Smuzhiyun 	/* disable spread-spectrum for pll_d2 */
2166*4882a593Smuzhiyun 	.ssc_ctrl_reg = 0,
2167*4882a593Smuzhiyun 	.ssc_ctrl_en_mask = 0,
2168*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
2169*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
2170*4882a593Smuzhiyun 	.div_nmp = &pllss_nmp,
2171*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLD2_MISC0,
2172*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLD2_MISC1,
2173*4882a593Smuzhiyun 	.ext_misc_reg[2] = PLLD2_MISC2,
2174*4882a593Smuzhiyun 	.ext_misc_reg[3] = PLLD2_MISC3,
2175*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
2176*4882a593Smuzhiyun 	.mdiv_default = 1,
2177*4882a593Smuzhiyun 	.freq_table = tegra210_pll_d2_freq_table,
2178*4882a593Smuzhiyun 	.set_defaults = tegra210_plld2_set_defaults,
2179*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
2180*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
2181*4882a593Smuzhiyun 	.set_gain = tegra210_clk_pll_set_gain,
2182*4882a593Smuzhiyun 	.adjust_vco = tegra210_clk_adjust_vco_min,
2183*4882a593Smuzhiyun };
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_dp_freq_table[] = {
2186*4882a593Smuzhiyun 	{ 12000000, 270000000, 90, 1, 4, 0, 0xf000 },
2187*4882a593Smuzhiyun 	{ 13000000, 270000000, 83, 1, 4, 0, 0xf000 }, /* actual: 269.8 MHz */
2188*4882a593Smuzhiyun 	{ 38400000, 270000000, 28, 1, 4, 0, 0xf400 },
2189*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0,      0 },
2190*4882a593Smuzhiyun };
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_dp_params = {
2193*4882a593Smuzhiyun 	.input_min = 12000000,
2194*4882a593Smuzhiyun 	.input_max = 800000000,
2195*4882a593Smuzhiyun 	.cf_min = 12000000,
2196*4882a593Smuzhiyun 	.cf_max = 38400000,
2197*4882a593Smuzhiyun 	.vco_min = 750000000,
2198*4882a593Smuzhiyun 	.vco_max = 1500000000,
2199*4882a593Smuzhiyun 	.base_reg = PLLDP_BASE,
2200*4882a593Smuzhiyun 	.misc_reg = PLLDP_MISC,
2201*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
2202*4882a593Smuzhiyun 	.lock_delay = 300,
2203*4882a593Smuzhiyun 	.iddq_reg = PLLDP_BASE,
2204*4882a593Smuzhiyun 	.iddq_bit_idx = PLLSS_IDDQ_BIT,
2205*4882a593Smuzhiyun 	.sdm_din_reg = PLLDP_SS_CTRL2,
2206*4882a593Smuzhiyun 	.sdm_din_mask = PLLA_SDM_DIN_MASK,
2207*4882a593Smuzhiyun 	.sdm_ctrl_reg = PLLDP_SS_CFG,
2208*4882a593Smuzhiyun 	.sdm_ctrl_en_mask = PLLDP_SDM_EN_MASK,
2209*4882a593Smuzhiyun 	.ssc_ctrl_reg = PLLDP_SS_CFG,
2210*4882a593Smuzhiyun 	.ssc_ctrl_en_mask = PLLDP_SSC_EN_MASK,
2211*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
2212*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
2213*4882a593Smuzhiyun 	.div_nmp = &pllss_nmp,
2214*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLDP_MISC,
2215*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLDP_SS_CFG,
2216*4882a593Smuzhiyun 	.ext_misc_reg[2] = PLLDP_SS_CTRL1,
2217*4882a593Smuzhiyun 	.ext_misc_reg[3] = PLLDP_SS_CTRL2,
2218*4882a593Smuzhiyun 	.max_p = PLL_QLIN_PDIV_MAX,
2219*4882a593Smuzhiyun 	.mdiv_default = 1,
2220*4882a593Smuzhiyun 	.freq_table = pll_dp_freq_table,
2221*4882a593Smuzhiyun 	.set_defaults = tegra210_plldp_set_defaults,
2222*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
2223*4882a593Smuzhiyun 	.calc_rate = tegra210_pll_fixed_mdiv_cfg,
2224*4882a593Smuzhiyun 	.set_gain = tegra210_clk_pll_set_gain,
2225*4882a593Smuzhiyun 	.adjust_vco = tegra210_clk_adjust_vco_min,
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun static struct div_nmp pllu_nmp = {
2229*4882a593Smuzhiyun 	.divm_shift = 0,
2230*4882a593Smuzhiyun 	.divm_width = 8,
2231*4882a593Smuzhiyun 	.divn_shift = 8,
2232*4882a593Smuzhiyun 	.divn_width = 8,
2233*4882a593Smuzhiyun 	.divp_shift = 16,
2234*4882a593Smuzhiyun 	.divp_width = 5,
2235*4882a593Smuzhiyun };
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
2238*4882a593Smuzhiyun 	{ 12000000, 480000000, 40, 1, 1, 0 },
2239*4882a593Smuzhiyun 	{ 13000000, 480000000, 36, 1, 1, 0 }, /* actual: 468.0 MHz */
2240*4882a593Smuzhiyun 	{ 38400000, 480000000, 25, 2, 1, 0 },
2241*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0 },
2242*4882a593Smuzhiyun };
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_u_vco_params = {
2245*4882a593Smuzhiyun 	.input_min = 9600000,
2246*4882a593Smuzhiyun 	.input_max = 800000000,
2247*4882a593Smuzhiyun 	.cf_min = 9600000,
2248*4882a593Smuzhiyun 	.cf_max = 19200000,
2249*4882a593Smuzhiyun 	.vco_min = 350000000,
2250*4882a593Smuzhiyun 	.vco_max = 700000000,
2251*4882a593Smuzhiyun 	.base_reg = PLLU_BASE,
2252*4882a593Smuzhiyun 	.misc_reg = PLLU_MISC0,
2253*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
2254*4882a593Smuzhiyun 	.lock_delay = 1000,
2255*4882a593Smuzhiyun 	.iddq_reg = PLLU_MISC0,
2256*4882a593Smuzhiyun 	.iddq_bit_idx = PLLU_IDDQ_BIT,
2257*4882a593Smuzhiyun 	.ext_misc_reg[0] = PLLU_MISC0,
2258*4882a593Smuzhiyun 	.ext_misc_reg[1] = PLLU_MISC1,
2259*4882a593Smuzhiyun 	.round_p_to_pdiv = pll_qlin_p_to_pdiv,
2260*4882a593Smuzhiyun 	.pdiv_tohw = pll_qlin_pdiv_to_hw,
2261*4882a593Smuzhiyun 	.div_nmp = &pllu_nmp,
2262*4882a593Smuzhiyun 	.freq_table = pll_u_freq_table,
2263*4882a593Smuzhiyun 	.flags = TEGRA_PLLU | TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT,
2264*4882a593Smuzhiyun };
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun struct utmi_clk_param {
2267*4882a593Smuzhiyun 	/* Oscillator Frequency in KHz */
2268*4882a593Smuzhiyun 	u32 osc_frequency;
2269*4882a593Smuzhiyun 	/* UTMIP PLL Enable Delay Count  */
2270*4882a593Smuzhiyun 	u8 enable_delay_count;
2271*4882a593Smuzhiyun 	/* UTMIP PLL Stable count */
2272*4882a593Smuzhiyun 	u16 stable_count;
2273*4882a593Smuzhiyun 	/*  UTMIP PLL Active delay count */
2274*4882a593Smuzhiyun 	u8 active_delay_count;
2275*4882a593Smuzhiyun 	/* UTMIP PLL Xtal frequency count */
2276*4882a593Smuzhiyun 	u16 xtal_freq_count;
2277*4882a593Smuzhiyun };
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun static const struct utmi_clk_param utmi_parameters[] = {
2280*4882a593Smuzhiyun 	{
2281*4882a593Smuzhiyun 		.osc_frequency = 38400000, .enable_delay_count = 0x0,
2282*4882a593Smuzhiyun 		.stable_count = 0x0, .active_delay_count = 0x6,
2283*4882a593Smuzhiyun 		.xtal_freq_count = 0x80
2284*4882a593Smuzhiyun 	}, {
2285*4882a593Smuzhiyun 		.osc_frequency = 13000000, .enable_delay_count = 0x02,
2286*4882a593Smuzhiyun 		.stable_count = 0x33, .active_delay_count = 0x05,
2287*4882a593Smuzhiyun 		.xtal_freq_count = 0x7f
2288*4882a593Smuzhiyun 	}, {
2289*4882a593Smuzhiyun 		.osc_frequency = 19200000, .enable_delay_count = 0x03,
2290*4882a593Smuzhiyun 		.stable_count = 0x4b, .active_delay_count = 0x06,
2291*4882a593Smuzhiyun 		.xtal_freq_count = 0xbb
2292*4882a593Smuzhiyun 	}, {
2293*4882a593Smuzhiyun 		.osc_frequency = 12000000, .enable_delay_count = 0x02,
2294*4882a593Smuzhiyun 		.stable_count = 0x2f, .active_delay_count = 0x08,
2295*4882a593Smuzhiyun 		.xtal_freq_count = 0x76
2296*4882a593Smuzhiyun 	}, {
2297*4882a593Smuzhiyun 		.osc_frequency = 26000000, .enable_delay_count = 0x04,
2298*4882a593Smuzhiyun 		.stable_count = 0x66, .active_delay_count = 0x09,
2299*4882a593Smuzhiyun 		.xtal_freq_count = 0xfe
2300*4882a593Smuzhiyun 	}, {
2301*4882a593Smuzhiyun 		.osc_frequency = 16800000, .enable_delay_count = 0x03,
2302*4882a593Smuzhiyun 		.stable_count = 0x41, .active_delay_count = 0x0a,
2303*4882a593Smuzhiyun 		.xtal_freq_count = 0xa4
2304*4882a593Smuzhiyun 	},
2305*4882a593Smuzhiyun };
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun static struct tegra_clk tegra210_clks[tegra_clk_max] __initdata = {
2308*4882a593Smuzhiyun 	[tegra_clk_ispb] = { .dt_id = TEGRA210_CLK_ISPB, .present = true },
2309*4882a593Smuzhiyun 	[tegra_clk_rtc] = { .dt_id = TEGRA210_CLK_RTC, .present = true },
2310*4882a593Smuzhiyun 	[tegra_clk_timer] = { .dt_id = TEGRA210_CLK_TIMER, .present = true },
2311*4882a593Smuzhiyun 	[tegra_clk_uarta_8] = { .dt_id = TEGRA210_CLK_UARTA, .present = true },
2312*4882a593Smuzhiyun 	[tegra_clk_i2s1] = { .dt_id = TEGRA210_CLK_I2S1, .present = true },
2313*4882a593Smuzhiyun 	[tegra_clk_i2c1] = { .dt_id = TEGRA210_CLK_I2C1, .present = true },
2314*4882a593Smuzhiyun 	[tegra_clk_sdmmc1_9] = { .dt_id = TEGRA210_CLK_SDMMC1, .present = true },
2315*4882a593Smuzhiyun 	[tegra_clk_pwm] = { .dt_id = TEGRA210_CLK_PWM, .present = true },
2316*4882a593Smuzhiyun 	[tegra_clk_i2s2] = { .dt_id = TEGRA210_CLK_I2S2, .present = true },
2317*4882a593Smuzhiyun 	[tegra_clk_usbd] = { .dt_id = TEGRA210_CLK_USBD, .present = true },
2318*4882a593Smuzhiyun 	[tegra_clk_isp_9] = { .dt_id = TEGRA210_CLK_ISP, .present = true },
2319*4882a593Smuzhiyun 	[tegra_clk_disp2_8] = { .dt_id = TEGRA210_CLK_DISP2, .present = true },
2320*4882a593Smuzhiyun 	[tegra_clk_disp1_8] = { .dt_id = TEGRA210_CLK_DISP1, .present = true },
2321*4882a593Smuzhiyun 	[tegra_clk_host1x_9] = { .dt_id = TEGRA210_CLK_HOST1X, .present = true },
2322*4882a593Smuzhiyun 	[tegra_clk_i2s0] = { .dt_id = TEGRA210_CLK_I2S0, .present = true },
2323*4882a593Smuzhiyun 	[tegra_clk_apbdma] = { .dt_id = TEGRA210_CLK_APBDMA, .present = true },
2324*4882a593Smuzhiyun 	[tegra_clk_kfuse] = { .dt_id = TEGRA210_CLK_KFUSE, .present = true },
2325*4882a593Smuzhiyun 	[tegra_clk_sbc1_9] = { .dt_id = TEGRA210_CLK_SBC1, .present = true },
2326*4882a593Smuzhiyun 	[tegra_clk_sbc2_9] = { .dt_id = TEGRA210_CLK_SBC2, .present = true },
2327*4882a593Smuzhiyun 	[tegra_clk_sbc3_9] = { .dt_id = TEGRA210_CLK_SBC3, .present = true },
2328*4882a593Smuzhiyun 	[tegra_clk_i2c5] = { .dt_id = TEGRA210_CLK_I2C5, .present = true },
2329*4882a593Smuzhiyun 	[tegra_clk_csi] = { .dt_id = TEGRA210_CLK_CSI, .present = true },
2330*4882a593Smuzhiyun 	[tegra_clk_i2c2] = { .dt_id = TEGRA210_CLK_I2C2, .present = true },
2331*4882a593Smuzhiyun 	[tegra_clk_uartc_8] = { .dt_id = TEGRA210_CLK_UARTC, .present = true },
2332*4882a593Smuzhiyun 	[tegra_clk_mipi_cal] = { .dt_id = TEGRA210_CLK_MIPI_CAL, .present = true },
2333*4882a593Smuzhiyun 	[tegra_clk_usb2] = { .dt_id = TEGRA210_CLK_USB2, .present = true },
2334*4882a593Smuzhiyun 	[tegra_clk_bsev] = { .dt_id = TEGRA210_CLK_BSEV, .present = true },
2335*4882a593Smuzhiyun 	[tegra_clk_uartd_8] = { .dt_id = TEGRA210_CLK_UARTD, .present = true },
2336*4882a593Smuzhiyun 	[tegra_clk_i2c3] = { .dt_id = TEGRA210_CLK_I2C3, .present = true },
2337*4882a593Smuzhiyun 	[tegra_clk_sbc4_9] = { .dt_id = TEGRA210_CLK_SBC4, .present = true },
2338*4882a593Smuzhiyun 	[tegra_clk_sdmmc3_9] = { .dt_id = TEGRA210_CLK_SDMMC3, .present = true },
2339*4882a593Smuzhiyun 	[tegra_clk_pcie] = { .dt_id = TEGRA210_CLK_PCIE, .present = true },
2340*4882a593Smuzhiyun 	[tegra_clk_owr_8] = { .dt_id = TEGRA210_CLK_OWR, .present = true },
2341*4882a593Smuzhiyun 	[tegra_clk_afi] = { .dt_id = TEGRA210_CLK_AFI, .present = true },
2342*4882a593Smuzhiyun 	[tegra_clk_csite_8] = { .dt_id = TEGRA210_CLK_CSITE, .present = true },
2343*4882a593Smuzhiyun 	[tegra_clk_soc_therm_8] = { .dt_id = TEGRA210_CLK_SOC_THERM, .present = true },
2344*4882a593Smuzhiyun 	[tegra_clk_dtv] = { .dt_id = TEGRA210_CLK_DTV, .present = true },
2345*4882a593Smuzhiyun 	[tegra_clk_i2cslow] = { .dt_id = TEGRA210_CLK_I2CSLOW, .present = true },
2346*4882a593Smuzhiyun 	[tegra_clk_tsec_8] = { .dt_id = TEGRA210_CLK_TSEC, .present = true },
2347*4882a593Smuzhiyun 	[tegra_clk_xusb_host] = { .dt_id = TEGRA210_CLK_XUSB_HOST, .present = true },
2348*4882a593Smuzhiyun 	[tegra_clk_csus] = { .dt_id = TEGRA210_CLK_CSUS, .present = true },
2349*4882a593Smuzhiyun 	[tegra_clk_mselect] = { .dt_id = TEGRA210_CLK_MSELECT, .present = true },
2350*4882a593Smuzhiyun 	[tegra_clk_tsensor] = { .dt_id = TEGRA210_CLK_TSENSOR, .present = true },
2351*4882a593Smuzhiyun 	[tegra_clk_i2s3] = { .dt_id = TEGRA210_CLK_I2S3, .present = true },
2352*4882a593Smuzhiyun 	[tegra_clk_i2s4] = { .dt_id = TEGRA210_CLK_I2S4, .present = true },
2353*4882a593Smuzhiyun 	[tegra_clk_i2c4] = { .dt_id = TEGRA210_CLK_I2C4, .present = true },
2354*4882a593Smuzhiyun 	[tegra_clk_d_audio] = { .dt_id = TEGRA210_CLK_D_AUDIO, .present = true },
2355*4882a593Smuzhiyun 	[tegra_clk_hda2codec_2x_8] = { .dt_id = TEGRA210_CLK_HDA2CODEC_2X, .present = true },
2356*4882a593Smuzhiyun 	[tegra_clk_spdif_2x] = { .dt_id = TEGRA210_CLK_SPDIF_2X, .present = true },
2357*4882a593Smuzhiyun 	[tegra_clk_actmon] = { .dt_id = TEGRA210_CLK_ACTMON, .present = true },
2358*4882a593Smuzhiyun 	[tegra_clk_extern1] = { .dt_id = TEGRA210_CLK_EXTERN1, .present = true },
2359*4882a593Smuzhiyun 	[tegra_clk_extern2] = { .dt_id = TEGRA210_CLK_EXTERN2, .present = true },
2360*4882a593Smuzhiyun 	[tegra_clk_extern3] = { .dt_id = TEGRA210_CLK_EXTERN3, .present = true },
2361*4882a593Smuzhiyun 	[tegra_clk_sata_oob_8] = { .dt_id = TEGRA210_CLK_SATA_OOB, .present = true },
2362*4882a593Smuzhiyun 	[tegra_clk_sata_8] = { .dt_id = TEGRA210_CLK_SATA, .present = true },
2363*4882a593Smuzhiyun 	[tegra_clk_hda_8] = { .dt_id = TEGRA210_CLK_HDA, .present = true },
2364*4882a593Smuzhiyun 	[tegra_clk_hda2hdmi] = { .dt_id = TEGRA210_CLK_HDA2HDMI, .present = true },
2365*4882a593Smuzhiyun 	[tegra_clk_cilab] = { .dt_id = TEGRA210_CLK_CILAB, .present = true },
2366*4882a593Smuzhiyun 	[tegra_clk_cilcd] = { .dt_id = TEGRA210_CLK_CILCD, .present = true },
2367*4882a593Smuzhiyun 	[tegra_clk_cile] = { .dt_id = TEGRA210_CLK_CILE, .present = true },
2368*4882a593Smuzhiyun 	[tegra_clk_dsialp] = { .dt_id = TEGRA210_CLK_DSIALP, .present = true },
2369*4882a593Smuzhiyun 	[tegra_clk_dsiblp] = { .dt_id = TEGRA210_CLK_DSIBLP, .present = true },
2370*4882a593Smuzhiyun 	[tegra_clk_entropy_8] = { .dt_id = TEGRA210_CLK_ENTROPY, .present = true },
2371*4882a593Smuzhiyun 	[tegra_clk_xusb_ss] = { .dt_id = TEGRA210_CLK_XUSB_SS, .present = true },
2372*4882a593Smuzhiyun 	[tegra_clk_i2c6] = { .dt_id = TEGRA210_CLK_I2C6, .present = true },
2373*4882a593Smuzhiyun 	[tegra_clk_vim2_clk] = { .dt_id = TEGRA210_CLK_VIM2_CLK, .present = true },
2374*4882a593Smuzhiyun 	[tegra_clk_clk72Mhz_8] = { .dt_id = TEGRA210_CLK_CLK72MHZ, .present = true },
2375*4882a593Smuzhiyun 	[tegra_clk_vic03_8] = { .dt_id = TEGRA210_CLK_VIC03, .present = true },
2376*4882a593Smuzhiyun 	[tegra_clk_dpaux] = { .dt_id = TEGRA210_CLK_DPAUX, .present = true },
2377*4882a593Smuzhiyun 	[tegra_clk_dpaux1] = { .dt_id = TEGRA210_CLK_DPAUX1, .present = true },
2378*4882a593Smuzhiyun 	[tegra_clk_sor0] = { .dt_id = TEGRA210_CLK_SOR0, .present = true },
2379*4882a593Smuzhiyun 	[tegra_clk_sor0_out] = { .dt_id = TEGRA210_CLK_SOR0_OUT, .present = true },
2380*4882a593Smuzhiyun 	[tegra_clk_sor1] = { .dt_id = TEGRA210_CLK_SOR1, .present = true },
2381*4882a593Smuzhiyun 	[tegra_clk_sor1_out] = { .dt_id = TEGRA210_CLK_SOR1_OUT, .present = true },
2382*4882a593Smuzhiyun 	[tegra_clk_gpu] = { .dt_id = TEGRA210_CLK_GPU, .present = true },
2383*4882a593Smuzhiyun 	[tegra_clk_pll_g_ref] = { .dt_id = TEGRA210_CLK_PLL_G_REF, .present = true, },
2384*4882a593Smuzhiyun 	[tegra_clk_uartb_8] = { .dt_id = TEGRA210_CLK_UARTB, .present = true },
2385*4882a593Smuzhiyun 	[tegra_clk_spdif_in_8] = { .dt_id = TEGRA210_CLK_SPDIF_IN, .present = true },
2386*4882a593Smuzhiyun 	[tegra_clk_spdif_out] = { .dt_id = TEGRA210_CLK_SPDIF_OUT, .present = true },
2387*4882a593Smuzhiyun 	[tegra_clk_vi_10] = { .dt_id = TEGRA210_CLK_VI, .present = true },
2388*4882a593Smuzhiyun 	[tegra_clk_vi_sensor_8] = { .dt_id = TEGRA210_CLK_VI_SENSOR, .present = true },
2389*4882a593Smuzhiyun 	[tegra_clk_fuse] = { .dt_id = TEGRA210_CLK_FUSE, .present = true },
2390*4882a593Smuzhiyun 	[tegra_clk_fuse_burn] = { .dt_id = TEGRA210_CLK_FUSE_BURN, .present = true },
2391*4882a593Smuzhiyun 	[tegra_clk_clk_32k] = { .dt_id = TEGRA210_CLK_CLK_32K, .present = true },
2392*4882a593Smuzhiyun 	[tegra_clk_clk_m] = { .dt_id = TEGRA210_CLK_CLK_M, .present = true },
2393*4882a593Smuzhiyun 	[tegra_clk_osc] = { .dt_id = TEGRA210_CLK_OSC, .present = true },
2394*4882a593Smuzhiyun 	[tegra_clk_osc_div2] = { .dt_id = TEGRA210_CLK_OSC_DIV2, .present = true },
2395*4882a593Smuzhiyun 	[tegra_clk_osc_div4] = { .dt_id = TEGRA210_CLK_OSC_DIV4, .present = true },
2396*4882a593Smuzhiyun 	[tegra_clk_pll_ref] = { .dt_id = TEGRA210_CLK_PLL_REF, .present = true },
2397*4882a593Smuzhiyun 	[tegra_clk_pll_c] = { .dt_id = TEGRA210_CLK_PLL_C, .present = true },
2398*4882a593Smuzhiyun 	[tegra_clk_pll_c_out1] = { .dt_id = TEGRA210_CLK_PLL_C_OUT1, .present = true },
2399*4882a593Smuzhiyun 	[tegra_clk_pll_c2] = { .dt_id = TEGRA210_CLK_PLL_C2, .present = true },
2400*4882a593Smuzhiyun 	[tegra_clk_pll_c3] = { .dt_id = TEGRA210_CLK_PLL_C3, .present = true },
2401*4882a593Smuzhiyun 	[tegra_clk_pll_m] = { .dt_id = TEGRA210_CLK_PLL_M, .present = true },
2402*4882a593Smuzhiyun 	[tegra_clk_pll_p] = { .dt_id = TEGRA210_CLK_PLL_P, .present = true },
2403*4882a593Smuzhiyun 	[tegra_clk_pll_p_out1] = { .dt_id = TEGRA210_CLK_PLL_P_OUT1, .present = true },
2404*4882a593Smuzhiyun 	[tegra_clk_pll_p_out3] = { .dt_id = TEGRA210_CLK_PLL_P_OUT3, .present = true },
2405*4882a593Smuzhiyun 	[tegra_clk_pll_p_out4_cpu] = { .dt_id = TEGRA210_CLK_PLL_P_OUT4, .present = true },
2406*4882a593Smuzhiyun 	[tegra_clk_pll_p_out_hsio] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_HSIO, .present = true },
2407*4882a593Smuzhiyun 	[tegra_clk_pll_p_out_xusb] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_XUSB, .present = true },
2408*4882a593Smuzhiyun 	[tegra_clk_pll_p_out_cpu] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_CPU, .present = true },
2409*4882a593Smuzhiyun 	[tegra_clk_pll_p_out_adsp] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_ADSP, .present = true },
2410*4882a593Smuzhiyun 	[tegra_clk_pll_a] = { .dt_id = TEGRA210_CLK_PLL_A, .present = true },
2411*4882a593Smuzhiyun 	[tegra_clk_pll_a_out0] = { .dt_id = TEGRA210_CLK_PLL_A_OUT0, .present = true },
2412*4882a593Smuzhiyun 	[tegra_clk_pll_d] = { .dt_id = TEGRA210_CLK_PLL_D, .present = true },
2413*4882a593Smuzhiyun 	[tegra_clk_pll_d_out0] = { .dt_id = TEGRA210_CLK_PLL_D_OUT0, .present = true },
2414*4882a593Smuzhiyun 	[tegra_clk_pll_d2] = { .dt_id = TEGRA210_CLK_PLL_D2, .present = true },
2415*4882a593Smuzhiyun 	[tegra_clk_pll_d2_out0] = { .dt_id = TEGRA210_CLK_PLL_D2_OUT0, .present = true },
2416*4882a593Smuzhiyun 	[tegra_clk_pll_u] = { .dt_id = TEGRA210_CLK_PLL_U, .present = true },
2417*4882a593Smuzhiyun 	[tegra_clk_pll_u_out] = { .dt_id = TEGRA210_CLK_PLL_U_OUT, .present = true },
2418*4882a593Smuzhiyun 	[tegra_clk_pll_u_out1] = { .dt_id = TEGRA210_CLK_PLL_U_OUT1, .present = true },
2419*4882a593Smuzhiyun 	[tegra_clk_pll_u_out2] = { .dt_id = TEGRA210_CLK_PLL_U_OUT2, .present = true },
2420*4882a593Smuzhiyun 	[tegra_clk_pll_u_480m] = { .dt_id = TEGRA210_CLK_PLL_U_480M, .present = true },
2421*4882a593Smuzhiyun 	[tegra_clk_pll_u_60m] = { .dt_id = TEGRA210_CLK_PLL_U_60M, .present = true },
2422*4882a593Smuzhiyun 	[tegra_clk_pll_u_48m] = { .dt_id = TEGRA210_CLK_PLL_U_48M, .present = true },
2423*4882a593Smuzhiyun 	[tegra_clk_pll_x] = { .dt_id = TEGRA210_CLK_PLL_X, .present = true },
2424*4882a593Smuzhiyun 	[tegra_clk_pll_x_out0] = { .dt_id = TEGRA210_CLK_PLL_X_OUT0, .present = true },
2425*4882a593Smuzhiyun 	[tegra_clk_pll_re_vco] = { .dt_id = TEGRA210_CLK_PLL_RE_VCO, .present = true },
2426*4882a593Smuzhiyun 	[tegra_clk_pll_re_out] = { .dt_id = TEGRA210_CLK_PLL_RE_OUT, .present = true },
2427*4882a593Smuzhiyun 	[tegra_clk_spdif_in_sync] = { .dt_id = TEGRA210_CLK_SPDIF_IN_SYNC, .present = true },
2428*4882a593Smuzhiyun 	[tegra_clk_i2s0_sync] = { .dt_id = TEGRA210_CLK_I2S0_SYNC, .present = true },
2429*4882a593Smuzhiyun 	[tegra_clk_i2s1_sync] = { .dt_id = TEGRA210_CLK_I2S1_SYNC, .present = true },
2430*4882a593Smuzhiyun 	[tegra_clk_i2s2_sync] = { .dt_id = TEGRA210_CLK_I2S2_SYNC, .present = true },
2431*4882a593Smuzhiyun 	[tegra_clk_i2s3_sync] = { .dt_id = TEGRA210_CLK_I2S3_SYNC, .present = true },
2432*4882a593Smuzhiyun 	[tegra_clk_i2s4_sync] = { .dt_id = TEGRA210_CLK_I2S4_SYNC, .present = true },
2433*4882a593Smuzhiyun 	[tegra_clk_vimclk_sync] = { .dt_id = TEGRA210_CLK_VIMCLK_SYNC, .present = true },
2434*4882a593Smuzhiyun 	[tegra_clk_audio0] = { .dt_id = TEGRA210_CLK_AUDIO0, .present = true },
2435*4882a593Smuzhiyun 	[tegra_clk_audio1] = { .dt_id = TEGRA210_CLK_AUDIO1, .present = true },
2436*4882a593Smuzhiyun 	[tegra_clk_audio2] = { .dt_id = TEGRA210_CLK_AUDIO2, .present = true },
2437*4882a593Smuzhiyun 	[tegra_clk_audio3] = { .dt_id = TEGRA210_CLK_AUDIO3, .present = true },
2438*4882a593Smuzhiyun 	[tegra_clk_audio4] = { .dt_id = TEGRA210_CLK_AUDIO4, .present = true },
2439*4882a593Smuzhiyun 	[tegra_clk_spdif] = { .dt_id = TEGRA210_CLK_SPDIF, .present = true },
2440*4882a593Smuzhiyun 	[tegra_clk_xusb_gate] = { .dt_id = TEGRA210_CLK_XUSB_GATE, .present = true },
2441*4882a593Smuzhiyun 	[tegra_clk_xusb_host_src_8] = { .dt_id = TEGRA210_CLK_XUSB_HOST_SRC, .present = true },
2442*4882a593Smuzhiyun 	[tegra_clk_xusb_falcon_src_8] = { .dt_id = TEGRA210_CLK_XUSB_FALCON_SRC, .present = true },
2443*4882a593Smuzhiyun 	[tegra_clk_xusb_fs_src] = { .dt_id = TEGRA210_CLK_XUSB_FS_SRC, .present = true },
2444*4882a593Smuzhiyun 	[tegra_clk_xusb_ss_src_8] = { .dt_id = TEGRA210_CLK_XUSB_SS_SRC, .present = true },
2445*4882a593Smuzhiyun 	[tegra_clk_xusb_ss_div2] = { .dt_id = TEGRA210_CLK_XUSB_SS_DIV2, .present = true },
2446*4882a593Smuzhiyun 	[tegra_clk_xusb_dev_src_8] = { .dt_id = TEGRA210_CLK_XUSB_DEV_SRC, .present = true },
2447*4882a593Smuzhiyun 	[tegra_clk_xusb_dev] = { .dt_id = TEGRA210_CLK_XUSB_DEV, .present = true },
2448*4882a593Smuzhiyun 	[tegra_clk_xusb_hs_src_4] = { .dt_id = TEGRA210_CLK_XUSB_HS_SRC, .present = true },
2449*4882a593Smuzhiyun 	[tegra_clk_xusb_ssp_src] = { .dt_id = TEGRA210_CLK_XUSB_SSP_SRC, .present = true },
2450*4882a593Smuzhiyun 	[tegra_clk_usb2_hsic_trk] = { .dt_id = TEGRA210_CLK_USB2_HSIC_TRK, .present = true },
2451*4882a593Smuzhiyun 	[tegra_clk_hsic_trk] = { .dt_id = TEGRA210_CLK_HSIC_TRK, .present = true },
2452*4882a593Smuzhiyun 	[tegra_clk_usb2_trk] = { .dt_id = TEGRA210_CLK_USB2_TRK, .present = true },
2453*4882a593Smuzhiyun 	[tegra_clk_sclk] = { .dt_id = TEGRA210_CLK_SCLK, .present = true },
2454*4882a593Smuzhiyun 	[tegra_clk_sclk_mux] = { .dt_id = TEGRA210_CLK_SCLK_MUX, .present = true },
2455*4882a593Smuzhiyun 	[tegra_clk_hclk] = { .dt_id = TEGRA210_CLK_HCLK, .present = true },
2456*4882a593Smuzhiyun 	[tegra_clk_pclk] = { .dt_id = TEGRA210_CLK_PCLK, .present = true },
2457*4882a593Smuzhiyun 	[tegra_clk_cclk_g] = { .dt_id = TEGRA210_CLK_CCLK_G, .present = true },
2458*4882a593Smuzhiyun 	[tegra_clk_cclk_lp] = { .dt_id = TEGRA210_CLK_CCLK_LP, .present = true },
2459*4882a593Smuzhiyun 	[tegra_clk_dfll_ref] = { .dt_id = TEGRA210_CLK_DFLL_REF, .present = true },
2460*4882a593Smuzhiyun 	[tegra_clk_dfll_soc] = { .dt_id = TEGRA210_CLK_DFLL_SOC, .present = true },
2461*4882a593Smuzhiyun 	[tegra_clk_vi_sensor2_8] = { .dt_id = TEGRA210_CLK_VI_SENSOR2, .present = true },
2462*4882a593Smuzhiyun 	[tegra_clk_pll_p_out5] = { .dt_id = TEGRA210_CLK_PLL_P_OUT5, .present = true },
2463*4882a593Smuzhiyun 	[tegra_clk_pll_c4] = { .dt_id = TEGRA210_CLK_PLL_C4, .present = true },
2464*4882a593Smuzhiyun 	[tegra_clk_pll_dp] = { .dt_id = TEGRA210_CLK_PLL_DP, .present = true },
2465*4882a593Smuzhiyun 	[tegra_clk_audio0_mux] = { .dt_id = TEGRA210_CLK_AUDIO0_MUX, .present = true },
2466*4882a593Smuzhiyun 	[tegra_clk_audio1_mux] = { .dt_id = TEGRA210_CLK_AUDIO1_MUX, .present = true },
2467*4882a593Smuzhiyun 	[tegra_clk_audio2_mux] = { .dt_id = TEGRA210_CLK_AUDIO2_MUX, .present = true },
2468*4882a593Smuzhiyun 	[tegra_clk_audio3_mux] = { .dt_id = TEGRA210_CLK_AUDIO3_MUX, .present = true },
2469*4882a593Smuzhiyun 	[tegra_clk_audio4_mux] = { .dt_id = TEGRA210_CLK_AUDIO4_MUX, .present = true },
2470*4882a593Smuzhiyun 	[tegra_clk_spdif_mux] = { .dt_id = TEGRA210_CLK_SPDIF_MUX, .present = true },
2471*4882a593Smuzhiyun 	[tegra_clk_maud] = { .dt_id = TEGRA210_CLK_MAUD, .present = true },
2472*4882a593Smuzhiyun 	[tegra_clk_mipibif] = { .dt_id = TEGRA210_CLK_MIPIBIF, .present = true },
2473*4882a593Smuzhiyun 	[tegra_clk_qspi] = { .dt_id = TEGRA210_CLK_QSPI, .present = true },
2474*4882a593Smuzhiyun 	[tegra_clk_sdmmc_legacy] = { .dt_id = TEGRA210_CLK_SDMMC_LEGACY, .present = true },
2475*4882a593Smuzhiyun 	[tegra_clk_tsecb] = { .dt_id = TEGRA210_CLK_TSECB, .present = true },
2476*4882a593Smuzhiyun 	[tegra_clk_uartape] = { .dt_id = TEGRA210_CLK_UARTAPE, .present = true },
2477*4882a593Smuzhiyun 	[tegra_clk_vi_i2c] = { .dt_id = TEGRA210_CLK_VI_I2C, .present = true },
2478*4882a593Smuzhiyun 	[tegra_clk_ape] = { .dt_id = TEGRA210_CLK_APE, .present = true },
2479*4882a593Smuzhiyun 	[tegra_clk_dbgapb] = { .dt_id = TEGRA210_CLK_DBGAPB, .present = true },
2480*4882a593Smuzhiyun 	[tegra_clk_nvdec] = { .dt_id = TEGRA210_CLK_NVDEC, .present = true },
2481*4882a593Smuzhiyun 	[tegra_clk_nvenc] = { .dt_id = TEGRA210_CLK_NVENC, .present = true },
2482*4882a593Smuzhiyun 	[tegra_clk_nvjpg] = { .dt_id = TEGRA210_CLK_NVJPG, .present = true },
2483*4882a593Smuzhiyun 	[tegra_clk_pll_c4_out0] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT0, .present = true },
2484*4882a593Smuzhiyun 	[tegra_clk_pll_c4_out1] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT1, .present = true },
2485*4882a593Smuzhiyun 	[tegra_clk_pll_c4_out2] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT2, .present = true },
2486*4882a593Smuzhiyun 	[tegra_clk_pll_c4_out3] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT3, .present = true },
2487*4882a593Smuzhiyun 	[tegra_clk_apb2ape] = { .dt_id = TEGRA210_CLK_APB2APE, .present = true },
2488*4882a593Smuzhiyun 	[tegra_clk_pll_a1] = { .dt_id = TEGRA210_CLK_PLL_A1, .present = true },
2489*4882a593Smuzhiyun 	[tegra_clk_ispa] = { .dt_id = TEGRA210_CLK_ISPA, .present = true },
2490*4882a593Smuzhiyun 	[tegra_clk_cec] = { .dt_id = TEGRA210_CLK_CEC, .present = true },
2491*4882a593Smuzhiyun 	[tegra_clk_dmic1] = { .dt_id = TEGRA210_CLK_DMIC1, .present = true },
2492*4882a593Smuzhiyun 	[tegra_clk_dmic2] = { .dt_id = TEGRA210_CLK_DMIC2, .present = true },
2493*4882a593Smuzhiyun 	[tegra_clk_dmic3] = { .dt_id = TEGRA210_CLK_DMIC3, .present = true },
2494*4882a593Smuzhiyun 	[tegra_clk_dmic1_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC1_SYNC_CLK, .present = true },
2495*4882a593Smuzhiyun 	[tegra_clk_dmic2_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC2_SYNC_CLK, .present = true },
2496*4882a593Smuzhiyun 	[tegra_clk_dmic3_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC3_SYNC_CLK, .present = true },
2497*4882a593Smuzhiyun 	[tegra_clk_dmic1_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC1_SYNC_CLK_MUX, .present = true },
2498*4882a593Smuzhiyun 	[tegra_clk_dmic2_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC2_SYNC_CLK_MUX, .present = true },
2499*4882a593Smuzhiyun 	[tegra_clk_dmic3_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC3_SYNC_CLK_MUX, .present = true },
2500*4882a593Smuzhiyun 	[tegra_clk_dp2] = { .dt_id = TEGRA210_CLK_DP2, .present = true },
2501*4882a593Smuzhiyun 	[tegra_clk_iqc1] = { .dt_id = TEGRA210_CLK_IQC1, .present = true },
2502*4882a593Smuzhiyun 	[tegra_clk_iqc2] = { .dt_id = TEGRA210_CLK_IQC2, .present = true },
2503*4882a593Smuzhiyun 	[tegra_clk_pll_a_out_adsp] = { .dt_id = TEGRA210_CLK_PLL_A_OUT_ADSP, .present = true },
2504*4882a593Smuzhiyun 	[tegra_clk_pll_a_out0_out_adsp] = { .dt_id = TEGRA210_CLK_PLL_A_OUT0_OUT_ADSP, .present = true },
2505*4882a593Smuzhiyun 	[tegra_clk_adsp] = { .dt_id = TEGRA210_CLK_ADSP, .present = true },
2506*4882a593Smuzhiyun 	[tegra_clk_adsp_neon] = { .dt_id = TEGRA210_CLK_ADSP_NEON, .present = true },
2507*4882a593Smuzhiyun };
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun static struct tegra_devclk devclks[] __initdata = {
2510*4882a593Smuzhiyun 	{ .con_id = "clk_m", .dt_id = TEGRA210_CLK_CLK_M },
2511*4882a593Smuzhiyun 	{ .con_id = "pll_ref", .dt_id = TEGRA210_CLK_PLL_REF },
2512*4882a593Smuzhiyun 	{ .con_id = "clk_32k", .dt_id = TEGRA210_CLK_CLK_32K },
2513*4882a593Smuzhiyun 	{ .con_id = "osc", .dt_id = TEGRA210_CLK_OSC },
2514*4882a593Smuzhiyun 	{ .con_id = "osc_div2", .dt_id = TEGRA210_CLK_OSC_DIV2 },
2515*4882a593Smuzhiyun 	{ .con_id = "osc_div4", .dt_id = TEGRA210_CLK_OSC_DIV4 },
2516*4882a593Smuzhiyun 	{ .con_id = "pll_c", .dt_id = TEGRA210_CLK_PLL_C },
2517*4882a593Smuzhiyun 	{ .con_id = "pll_c_out1", .dt_id = TEGRA210_CLK_PLL_C_OUT1 },
2518*4882a593Smuzhiyun 	{ .con_id = "pll_c2", .dt_id = TEGRA210_CLK_PLL_C2 },
2519*4882a593Smuzhiyun 	{ .con_id = "pll_c3", .dt_id = TEGRA210_CLK_PLL_C3 },
2520*4882a593Smuzhiyun 	{ .con_id = "pll_p", .dt_id = TEGRA210_CLK_PLL_P },
2521*4882a593Smuzhiyun 	{ .con_id = "pll_p_out1", .dt_id = TEGRA210_CLK_PLL_P_OUT1 },
2522*4882a593Smuzhiyun 	{ .con_id = "pll_p_out2", .dt_id = TEGRA210_CLK_PLL_P_OUT2 },
2523*4882a593Smuzhiyun 	{ .con_id = "pll_p_out3", .dt_id = TEGRA210_CLK_PLL_P_OUT3 },
2524*4882a593Smuzhiyun 	{ .con_id = "pll_p_out4", .dt_id = TEGRA210_CLK_PLL_P_OUT4 },
2525*4882a593Smuzhiyun 	{ .con_id = "pll_m", .dt_id = TEGRA210_CLK_PLL_M },
2526*4882a593Smuzhiyun 	{ .con_id = "pll_x", .dt_id = TEGRA210_CLK_PLL_X },
2527*4882a593Smuzhiyun 	{ .con_id = "pll_x_out0", .dt_id = TEGRA210_CLK_PLL_X_OUT0 },
2528*4882a593Smuzhiyun 	{ .con_id = "pll_u", .dt_id = TEGRA210_CLK_PLL_U },
2529*4882a593Smuzhiyun 	{ .con_id = "pll_u_out", .dt_id = TEGRA210_CLK_PLL_U_OUT },
2530*4882a593Smuzhiyun 	{ .con_id = "pll_u_out1", .dt_id = TEGRA210_CLK_PLL_U_OUT1 },
2531*4882a593Smuzhiyun 	{ .con_id = "pll_u_out2", .dt_id = TEGRA210_CLK_PLL_U_OUT2 },
2532*4882a593Smuzhiyun 	{ .con_id = "pll_u_480M", .dt_id = TEGRA210_CLK_PLL_U_480M },
2533*4882a593Smuzhiyun 	{ .con_id = "pll_u_60M", .dt_id = TEGRA210_CLK_PLL_U_60M },
2534*4882a593Smuzhiyun 	{ .con_id = "pll_u_48M", .dt_id = TEGRA210_CLK_PLL_U_48M },
2535*4882a593Smuzhiyun 	{ .con_id = "pll_d", .dt_id = TEGRA210_CLK_PLL_D },
2536*4882a593Smuzhiyun 	{ .con_id = "pll_d_out0", .dt_id = TEGRA210_CLK_PLL_D_OUT0 },
2537*4882a593Smuzhiyun 	{ .con_id = "pll_d2", .dt_id = TEGRA210_CLK_PLL_D2 },
2538*4882a593Smuzhiyun 	{ .con_id = "pll_d2_out0", .dt_id = TEGRA210_CLK_PLL_D2_OUT0 },
2539*4882a593Smuzhiyun 	{ .con_id = "pll_a", .dt_id = TEGRA210_CLK_PLL_A },
2540*4882a593Smuzhiyun 	{ .con_id = "pll_a_out0", .dt_id = TEGRA210_CLK_PLL_A_OUT0 },
2541*4882a593Smuzhiyun 	{ .con_id = "pll_re_vco", .dt_id = TEGRA210_CLK_PLL_RE_VCO },
2542*4882a593Smuzhiyun 	{ .con_id = "pll_re_out", .dt_id = TEGRA210_CLK_PLL_RE_OUT },
2543*4882a593Smuzhiyun 	{ .con_id = "spdif_in_sync", .dt_id = TEGRA210_CLK_SPDIF_IN_SYNC },
2544*4882a593Smuzhiyun 	{ .con_id = "i2s0_sync", .dt_id = TEGRA210_CLK_I2S0_SYNC },
2545*4882a593Smuzhiyun 	{ .con_id = "i2s1_sync", .dt_id = TEGRA210_CLK_I2S1_SYNC },
2546*4882a593Smuzhiyun 	{ .con_id = "i2s2_sync", .dt_id = TEGRA210_CLK_I2S2_SYNC },
2547*4882a593Smuzhiyun 	{ .con_id = "i2s3_sync", .dt_id = TEGRA210_CLK_I2S3_SYNC },
2548*4882a593Smuzhiyun 	{ .con_id = "i2s4_sync", .dt_id = TEGRA210_CLK_I2S4_SYNC },
2549*4882a593Smuzhiyun 	{ .con_id = "vimclk_sync", .dt_id = TEGRA210_CLK_VIMCLK_SYNC },
2550*4882a593Smuzhiyun 	{ .con_id = "audio0", .dt_id = TEGRA210_CLK_AUDIO0 },
2551*4882a593Smuzhiyun 	{ .con_id = "audio1", .dt_id = TEGRA210_CLK_AUDIO1 },
2552*4882a593Smuzhiyun 	{ .con_id = "audio2", .dt_id = TEGRA210_CLK_AUDIO2 },
2553*4882a593Smuzhiyun 	{ .con_id = "audio3", .dt_id = TEGRA210_CLK_AUDIO3 },
2554*4882a593Smuzhiyun 	{ .con_id = "audio4", .dt_id = TEGRA210_CLK_AUDIO4 },
2555*4882a593Smuzhiyun 	{ .con_id = "spdif", .dt_id = TEGRA210_CLK_SPDIF },
2556*4882a593Smuzhiyun 	{ .con_id = "spdif_2x", .dt_id = TEGRA210_CLK_SPDIF_2X },
2557*4882a593Smuzhiyun 	{ .con_id = "extern1", .dt_id = TEGRA210_CLK_EXTERN1 },
2558*4882a593Smuzhiyun 	{ .con_id = "extern2", .dt_id = TEGRA210_CLK_EXTERN2 },
2559*4882a593Smuzhiyun 	{ .con_id = "extern3", .dt_id = TEGRA210_CLK_EXTERN3 },
2560*4882a593Smuzhiyun 	{ .con_id = "cclk_g", .dt_id = TEGRA210_CLK_CCLK_G },
2561*4882a593Smuzhiyun 	{ .con_id = "cclk_lp", .dt_id = TEGRA210_CLK_CCLK_LP },
2562*4882a593Smuzhiyun 	{ .con_id = "sclk", .dt_id = TEGRA210_CLK_SCLK },
2563*4882a593Smuzhiyun 	{ .con_id = "hclk", .dt_id = TEGRA210_CLK_HCLK },
2564*4882a593Smuzhiyun 	{ .con_id = "pclk", .dt_id = TEGRA210_CLK_PCLK },
2565*4882a593Smuzhiyun 	{ .con_id = "fuse", .dt_id = TEGRA210_CLK_FUSE },
2566*4882a593Smuzhiyun 	{ .dev_id = "rtc-tegra", .dt_id = TEGRA210_CLK_RTC },
2567*4882a593Smuzhiyun 	{ .dev_id = "timer", .dt_id = TEGRA210_CLK_TIMER },
2568*4882a593Smuzhiyun 	{ .con_id = "pll_c4_out0", .dt_id = TEGRA210_CLK_PLL_C4_OUT0 },
2569*4882a593Smuzhiyun 	{ .con_id = "pll_c4_out1", .dt_id = TEGRA210_CLK_PLL_C4_OUT1 },
2570*4882a593Smuzhiyun 	{ .con_id = "pll_c4_out2", .dt_id = TEGRA210_CLK_PLL_C4_OUT2 },
2571*4882a593Smuzhiyun 	{ .con_id = "pll_c4_out3", .dt_id = TEGRA210_CLK_PLL_C4_OUT3 },
2572*4882a593Smuzhiyun 	{ .con_id = "dpaux", .dt_id = TEGRA210_CLK_DPAUX },
2573*4882a593Smuzhiyun };
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun static struct tegra_audio_clk_info tegra210_audio_plls[] = {
2576*4882a593Smuzhiyun 	{ "pll_a", &pll_a_params, tegra_clk_pll_a, "pll_ref" },
2577*4882a593Smuzhiyun 	{ "pll_a1", &pll_a1_params, tegra_clk_pll_a1, "pll_ref" },
2578*4882a593Smuzhiyun };
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun static const char * const aclk_parents[] = {
2581*4882a593Smuzhiyun 	"pll_a1", "pll_c", "pll_p", "pll_a_out0", "pll_c2", "pll_c3",
2582*4882a593Smuzhiyun 	"clk_m"
2583*4882a593Smuzhiyun };
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun static const unsigned int nvjpg_slcg_clkids[] = { TEGRA210_CLK_NVDEC };
2586*4882a593Smuzhiyun static const unsigned int nvdec_slcg_clkids[] = { TEGRA210_CLK_NVJPG };
2587*4882a593Smuzhiyun static const unsigned int sor_slcg_clkids[] = { TEGRA210_CLK_HDA2CODEC_2X,
2588*4882a593Smuzhiyun 	TEGRA210_CLK_HDA2HDMI, TEGRA210_CLK_DISP1, TEGRA210_CLK_DISP2 };
2589*4882a593Smuzhiyun static const unsigned int disp_slcg_clkids[] = { TEGRA210_CLK_LA,
2590*4882a593Smuzhiyun 	TEGRA210_CLK_HOST1X};
2591*4882a593Smuzhiyun static const unsigned int xusba_slcg_clkids[] = { TEGRA210_CLK_XUSB_HOST,
2592*4882a593Smuzhiyun 	TEGRA210_CLK_XUSB_DEV };
2593*4882a593Smuzhiyun static const unsigned int xusbb_slcg_clkids[] = { TEGRA210_CLK_XUSB_HOST,
2594*4882a593Smuzhiyun 	TEGRA210_CLK_XUSB_SS };
2595*4882a593Smuzhiyun static const unsigned int xusbc_slcg_clkids[] = { TEGRA210_CLK_XUSB_DEV,
2596*4882a593Smuzhiyun 	TEGRA210_CLK_XUSB_SS };
2597*4882a593Smuzhiyun static const unsigned int venc_slcg_clkids[] = { TEGRA210_CLK_HOST1X,
2598*4882a593Smuzhiyun 	TEGRA210_CLK_PLL_D };
2599*4882a593Smuzhiyun static const unsigned int ape_slcg_clkids[] = { TEGRA210_CLK_ACLK,
2600*4882a593Smuzhiyun 	TEGRA210_CLK_I2S0, TEGRA210_CLK_I2S1, TEGRA210_CLK_I2S2,
2601*4882a593Smuzhiyun 	TEGRA210_CLK_I2S3, TEGRA210_CLK_I2S4, TEGRA210_CLK_SPDIF_OUT,
2602*4882a593Smuzhiyun 	TEGRA210_CLK_D_AUDIO };
2603*4882a593Smuzhiyun static const unsigned int vic_slcg_clkids[] = { TEGRA210_CLK_HOST1X };
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun static struct tegra210_domain_mbist_war tegra210_pg_mbist_war[] = {
2606*4882a593Smuzhiyun 	[TEGRA_POWERGATE_VENC] = {
2607*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_venc_mbist_war,
2608*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(venc_slcg_clkids),
2609*4882a593Smuzhiyun 		.clk_init_data = venc_slcg_clkids,
2610*4882a593Smuzhiyun 	},
2611*4882a593Smuzhiyun 	[TEGRA_POWERGATE_SATA] = {
2612*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2613*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRC,
2614*4882a593Smuzhiyun 		.lvl2_mask = BIT(0) | BIT(17) | BIT(19),
2615*4882a593Smuzhiyun 	},
2616*4882a593Smuzhiyun 	[TEGRA_POWERGATE_MPE] = {
2617*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2618*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRE,
2619*4882a593Smuzhiyun 		.lvl2_mask = BIT(29),
2620*4882a593Smuzhiyun 	},
2621*4882a593Smuzhiyun 	[TEGRA_POWERGATE_SOR] = {
2622*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2623*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(sor_slcg_clkids),
2624*4882a593Smuzhiyun 		.clk_init_data = sor_slcg_clkids,
2625*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRA,
2626*4882a593Smuzhiyun 		.lvl2_mask = BIT(1) | BIT(2),
2627*4882a593Smuzhiyun 	},
2628*4882a593Smuzhiyun 	[TEGRA_POWERGATE_DIS] = {
2629*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_disp_mbist_war,
2630*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(disp_slcg_clkids),
2631*4882a593Smuzhiyun 		.clk_init_data = disp_slcg_clkids,
2632*4882a593Smuzhiyun 	},
2633*4882a593Smuzhiyun 	[TEGRA_POWERGATE_DISB] = {
2634*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(disp_slcg_clkids),
2635*4882a593Smuzhiyun 		.clk_init_data = disp_slcg_clkids,
2636*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2637*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRA,
2638*4882a593Smuzhiyun 		.lvl2_mask = BIT(2),
2639*4882a593Smuzhiyun 	},
2640*4882a593Smuzhiyun 	[TEGRA_POWERGATE_XUSBA] = {
2641*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(xusba_slcg_clkids),
2642*4882a593Smuzhiyun 		.clk_init_data = xusba_slcg_clkids,
2643*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2644*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRC,
2645*4882a593Smuzhiyun 		.lvl2_mask = BIT(30) | BIT(31),
2646*4882a593Smuzhiyun 	},
2647*4882a593Smuzhiyun 	[TEGRA_POWERGATE_XUSBB] = {
2648*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(xusbb_slcg_clkids),
2649*4882a593Smuzhiyun 		.clk_init_data = xusbb_slcg_clkids,
2650*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2651*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRC,
2652*4882a593Smuzhiyun 		.lvl2_mask = BIT(30) | BIT(31),
2653*4882a593Smuzhiyun 	},
2654*4882a593Smuzhiyun 	[TEGRA_POWERGATE_XUSBC] = {
2655*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(xusbc_slcg_clkids),
2656*4882a593Smuzhiyun 		.clk_init_data = xusbc_slcg_clkids,
2657*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2658*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRC,
2659*4882a593Smuzhiyun 		.lvl2_mask = BIT(30) | BIT(31),
2660*4882a593Smuzhiyun 	},
2661*4882a593Smuzhiyun 	[TEGRA_POWERGATE_VIC] = {
2662*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(vic_slcg_clkids),
2663*4882a593Smuzhiyun 		.clk_init_data = vic_slcg_clkids,
2664*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_vic_mbist_war,
2665*4882a593Smuzhiyun 	},
2666*4882a593Smuzhiyun 	[TEGRA_POWERGATE_NVDEC] = {
2667*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(nvdec_slcg_clkids),
2668*4882a593Smuzhiyun 		.clk_init_data = nvdec_slcg_clkids,
2669*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2670*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRE,
2671*4882a593Smuzhiyun 		.lvl2_mask = BIT(9) | BIT(31),
2672*4882a593Smuzhiyun 	},
2673*4882a593Smuzhiyun 	[TEGRA_POWERGATE_NVJPG] = {
2674*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(nvjpg_slcg_clkids),
2675*4882a593Smuzhiyun 		.clk_init_data = nvjpg_slcg_clkids,
2676*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2677*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRE,
2678*4882a593Smuzhiyun 		.lvl2_mask = BIT(9) | BIT(31),
2679*4882a593Smuzhiyun 	},
2680*4882a593Smuzhiyun 	[TEGRA_POWERGATE_AUD] = {
2681*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(ape_slcg_clkids),
2682*4882a593Smuzhiyun 		.clk_init_data = ape_slcg_clkids,
2683*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_ape_mbist_war,
2684*4882a593Smuzhiyun 	},
2685*4882a593Smuzhiyun 	[TEGRA_POWERGATE_VE2] = {
2686*4882a593Smuzhiyun 		.handle_lvl2_ovr = tegra210_generic_mbist_war,
2687*4882a593Smuzhiyun 		.lvl2_offset = LVL2_CLK_GATE_OVRD,
2688*4882a593Smuzhiyun 		.lvl2_mask = BIT(22),
2689*4882a593Smuzhiyun 	},
2690*4882a593Smuzhiyun };
2691*4882a593Smuzhiyun 
tegra210_clk_handle_mbist_war(unsigned int id)2692*4882a593Smuzhiyun int tegra210_clk_handle_mbist_war(unsigned int id)
2693*4882a593Smuzhiyun {
2694*4882a593Smuzhiyun 	int err;
2695*4882a593Smuzhiyun 	struct tegra210_domain_mbist_war *mbist_war;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 	if (id >= ARRAY_SIZE(tegra210_pg_mbist_war)) {
2698*4882a593Smuzhiyun 		WARN(1, "unknown domain id in MBIST WAR handler\n");
2699*4882a593Smuzhiyun 		return -EINVAL;
2700*4882a593Smuzhiyun 	}
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 	mbist_war = &tegra210_pg_mbist_war[id];
2703*4882a593Smuzhiyun 	if (!mbist_war->handle_lvl2_ovr)
2704*4882a593Smuzhiyun 		return 0;
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	if (mbist_war->num_clks && !mbist_war->clks)
2707*4882a593Smuzhiyun 		return -ENODEV;
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun 	err = clk_bulk_prepare_enable(mbist_war->num_clks, mbist_war->clks);
2710*4882a593Smuzhiyun 	if (err < 0)
2711*4882a593Smuzhiyun 		return err;
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 	mutex_lock(&lvl2_ovr_lock);
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	mbist_war->handle_lvl2_ovr(mbist_war);
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun 	mutex_unlock(&lvl2_ovr_lock);
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(mbist_war->num_clks, mbist_war->clks);
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun 	return 0;
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun 
tegra210_put_utmipll_in_iddq(void)2724*4882a593Smuzhiyun void tegra210_put_utmipll_in_iddq(void)
2725*4882a593Smuzhiyun {
2726*4882a593Smuzhiyun 	u32 reg;
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun 	if (reg & UTMIPLL_HW_PWRDN_CFG0_UTMIPLL_LOCK) {
2731*4882a593Smuzhiyun 		pr_err("trying to assert IDDQ while UTMIPLL is locked\n");
2732*4882a593Smuzhiyun 		return;
2733*4882a593Smuzhiyun 	}
2734*4882a593Smuzhiyun 
2735*4882a593Smuzhiyun 	reg |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
2736*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_put_utmipll_in_iddq);
2739*4882a593Smuzhiyun 
tegra210_put_utmipll_out_iddq(void)2740*4882a593Smuzhiyun void tegra210_put_utmipll_out_iddq(void)
2741*4882a593Smuzhiyun {
2742*4882a593Smuzhiyun 	u32 reg;
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
2745*4882a593Smuzhiyun 	reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
2746*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
2747*4882a593Smuzhiyun }
2748*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra210_put_utmipll_out_iddq);
2749*4882a593Smuzhiyun 
tegra210_utmi_param_configure(void)2750*4882a593Smuzhiyun static void tegra210_utmi_param_configure(void)
2751*4882a593Smuzhiyun {
2752*4882a593Smuzhiyun 	u32 reg;
2753*4882a593Smuzhiyun 	int i;
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
2756*4882a593Smuzhiyun 		if (osc_freq == utmi_parameters[i].osc_frequency)
2757*4882a593Smuzhiyun 			break;
2758*4882a593Smuzhiyun 	}
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	if (i >= ARRAY_SIZE(utmi_parameters)) {
2761*4882a593Smuzhiyun 		pr_err("%s: Unexpected oscillator freq %lu\n", __func__,
2762*4882a593Smuzhiyun 			osc_freq);
2763*4882a593Smuzhiyun 		return;
2764*4882a593Smuzhiyun 	}
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
2767*4882a593Smuzhiyun 	reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
2768*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	udelay(10);
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIP_PLL_CFG2);
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	/* Program UTMIP PLL stable and active counts */
2775*4882a593Smuzhiyun 	/* [FIXME] arclk_rst.h says WRONG! This should be 1ms -> 0x50 Check! */
2776*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
2777*4882a593Smuzhiyun 	reg |= UTMIP_PLL_CFG2_STABLE_COUNT(utmi_parameters[i].stable_count);
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
2780*4882a593Smuzhiyun 	reg |=
2781*4882a593Smuzhiyun 	UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(utmi_parameters[i].active_delay_count);
2782*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIP_PLL_CFG2);
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	/* Program UTMIP PLL delay and oscillator frequency counts */
2785*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
2788*4882a593Smuzhiyun 	reg |=
2789*4882a593Smuzhiyun 	UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(utmi_parameters[i].enable_delay_count);
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
2792*4882a593Smuzhiyun 	reg |=
2793*4882a593Smuzhiyun 	UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(utmi_parameters[i].xtal_freq_count);
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	reg |= UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
2796*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	/* Remove power downs from UTMIP PLL control bits */
2799*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
2800*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
2801*4882a593Smuzhiyun 	reg |= UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
2802*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
2803*4882a593Smuzhiyun 
2804*4882a593Smuzhiyun 	udelay(20);
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun 	/* Enable samplers for SNPS, XUSB_HOST, XUSB_DEV */
2807*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIP_PLL_CFG2);
2808*4882a593Smuzhiyun 	reg |= UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERUP;
2809*4882a593Smuzhiyun 	reg |= UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERUP;
2810*4882a593Smuzhiyun 	reg |= UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERUP;
2811*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
2812*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
2813*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERDOWN;
2814*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIP_PLL_CFG2);
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 	/* Setup HW control of UTMIPLL */
2817*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
2818*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
2819*4882a593Smuzhiyun 	reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
2820*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
2823*4882a593Smuzhiyun 	reg |= UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET;
2824*4882a593Smuzhiyun 	reg &= ~UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL;
2825*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun 	udelay(1);
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + XUSB_PLL_CFG0);
2830*4882a593Smuzhiyun 	reg &= ~XUSB_PLL_CFG0_UTMIPLL_LOCK_DLY;
2831*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + XUSB_PLL_CFG0);
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	udelay(1);
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 	/* Enable HW control UTMIPLL */
2836*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
2837*4882a593Smuzhiyun 	reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE;
2838*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun 
tegra210_enable_pllu(void)2841*4882a593Smuzhiyun static int tegra210_enable_pllu(void)
2842*4882a593Smuzhiyun {
2843*4882a593Smuzhiyun 	struct tegra_clk_pll_freq_table *fentry;
2844*4882a593Smuzhiyun 	struct tegra_clk_pll pllu;
2845*4882a593Smuzhiyun 	u32 reg;
2846*4882a593Smuzhiyun 	int ret;
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun 	for (fentry = pll_u_freq_table; fentry->input_rate; fentry++) {
2849*4882a593Smuzhiyun 		if (fentry->input_rate == pll_ref_freq)
2850*4882a593Smuzhiyun 			break;
2851*4882a593Smuzhiyun 	}
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun 	if (!fentry->input_rate) {
2854*4882a593Smuzhiyun 		pr_err("Unknown PLL_U reference frequency %lu\n", pll_ref_freq);
2855*4882a593Smuzhiyun 		return -EINVAL;
2856*4882a593Smuzhiyun 	}
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun 	/* clear IDDQ bit */
2859*4882a593Smuzhiyun 	pllu.params = &pll_u_vco_params;
2860*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + pllu.params->ext_misc_reg[0]);
2861*4882a593Smuzhiyun 	reg &= ~BIT(pllu.params->iddq_bit_idx);
2862*4882a593Smuzhiyun 	writel_relaxed(reg, clk_base + pllu.params->ext_misc_reg[0]);
2863*4882a593Smuzhiyun 	fence_udelay(5, clk_base);
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + PLLU_BASE);
2866*4882a593Smuzhiyun 	reg &= ~GENMASK(20, 0);
2867*4882a593Smuzhiyun 	reg |= fentry->m;
2868*4882a593Smuzhiyun 	reg |= fentry->n << 8;
2869*4882a593Smuzhiyun 	reg |= fentry->p << 16;
2870*4882a593Smuzhiyun 	writel(reg, clk_base + PLLU_BASE);
2871*4882a593Smuzhiyun 	fence_udelay(1, clk_base);
2872*4882a593Smuzhiyun 	reg |= PLL_ENABLE;
2873*4882a593Smuzhiyun 	writel(reg, clk_base + PLLU_BASE);
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun 	/*
2876*4882a593Smuzhiyun 	 * During clocks resume, same PLLU init and enable sequence get
2877*4882a593Smuzhiyun 	 * executed. So, readx_poll_timeout_atomic can't be used here as it
2878*4882a593Smuzhiyun 	 * uses ktime_get() and timekeeping resume doesn't happen by that
2879*4882a593Smuzhiyun 	 * time. So, using tegra210_wait_for_mask for PLL LOCK.
2880*4882a593Smuzhiyun 	 */
2881*4882a593Smuzhiyun 	ret = tegra210_wait_for_mask(&pllu, PLLU_BASE, PLL_BASE_LOCK);
2882*4882a593Smuzhiyun 	if (ret) {
2883*4882a593Smuzhiyun 		pr_err("Timed out waiting for PLL_U to lock\n");
2884*4882a593Smuzhiyun 		return -ETIMEDOUT;
2885*4882a593Smuzhiyun 	}
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	return 0;
2888*4882a593Smuzhiyun }
2889*4882a593Smuzhiyun 
tegra210_init_pllu(void)2890*4882a593Smuzhiyun static int tegra210_init_pllu(void)
2891*4882a593Smuzhiyun {
2892*4882a593Smuzhiyun 	u32 reg;
2893*4882a593Smuzhiyun 	int err;
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun 	tegra210_pllu_set_defaults(&pll_u_vco_params);
2896*4882a593Smuzhiyun 	/* skip initialization when pllu is in hw controlled mode */
2897*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + PLLU_BASE);
2898*4882a593Smuzhiyun 	if (reg & PLLU_BASE_OVERRIDE) {
2899*4882a593Smuzhiyun 		if (!(reg & PLL_ENABLE)) {
2900*4882a593Smuzhiyun 			err = tegra210_enable_pllu();
2901*4882a593Smuzhiyun 			if (err < 0) {
2902*4882a593Smuzhiyun 				WARN_ON(1);
2903*4882a593Smuzhiyun 				return err;
2904*4882a593Smuzhiyun 			}
2905*4882a593Smuzhiyun 		}
2906*4882a593Smuzhiyun 		/* enable hw controlled mode */
2907*4882a593Smuzhiyun 		reg = readl_relaxed(clk_base + PLLU_BASE);
2908*4882a593Smuzhiyun 		reg &= ~PLLU_BASE_OVERRIDE;
2909*4882a593Smuzhiyun 		writel(reg, clk_base + PLLU_BASE);
2910*4882a593Smuzhiyun 
2911*4882a593Smuzhiyun 		reg = readl_relaxed(clk_base + PLLU_HW_PWRDN_CFG0);
2912*4882a593Smuzhiyun 		reg |= PLLU_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE |
2913*4882a593Smuzhiyun 		       PLLU_HW_PWRDN_CFG0_USE_SWITCH_DETECT |
2914*4882a593Smuzhiyun 		       PLLU_HW_PWRDN_CFG0_USE_LOCKDET;
2915*4882a593Smuzhiyun 		reg &= ~(PLLU_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL |
2916*4882a593Smuzhiyun 			PLLU_HW_PWRDN_CFG0_CLK_SWITCH_SWCTL);
2917*4882a593Smuzhiyun 		writel_relaxed(reg, clk_base + PLLU_HW_PWRDN_CFG0);
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 		reg = readl_relaxed(clk_base + XUSB_PLL_CFG0);
2920*4882a593Smuzhiyun 		reg &= ~XUSB_PLL_CFG0_PLLU_LOCK_DLY_MASK;
2921*4882a593Smuzhiyun 		writel_relaxed(reg, clk_base + XUSB_PLL_CFG0);
2922*4882a593Smuzhiyun 		fence_udelay(1, clk_base);
2923*4882a593Smuzhiyun 
2924*4882a593Smuzhiyun 		reg = readl_relaxed(clk_base + PLLU_HW_PWRDN_CFG0);
2925*4882a593Smuzhiyun 		reg |= PLLU_HW_PWRDN_CFG0_SEQ_ENABLE;
2926*4882a593Smuzhiyun 		writel_relaxed(reg, clk_base + PLLU_HW_PWRDN_CFG0);
2927*4882a593Smuzhiyun 		fence_udelay(1, clk_base);
2928*4882a593Smuzhiyun 
2929*4882a593Smuzhiyun 		reg = readl_relaxed(clk_base + PLLU_BASE);
2930*4882a593Smuzhiyun 		reg &= ~PLLU_BASE_CLKENABLE_USB;
2931*4882a593Smuzhiyun 		writel_relaxed(reg, clk_base + PLLU_BASE);
2932*4882a593Smuzhiyun 	}
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	/* enable UTMIPLL hw control if not yet done by the bootloader */
2935*4882a593Smuzhiyun 	reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
2936*4882a593Smuzhiyun 	if (!(reg & UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE))
2937*4882a593Smuzhiyun 		tegra210_utmi_param_configure();
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun 	return 0;
2940*4882a593Smuzhiyun }
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun /*
2943*4882a593Smuzhiyun  * The SOR hardware blocks are driven by two clocks: a module clock that is
2944*4882a593Smuzhiyun  * used to access registers and a pixel clock that is sourced from the same
2945*4882a593Smuzhiyun  * pixel clock that also drives the head attached to the SOR. The module
2946*4882a593Smuzhiyun  * clock is typically called sorX (with X being the SOR instance) and the
2947*4882a593Smuzhiyun  * pixel clock is called sorX_out. The source for the SOR pixel clock is
2948*4882a593Smuzhiyun  * referred to as the "parent" clock.
2949*4882a593Smuzhiyun  *
2950*4882a593Smuzhiyun  * On Tegra186 and newer, clocks are provided by the BPMP. Unfortunately the
2951*4882a593Smuzhiyun  * BPMP implementation for the SOR clocks doesn't exactly match the above in
2952*4882a593Smuzhiyun  * some aspects. For example, the SOR module is really clocked by the pad or
2953*4882a593Smuzhiyun  * sor_safe clocks, but BPMP models the sorX clock as being sourced by the
2954*4882a593Smuzhiyun  * pixel clocks. Conversely the sorX_out clock is sourced by the sor_safe or
2955*4882a593Smuzhiyun  * pad clocks on BPMP.
2956*4882a593Smuzhiyun  *
2957*4882a593Smuzhiyun  * In order to allow the display driver to deal with all SoC generations in
2958*4882a593Smuzhiyun  * a unified way, implement the BPMP semantics in this driver.
2959*4882a593Smuzhiyun  */
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun static const char * const sor0_parents[] = {
2962*4882a593Smuzhiyun 	"pll_d_out0",
2963*4882a593Smuzhiyun };
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun static const char * const sor0_out_parents[] = {
2966*4882a593Smuzhiyun 	"sor_safe", "sor0_pad_clkout",
2967*4882a593Smuzhiyun };
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun static const char * const sor1_parents[] = {
2970*4882a593Smuzhiyun 	"pll_p", "pll_d_out0", "pll_d2_out0", "clk_m",
2971*4882a593Smuzhiyun };
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun static u32 sor1_parents_idx[] = { 0, 2, 5, 6 };
2974*4882a593Smuzhiyun 
2975*4882a593Smuzhiyun static const struct clk_div_table mc_div_table_tegra210[] = {
2976*4882a593Smuzhiyun 	{ .val = 0, .div = 2 },
2977*4882a593Smuzhiyun 	{ .val = 1, .div = 4 },
2978*4882a593Smuzhiyun 	{ .val = 2, .div = 1 },
2979*4882a593Smuzhiyun 	{ .val = 3, .div = 2 },
2980*4882a593Smuzhiyun 	{ .val = 0, .div = 0 },
2981*4882a593Smuzhiyun };
2982*4882a593Smuzhiyun 
tegra210_clk_register_mc(const char * name,const char * parent_name)2983*4882a593Smuzhiyun static void tegra210_clk_register_mc(const char *name,
2984*4882a593Smuzhiyun 				     const char *parent_name)
2985*4882a593Smuzhiyun {
2986*4882a593Smuzhiyun 	struct clk *clk;
2987*4882a593Smuzhiyun 
2988*4882a593Smuzhiyun 	clk = clk_register_divider_table(NULL, name, parent_name,
2989*4882a593Smuzhiyun 					 CLK_IS_CRITICAL,
2990*4882a593Smuzhiyun 					 clk_base + CLK_SOURCE_EMC,
2991*4882a593Smuzhiyun 					 15, 2, CLK_DIVIDER_READ_ONLY,
2992*4882a593Smuzhiyun 					 mc_div_table_tegra210, &emc_lock);
2993*4882a593Smuzhiyun 	clks[TEGRA210_CLK_MC] = clk;
2994*4882a593Smuzhiyun }
2995*4882a593Smuzhiyun 
2996*4882a593Smuzhiyun static const char * const sor1_out_parents[] = {
2997*4882a593Smuzhiyun 	/*
2998*4882a593Smuzhiyun 	 * Bit 0 of the mux selects sor1_pad_clkout, irrespective of bit 1, so
2999*4882a593Smuzhiyun 	 * the sor1_pad_clkout parent appears twice in the list below. This is
3000*4882a593Smuzhiyun 	 * merely to support clk_get_parent() if firmware happened to set
3001*4882a593Smuzhiyun 	 * these bits to 0b11. While not an invalid setting, code should
3002*4882a593Smuzhiyun 	 * always set the bits to 0b01 to select sor1_pad_clkout.
3003*4882a593Smuzhiyun 	 */
3004*4882a593Smuzhiyun 	"sor_safe", "sor1_pad_clkout", "sor1_out", "sor1_pad_clkout",
3005*4882a593Smuzhiyun };
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun static struct tegra_periph_init_data tegra210_periph[] = {
3008*4882a593Smuzhiyun 	/*
3009*4882a593Smuzhiyun 	 * On Tegra210, the sor0 clock doesn't have a mux it bitfield 31:29,
3010*4882a593Smuzhiyun 	 * but it is hardwired to the pll_d_out0 clock.
3011*4882a593Smuzhiyun 	 */
3012*4882a593Smuzhiyun 	TEGRA_INIT_DATA_TABLE("sor0", NULL, NULL, sor0_parents,
3013*4882a593Smuzhiyun 			      CLK_SOURCE_SOR0, 29, 0x0, 0, 0, 0, 0,
3014*4882a593Smuzhiyun 			      0, 182, 0, tegra_clk_sor0, NULL, 0,
3015*4882a593Smuzhiyun 			      &sor0_lock),
3016*4882a593Smuzhiyun 	TEGRA_INIT_DATA_TABLE("sor0_out", NULL, NULL, sor0_out_parents,
3017*4882a593Smuzhiyun 			      CLK_SOURCE_SOR0, 14, 0x1, 0, 0, 0, 0,
3018*4882a593Smuzhiyun 			      0, 0, TEGRA_PERIPH_NO_GATE, tegra_clk_sor0_out,
3019*4882a593Smuzhiyun 			      NULL, 0, &sor0_lock),
3020*4882a593Smuzhiyun 	TEGRA_INIT_DATA_TABLE("sor1", NULL, NULL, sor1_parents,
3021*4882a593Smuzhiyun 			      CLK_SOURCE_SOR1, 29, 0x7, 0, 0, 8, 1,
3022*4882a593Smuzhiyun 			      TEGRA_DIVIDER_ROUND_UP, 183, 0,
3023*4882a593Smuzhiyun 			      tegra_clk_sor1, sor1_parents_idx, 0,
3024*4882a593Smuzhiyun 			      &sor1_lock),
3025*4882a593Smuzhiyun 	TEGRA_INIT_DATA_TABLE("sor1_out", NULL, NULL, sor1_out_parents,
3026*4882a593Smuzhiyun 			      CLK_SOURCE_SOR1, 14, 0x3, 0, 0, 0, 0,
3027*4882a593Smuzhiyun 			      0, 0, TEGRA_PERIPH_NO_GATE,
3028*4882a593Smuzhiyun 			      tegra_clk_sor1_out, NULL, 0, &sor1_lock),
3029*4882a593Smuzhiyun };
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun static const char * const la_parents[] = {
3032*4882a593Smuzhiyun 	"pll_p", "pll_c2", "pll_c", "pll_c3", "pll_re_out1", "pll_a1", "clk_m", "pll_c4_out0"
3033*4882a593Smuzhiyun };
3034*4882a593Smuzhiyun 
3035*4882a593Smuzhiyun static struct tegra_clk_periph tegra210_la =
3036*4882a593Smuzhiyun 	TEGRA_CLK_PERIPH(29, 7, 9, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, 76, 0, NULL, NULL);
3037*4882a593Smuzhiyun 
tegra210_periph_clk_init(struct device_node * np,void __iomem * clk_base,void __iomem * pmc_base)3038*4882a593Smuzhiyun static __init void tegra210_periph_clk_init(struct device_node *np,
3039*4882a593Smuzhiyun 					    void __iomem *clk_base,
3040*4882a593Smuzhiyun 					    void __iomem *pmc_base)
3041*4882a593Smuzhiyun {
3042*4882a593Smuzhiyun 	struct clk *clk;
3043*4882a593Smuzhiyun 	unsigned int i;
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	/* xusb_ss_div2 */
3046*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "xusb_ss_div2", "xusb_ss_src", 0,
3047*4882a593Smuzhiyun 					1, 2);
3048*4882a593Smuzhiyun 	clks[TEGRA210_CLK_XUSB_SS_DIV2] = clk;
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_fixed("sor_safe", "pll_p", 0, clk_base,
3051*4882a593Smuzhiyun 					      1, 17, 222);
3052*4882a593Smuzhiyun 	clks[TEGRA210_CLK_SOR_SAFE] = clk;
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_fixed("dpaux", "sor_safe", 0, clk_base,
3055*4882a593Smuzhiyun 					      1, 17, 181);
3056*4882a593Smuzhiyun 	clks[TEGRA210_CLK_DPAUX] = clk;
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_fixed("dpaux1", "sor_safe", 0, clk_base,
3059*4882a593Smuzhiyun 					      1, 17, 207);
3060*4882a593Smuzhiyun 	clks[TEGRA210_CLK_DPAUX1] = clk;
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	/* pll_d_dsi_out */
3063*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "pll_d_dsi_out", "pll_d_out0", 0,
3064*4882a593Smuzhiyun 				clk_base + PLLD_MISC0, 21, 0, &pll_d_lock);
3065*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_D_DSI_OUT] = clk;
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	/* dsia */
3068*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("dsia", "pll_d_dsi_out", 0,
3069*4882a593Smuzhiyun 					     clk_base, 0, 48,
3070*4882a593Smuzhiyun 					     periph_clk_enb_refcnt);
3071*4882a593Smuzhiyun 	clks[TEGRA210_CLK_DSIA] = clk;
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	/* dsib */
3074*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("dsib", "pll_d_dsi_out", 0,
3075*4882a593Smuzhiyun 					     clk_base, 0, 82,
3076*4882a593Smuzhiyun 					     periph_clk_enb_refcnt);
3077*4882a593Smuzhiyun 	clks[TEGRA210_CLK_DSIB] = clk;
3078*4882a593Smuzhiyun 
3079*4882a593Smuzhiyun 	/* csi_tpg */
3080*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "csi_tpg", "pll_d",
3081*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, clk_base + PLLD_BASE,
3082*4882a593Smuzhiyun 				23, 0, &pll_d_lock);
3083*4882a593Smuzhiyun 	clk_register_clkdev(clk, "csi_tpg", NULL);
3084*4882a593Smuzhiyun 	clks[TEGRA210_CLK_CSI_TPG] = clk;
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 	/* la */
3087*4882a593Smuzhiyun 	clk = tegra_clk_register_periph("la", la_parents,
3088*4882a593Smuzhiyun 			ARRAY_SIZE(la_parents), &tegra210_la, clk_base,
3089*4882a593Smuzhiyun 			CLK_SOURCE_LA, 0);
3090*4882a593Smuzhiyun 	clks[TEGRA210_CLK_LA] = clk;
3091*4882a593Smuzhiyun 
3092*4882a593Smuzhiyun 	/* cml0 */
3093*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "cml0", "pll_e", 0, clk_base + PLLE_AUX,
3094*4882a593Smuzhiyun 				0, 0, &pll_e_lock);
3095*4882a593Smuzhiyun 	clk_register_clkdev(clk, "cml0", NULL);
3096*4882a593Smuzhiyun 	clks[TEGRA210_CLK_CML0] = clk;
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 	/* cml1 */
3099*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "cml1", "pll_e", 0, clk_base + PLLE_AUX,
3100*4882a593Smuzhiyun 				1, 0, &pll_e_lock);
3101*4882a593Smuzhiyun 	clk_register_clkdev(clk, "cml1", NULL);
3102*4882a593Smuzhiyun 	clks[TEGRA210_CLK_CML1] = clk;
3103*4882a593Smuzhiyun 
3104*4882a593Smuzhiyun 	clk = tegra_clk_register_super_clk("aclk", aclk_parents,
3105*4882a593Smuzhiyun 				ARRAY_SIZE(aclk_parents), 0, clk_base + 0x6e0,
3106*4882a593Smuzhiyun 				0, NULL);
3107*4882a593Smuzhiyun 	clks[TEGRA210_CLK_ACLK] = clk;
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	clk = tegra_clk_register_sdmmc_mux_div("sdmmc2", clk_base,
3110*4882a593Smuzhiyun 					    CLK_SOURCE_SDMMC2, 9,
3111*4882a593Smuzhiyun 					    TEGRA_DIVIDER_ROUND_UP, 0, NULL);
3112*4882a593Smuzhiyun 	clks[TEGRA210_CLK_SDMMC2] = clk;
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 	clk = tegra_clk_register_sdmmc_mux_div("sdmmc4", clk_base,
3115*4882a593Smuzhiyun 					    CLK_SOURCE_SDMMC4, 15,
3116*4882a593Smuzhiyun 					    TEGRA_DIVIDER_ROUND_UP, 0, NULL);
3117*4882a593Smuzhiyun 	clks[TEGRA210_CLK_SDMMC4] = clk;
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tegra210_periph); i++) {
3120*4882a593Smuzhiyun 		struct tegra_periph_init_data *init = &tegra210_periph[i];
3121*4882a593Smuzhiyun 		struct clk **clkp;
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 		clkp = tegra_lookup_dt_id(init->clk_id, tegra210_clks);
3124*4882a593Smuzhiyun 		if (!clkp) {
3125*4882a593Smuzhiyun 			pr_warn("clock %u not found\n", init->clk_id);
3126*4882a593Smuzhiyun 			continue;
3127*4882a593Smuzhiyun 		}
3128*4882a593Smuzhiyun 
3129*4882a593Smuzhiyun 		clk = tegra_clk_register_periph_data(clk_base, init);
3130*4882a593Smuzhiyun 		*clkp = clk;
3131*4882a593Smuzhiyun 	}
3132*4882a593Smuzhiyun 
3133*4882a593Smuzhiyun 	tegra_periph_clk_init(clk_base, pmc_base, tegra210_clks, &pll_p_params);
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 	/* emc */
3136*4882a593Smuzhiyun 	clk = tegra210_clk_register_emc(np, clk_base);
3137*4882a593Smuzhiyun 	clks[TEGRA210_CLK_EMC] = clk;
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	/* mc */
3140*4882a593Smuzhiyun 	tegra210_clk_register_mc("mc", "emc");
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun 
tegra210_pll_init(void __iomem * clk_base,void __iomem * pmc)3143*4882a593Smuzhiyun static void __init tegra210_pll_init(void __iomem *clk_base,
3144*4882a593Smuzhiyun 				     void __iomem *pmc)
3145*4882a593Smuzhiyun {
3146*4882a593Smuzhiyun 	struct clk *clk;
3147*4882a593Smuzhiyun 
3148*4882a593Smuzhiyun 	/* PLLC */
3149*4882a593Smuzhiyun 	clk = tegra_clk_register_pllc_tegra210("pll_c", "pll_ref", clk_base,
3150*4882a593Smuzhiyun 			pmc, 0, &pll_c_params, NULL);
3151*4882a593Smuzhiyun 	if (!WARN_ON(IS_ERR(clk)))
3152*4882a593Smuzhiyun 		clk_register_clkdev(clk, "pll_c", NULL);
3153*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C] = clk;
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun 	/* PLLC_OUT1 */
3156*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
3157*4882a593Smuzhiyun 			clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
3158*4882a593Smuzhiyun 			8, 8, 1, NULL);
3159*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
3160*4882a593Smuzhiyun 				clk_base + PLLC_OUT, 1, 0,
3161*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 0, NULL);
3162*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c_out1", NULL);
3163*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C_OUT1] = clk;
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	/* PLLC_UD */
3166*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_c_ud", "pll_c",
3167*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 1);
3168*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c_ud", NULL);
3169*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C_UD] = clk;
3170*4882a593Smuzhiyun 
3171*4882a593Smuzhiyun 	/* PLLC2 */
3172*4882a593Smuzhiyun 	clk = tegra_clk_register_pllc_tegra210("pll_c2", "pll_ref", clk_base,
3173*4882a593Smuzhiyun 			     pmc, 0, &pll_c2_params, NULL);
3174*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c2", NULL);
3175*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C2] = clk;
3176*4882a593Smuzhiyun 
3177*4882a593Smuzhiyun 	/* PLLC3 */
3178*4882a593Smuzhiyun 	clk = tegra_clk_register_pllc_tegra210("pll_c3", "pll_ref", clk_base,
3179*4882a593Smuzhiyun 			     pmc, 0, &pll_c3_params, NULL);
3180*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c3", NULL);
3181*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C3] = clk;
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun 	/* PLLM */
3184*4882a593Smuzhiyun 	clk = tegra_clk_register_pllm("pll_m", "osc", clk_base, pmc,
3185*4882a593Smuzhiyun 			     CLK_SET_RATE_GATE, &pll_m_params, NULL);
3186*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_m", NULL);
3187*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_M] = clk;
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 	/* PLLMB */
3190*4882a593Smuzhiyun 	clk = tegra_clk_register_pllmb("pll_mb", "osc", clk_base, pmc,
3191*4882a593Smuzhiyun 			     CLK_SET_RATE_GATE, &pll_mb_params, NULL);
3192*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_mb", NULL);
3193*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_MB] = clk;
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun 	/* PLLM_UD */
3196*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m",
3197*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 1);
3198*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_m_ud", NULL);
3199*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_M_UD] = clk;
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 	/* PLLMB_UD */
3202*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_mb_ud", "pll_mb",
3203*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 1);
3204*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_mb_ud", NULL);
3205*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_MB_UD] = clk;
3206*4882a593Smuzhiyun 
3207*4882a593Smuzhiyun 	/* PLLP_UD */
3208*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_p_ud", "pll_p",
3209*4882a593Smuzhiyun 					0, 1, 1);
3210*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_P_UD] = clk;
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 	/* PLLU_VCO */
3213*4882a593Smuzhiyun 	if (!tegra210_init_pllu()) {
3214*4882a593Smuzhiyun 		clk = clk_register_fixed_rate(NULL, "pll_u_vco", "pll_ref", 0,
3215*4882a593Smuzhiyun 					      480*1000*1000);
3216*4882a593Smuzhiyun 		clk_register_clkdev(clk, "pll_u_vco", NULL);
3217*4882a593Smuzhiyun 		clks[TEGRA210_CLK_PLL_U] = clk;
3218*4882a593Smuzhiyun 	}
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 	/* PLLU_OUT */
3221*4882a593Smuzhiyun 	clk = clk_register_divider_table(NULL, "pll_u_out", "pll_u_vco", 0,
3222*4882a593Smuzhiyun 					 clk_base + PLLU_BASE, 16, 4, 0,
3223*4882a593Smuzhiyun 					 pll_vco_post_div_table, NULL);
3224*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_out", NULL);
3225*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_U_OUT] = clk;
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun 	/* PLLU_OUT1 */
3228*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_u_out1_div", "pll_u_out",
3229*4882a593Smuzhiyun 				clk_base + PLLU_OUTA, 0,
3230*4882a593Smuzhiyun 				TEGRA_DIVIDER_ROUND_UP,
3231*4882a593Smuzhiyun 				8, 8, 1, &pll_u_lock);
3232*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_u_out1", "pll_u_out1_div",
3233*4882a593Smuzhiyun 				clk_base + PLLU_OUTA, 1, 0,
3234*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 0, &pll_u_lock);
3235*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_out1", NULL);
3236*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_U_OUT1] = clk;
3237*4882a593Smuzhiyun 
3238*4882a593Smuzhiyun 	/* PLLU_OUT2 */
3239*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_u_out2_div", "pll_u_out",
3240*4882a593Smuzhiyun 				clk_base + PLLU_OUTA, 0,
3241*4882a593Smuzhiyun 				TEGRA_DIVIDER_ROUND_UP,
3242*4882a593Smuzhiyun 				24, 8, 1, &pll_u_lock);
3243*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_u_out2", "pll_u_out2_div",
3244*4882a593Smuzhiyun 				clk_base + PLLU_OUTA, 17, 16,
3245*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 0, &pll_u_lock);
3246*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_out2", NULL);
3247*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_U_OUT2] = clk;
3248*4882a593Smuzhiyun 
3249*4882a593Smuzhiyun 	/* PLLU_480M */
3250*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "pll_u_480M", "pll_u_vco",
3251*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
3252*4882a593Smuzhiyun 				22, 0, &pll_u_lock);
3253*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_480M", NULL);
3254*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_U_480M] = clk;
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun 	/* PLLU_60M */
3257*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "pll_u_60M", "pll_u_out2",
3258*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
3259*4882a593Smuzhiyun 				23, 0, &pll_u_lock);
3260*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_60M", NULL);
3261*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_U_60M] = clk;
3262*4882a593Smuzhiyun 
3263*4882a593Smuzhiyun 	/* PLLU_48M */
3264*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "pll_u_48M", "pll_u_out1",
3265*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
3266*4882a593Smuzhiyun 				25, 0, &pll_u_lock);
3267*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_48M", NULL);
3268*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_U_48M] = clk;
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 	/* PLLD */
3271*4882a593Smuzhiyun 	clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0,
3272*4882a593Smuzhiyun 			    &pll_d_params, &pll_d_lock);
3273*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_d", NULL);
3274*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_D] = clk;
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	/* PLLD_OUT0 */
3277*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
3278*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 2);
3279*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_d_out0", NULL);
3280*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_D_OUT0] = clk;
3281*4882a593Smuzhiyun 
3282*4882a593Smuzhiyun 	/* PLLRE */
3283*4882a593Smuzhiyun 	clk = tegra_clk_register_pllre_tegra210("pll_re_vco", "pll_ref",
3284*4882a593Smuzhiyun 						clk_base, pmc, 0,
3285*4882a593Smuzhiyun 						&pll_re_vco_params,
3286*4882a593Smuzhiyun 						&pll_re_lock, pll_ref_freq);
3287*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_re_vco", NULL);
3288*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_RE_VCO] = clk;
3289*4882a593Smuzhiyun 
3290*4882a593Smuzhiyun 	clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0,
3291*4882a593Smuzhiyun 					 clk_base + PLLRE_BASE, 16, 5, 0,
3292*4882a593Smuzhiyun 					 pll_vco_post_div_table, &pll_re_lock);
3293*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_re_out", NULL);
3294*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_RE_OUT] = clk;
3295*4882a593Smuzhiyun 
3296*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_re_out1_div", "pll_re_vco",
3297*4882a593Smuzhiyun 					 clk_base + PLLRE_OUT1, 0,
3298*4882a593Smuzhiyun 					 TEGRA_DIVIDER_ROUND_UP,
3299*4882a593Smuzhiyun 					 8, 8, 1, NULL);
3300*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_re_out1", "pll_re_out1_div",
3301*4882a593Smuzhiyun 					 clk_base + PLLRE_OUT1, 1, 0,
3302*4882a593Smuzhiyun 					 CLK_SET_RATE_PARENT, 0, NULL);
3303*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_RE_OUT1] = clk;
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun 	/* PLLE */
3306*4882a593Smuzhiyun 	clk = tegra_clk_register_plle_tegra210("pll_e", "pll_ref",
3307*4882a593Smuzhiyun 				      clk_base, 0, &pll_e_params, NULL);
3308*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_e", NULL);
3309*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_E] = clk;
3310*4882a593Smuzhiyun 
3311*4882a593Smuzhiyun 	/* PLLC4 */
3312*4882a593Smuzhiyun 	clk = tegra_clk_register_pllre("pll_c4_vco", "pll_ref", clk_base, pmc,
3313*4882a593Smuzhiyun 			     0, &pll_c4_vco_params, NULL, pll_ref_freq);
3314*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c4_vco", NULL);
3315*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C4] = clk;
3316*4882a593Smuzhiyun 
3317*4882a593Smuzhiyun 	/* PLLC4_OUT0 */
3318*4882a593Smuzhiyun 	clk = clk_register_divider_table(NULL, "pll_c4_out0", "pll_c4_vco", 0,
3319*4882a593Smuzhiyun 					 clk_base + PLLC4_BASE, 19, 4, 0,
3320*4882a593Smuzhiyun 					 pll_vco_post_div_table, NULL);
3321*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c4_out0", NULL);
3322*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C4_OUT0] = clk;
3323*4882a593Smuzhiyun 
3324*4882a593Smuzhiyun 	/* PLLC4_OUT1 */
3325*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_c4_out1", "pll_c4_vco",
3326*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 3);
3327*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c4_out1", NULL);
3328*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C4_OUT1] = clk;
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun 	/* PLLC4_OUT2 */
3331*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_c4_out2", "pll_c4_vco",
3332*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 5);
3333*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c4_out2", NULL);
3334*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C4_OUT2] = clk;
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	/* PLLC4_OUT3 */
3337*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_c4_out3_div", "pll_c4_out0",
3338*4882a593Smuzhiyun 			clk_base + PLLC4_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
3339*4882a593Smuzhiyun 			8, 8, 1, NULL);
3340*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_c4_out3", "pll_c4_out3_div",
3341*4882a593Smuzhiyun 				clk_base + PLLC4_OUT, 1, 0,
3342*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 0, NULL);
3343*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c4_out3", NULL);
3344*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_C4_OUT3] = clk;
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun 	/* PLLDP */
3347*4882a593Smuzhiyun 	clk = tegra_clk_register_pllss_tegra210("pll_dp", "pll_ref", clk_base,
3348*4882a593Smuzhiyun 					0, &pll_dp_params, NULL);
3349*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_dp", NULL);
3350*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_DP] = clk;
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	/* PLLD2 */
3353*4882a593Smuzhiyun 	clk = tegra_clk_register_pllss_tegra210("pll_d2", "pll_ref", clk_base,
3354*4882a593Smuzhiyun 					0, &pll_d2_params, NULL);
3355*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_d2", NULL);
3356*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_D2] = clk;
3357*4882a593Smuzhiyun 
3358*4882a593Smuzhiyun 	/* PLLD2_OUT0 */
3359*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
3360*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 1);
3361*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_d2_out0", NULL);
3362*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_D2_OUT0] = clk;
3363*4882a593Smuzhiyun 
3364*4882a593Smuzhiyun 	/* PLLP_OUT2 */
3365*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_p_out2", "pll_p",
3366*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 2);
3367*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_p_out2", NULL);
3368*4882a593Smuzhiyun 	clks[TEGRA210_CLK_PLL_P_OUT2] = clk;
3369*4882a593Smuzhiyun 
3370*4882a593Smuzhiyun }
3371*4882a593Smuzhiyun 
3372*4882a593Smuzhiyun /* Tegra210 CPU clock and reset control functions */
tegra210_wait_cpu_in_reset(u32 cpu)3373*4882a593Smuzhiyun static void tegra210_wait_cpu_in_reset(u32 cpu)
3374*4882a593Smuzhiyun {
3375*4882a593Smuzhiyun 	unsigned int reg;
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 	do {
3378*4882a593Smuzhiyun 		reg = readl(clk_base + CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
3379*4882a593Smuzhiyun 		cpu_relax();
3380*4882a593Smuzhiyun 	} while (!(reg & (1 << cpu)));  /* check CPU been reset or not */
3381*4882a593Smuzhiyun }
3382*4882a593Smuzhiyun 
tegra210_disable_cpu_clock(u32 cpu)3383*4882a593Smuzhiyun static void tegra210_disable_cpu_clock(u32 cpu)
3384*4882a593Smuzhiyun {
3385*4882a593Smuzhiyun 	/* flow controller would take care in the power sequence. */
3386*4882a593Smuzhiyun }
3387*4882a593Smuzhiyun 
3388*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
3389*4882a593Smuzhiyun #define car_readl(_base, _off) readl_relaxed(clk_base + (_base) + ((_off) * 4))
3390*4882a593Smuzhiyun #define car_writel(_val, _base, _off) \
3391*4882a593Smuzhiyun 		writel_relaxed(_val, clk_base + (_base) + ((_off) * 4))
3392*4882a593Smuzhiyun 
3393*4882a593Smuzhiyun static u32 spare_reg_ctx, misc_clk_enb_ctx, clk_msk_arm_ctx;
3394*4882a593Smuzhiyun static u32 cpu_softrst_ctx[3];
3395*4882a593Smuzhiyun 
tegra210_clk_suspend(void)3396*4882a593Smuzhiyun static int tegra210_clk_suspend(void)
3397*4882a593Smuzhiyun {
3398*4882a593Smuzhiyun 	unsigned int i;
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun 	clk_save_context();
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	/*
3403*4882a593Smuzhiyun 	 * Save the bootloader configured clock registers SPARE_REG0,
3404*4882a593Smuzhiyun 	 * MISC_CLK_ENB, CLK_MASK_ARM, CPU_SOFTRST_CTRL.
3405*4882a593Smuzhiyun 	 */
3406*4882a593Smuzhiyun 	spare_reg_ctx = readl_relaxed(clk_base + SPARE_REG0);
3407*4882a593Smuzhiyun 	misc_clk_enb_ctx = readl_relaxed(clk_base + MISC_CLK_ENB);
3408*4882a593Smuzhiyun 	clk_msk_arm_ctx = readl_relaxed(clk_base + CLK_MASK_ARM);
3409*4882a593Smuzhiyun 
3410*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cpu_softrst_ctx); i++)
3411*4882a593Smuzhiyun 		cpu_softrst_ctx[i] = car_readl(CPU_SOFTRST_CTRL, i);
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	tegra_clk_periph_suspend();
3414*4882a593Smuzhiyun 	return 0;
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun 
tegra210_clk_resume(void)3417*4882a593Smuzhiyun static void tegra210_clk_resume(void)
3418*4882a593Smuzhiyun {
3419*4882a593Smuzhiyun 	unsigned int i;
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun 	tegra_clk_osc_resume(clk_base);
3422*4882a593Smuzhiyun 
3423*4882a593Smuzhiyun 	/*
3424*4882a593Smuzhiyun 	 * Restore the bootloader configured clock registers SPARE_REG0,
3425*4882a593Smuzhiyun 	 * MISC_CLK_ENB, CLK_MASK_ARM, CPU_SOFTRST_CTRL from saved context.
3426*4882a593Smuzhiyun 	 */
3427*4882a593Smuzhiyun 	writel_relaxed(spare_reg_ctx, clk_base + SPARE_REG0);
3428*4882a593Smuzhiyun 	writel_relaxed(misc_clk_enb_ctx, clk_base + MISC_CLK_ENB);
3429*4882a593Smuzhiyun 	writel_relaxed(clk_msk_arm_ctx, clk_base + CLK_MASK_ARM);
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cpu_softrst_ctx); i++)
3432*4882a593Smuzhiyun 		car_writel(cpu_softrst_ctx[i], CPU_SOFTRST_CTRL, i);
3433*4882a593Smuzhiyun 
3434*4882a593Smuzhiyun 	/*
3435*4882a593Smuzhiyun 	 * Tegra clock programming sequence recommends peripheral clock to
3436*4882a593Smuzhiyun 	 * be enabled prior to changing its clock source and divider to
3437*4882a593Smuzhiyun 	 * prevent glitchless frequency switch.
3438*4882a593Smuzhiyun 	 * So, enable all peripheral clocks before restoring their source
3439*4882a593Smuzhiyun 	 * and dividers.
3440*4882a593Smuzhiyun 	 */
3441*4882a593Smuzhiyun 	writel_relaxed(TEGRA210_CLK_ENB_VLD_MSK_L, clk_base + CLK_OUT_ENB_L);
3442*4882a593Smuzhiyun 	writel_relaxed(TEGRA210_CLK_ENB_VLD_MSK_H, clk_base + CLK_OUT_ENB_H);
3443*4882a593Smuzhiyun 	writel_relaxed(TEGRA210_CLK_ENB_VLD_MSK_U, clk_base + CLK_OUT_ENB_U);
3444*4882a593Smuzhiyun 	writel_relaxed(TEGRA210_CLK_ENB_VLD_MSK_V, clk_base + CLK_OUT_ENB_V);
3445*4882a593Smuzhiyun 	writel_relaxed(TEGRA210_CLK_ENB_VLD_MSK_W, clk_base + CLK_OUT_ENB_W);
3446*4882a593Smuzhiyun 	writel_relaxed(TEGRA210_CLK_ENB_VLD_MSK_X, clk_base + CLK_OUT_ENB_X);
3447*4882a593Smuzhiyun 	writel_relaxed(TEGRA210_CLK_ENB_VLD_MSK_Y, clk_base + CLK_OUT_ENB_Y);
3448*4882a593Smuzhiyun 
3449*4882a593Smuzhiyun 	/* wait for all writes to happen to have all the clocks enabled */
3450*4882a593Smuzhiyun 	fence_udelay(2, clk_base);
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	/* restore PLLs and all peripheral clock rates */
3453*4882a593Smuzhiyun 	tegra210_init_pllu();
3454*4882a593Smuzhiyun 	clk_restore_context();
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun 	/* restore saved context of peripheral clocks and reset state */
3457*4882a593Smuzhiyun 	tegra_clk_periph_resume();
3458*4882a593Smuzhiyun }
3459*4882a593Smuzhiyun 
tegra210_cpu_clock_suspend(void)3460*4882a593Smuzhiyun static void tegra210_cpu_clock_suspend(void)
3461*4882a593Smuzhiyun {
3462*4882a593Smuzhiyun 	/* switch coresite to clk_m, save off original source */
3463*4882a593Smuzhiyun 	tegra210_cpu_clk_sctx.clk_csite_src =
3464*4882a593Smuzhiyun 				readl(clk_base + CLK_SOURCE_CSITE);
3465*4882a593Smuzhiyun 	writel(3 << 30, clk_base + CLK_SOURCE_CSITE);
3466*4882a593Smuzhiyun }
3467*4882a593Smuzhiyun 
tegra210_cpu_clock_resume(void)3468*4882a593Smuzhiyun static void tegra210_cpu_clock_resume(void)
3469*4882a593Smuzhiyun {
3470*4882a593Smuzhiyun 	writel(tegra210_cpu_clk_sctx.clk_csite_src,
3471*4882a593Smuzhiyun 				clk_base + CLK_SOURCE_CSITE);
3472*4882a593Smuzhiyun }
3473*4882a593Smuzhiyun #endif
3474*4882a593Smuzhiyun 
3475*4882a593Smuzhiyun static struct syscore_ops tegra_clk_syscore_ops = {
3476*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
3477*4882a593Smuzhiyun 	.suspend = tegra210_clk_suspend,
3478*4882a593Smuzhiyun 	.resume = tegra210_clk_resume,
3479*4882a593Smuzhiyun #endif
3480*4882a593Smuzhiyun };
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun static struct tegra_cpu_car_ops tegra210_cpu_car_ops = {
3483*4882a593Smuzhiyun 	.wait_for_reset	= tegra210_wait_cpu_in_reset,
3484*4882a593Smuzhiyun 	.disable_clock	= tegra210_disable_cpu_clock,
3485*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
3486*4882a593Smuzhiyun 	.suspend	= tegra210_cpu_clock_suspend,
3487*4882a593Smuzhiyun 	.resume		= tegra210_cpu_clock_resume,
3488*4882a593Smuzhiyun #endif
3489*4882a593Smuzhiyun };
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun static const struct of_device_id pmc_match[] __initconst = {
3492*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra210-pmc" },
3493*4882a593Smuzhiyun 	{ },
3494*4882a593Smuzhiyun };
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun static struct tegra_clk_init_table init_table[] __initdata = {
3497*4882a593Smuzhiyun 	{ TEGRA210_CLK_UARTA, TEGRA210_CLK_PLL_P, 408000000, 0 },
3498*4882a593Smuzhiyun 	{ TEGRA210_CLK_UARTB, TEGRA210_CLK_PLL_P, 408000000, 0 },
3499*4882a593Smuzhiyun 	{ TEGRA210_CLK_UARTC, TEGRA210_CLK_PLL_P, 408000000, 0 },
3500*4882a593Smuzhiyun 	{ TEGRA210_CLK_UARTD, TEGRA210_CLK_PLL_P, 408000000, 0 },
3501*4882a593Smuzhiyun 	{ TEGRA210_CLK_PLL_A, TEGRA210_CLK_CLK_MAX, 564480000, 0 },
3502*4882a593Smuzhiyun 	{ TEGRA210_CLK_PLL_A_OUT0, TEGRA210_CLK_CLK_MAX, 11289600, 0 },
3503*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S0, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
3504*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S1, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
3505*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S2, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
3506*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S3, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
3507*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S4, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
3508*4882a593Smuzhiyun 	{ TEGRA210_CLK_HOST1X, TEGRA210_CLK_PLL_P, 136000000, 1 },
3509*4882a593Smuzhiyun 	{ TEGRA210_CLK_SCLK_MUX, TEGRA210_CLK_PLL_P, 0, 1 },
3510*4882a593Smuzhiyun 	{ TEGRA210_CLK_SCLK, TEGRA210_CLK_CLK_MAX, 102000000, 0 },
3511*4882a593Smuzhiyun 	{ TEGRA210_CLK_DFLL_SOC, TEGRA210_CLK_PLL_P, 51000000, 1 },
3512*4882a593Smuzhiyun 	{ TEGRA210_CLK_DFLL_REF, TEGRA210_CLK_PLL_P, 51000000, 1 },
3513*4882a593Smuzhiyun 	{ TEGRA210_CLK_SBC4, TEGRA210_CLK_PLL_P, 12000000, 1 },
3514*4882a593Smuzhiyun 	{ TEGRA210_CLK_PLL_U_OUT1, TEGRA210_CLK_CLK_MAX, 48000000, 1 },
3515*4882a593Smuzhiyun 	{ TEGRA210_CLK_XUSB_GATE, TEGRA210_CLK_CLK_MAX, 0, 1 },
3516*4882a593Smuzhiyun 	{ TEGRA210_CLK_XUSB_SS_SRC, TEGRA210_CLK_PLL_U_480M, 120000000, 0 },
3517*4882a593Smuzhiyun 	{ TEGRA210_CLK_XUSB_FS_SRC, TEGRA210_CLK_PLL_U_48M, 48000000, 0 },
3518*4882a593Smuzhiyun 	{ TEGRA210_CLK_XUSB_HS_SRC, TEGRA210_CLK_XUSB_SS_SRC, 120000000, 0 },
3519*4882a593Smuzhiyun 	{ TEGRA210_CLK_XUSB_SSP_SRC, TEGRA210_CLK_XUSB_SS_SRC, 120000000, 0 },
3520*4882a593Smuzhiyun 	{ TEGRA210_CLK_XUSB_FALCON_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 204000000, 0 },
3521*4882a593Smuzhiyun 	{ TEGRA210_CLK_XUSB_HOST_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 102000000, 0 },
3522*4882a593Smuzhiyun 	{ TEGRA210_CLK_XUSB_DEV_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 102000000, 0 },
3523*4882a593Smuzhiyun 	{ TEGRA210_CLK_SATA, TEGRA210_CLK_PLL_P, 104000000, 0 },
3524*4882a593Smuzhiyun 	{ TEGRA210_CLK_SATA_OOB, TEGRA210_CLK_PLL_P, 204000000, 0 },
3525*4882a593Smuzhiyun 	{ TEGRA210_CLK_MSELECT, TEGRA210_CLK_CLK_MAX, 0, 1 },
3526*4882a593Smuzhiyun 	{ TEGRA210_CLK_CSITE, TEGRA210_CLK_CLK_MAX, 0, 1 },
3527*4882a593Smuzhiyun 	/* TODO find a way to enable this on-demand */
3528*4882a593Smuzhiyun 	{ TEGRA210_CLK_DBGAPB, TEGRA210_CLK_CLK_MAX, 0, 1 },
3529*4882a593Smuzhiyun 	{ TEGRA210_CLK_TSENSOR, TEGRA210_CLK_CLK_M, 400000, 0 },
3530*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2C1, TEGRA210_CLK_PLL_P, 0, 0 },
3531*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2C2, TEGRA210_CLK_PLL_P, 0, 0 },
3532*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2C3, TEGRA210_CLK_PLL_P, 0, 0 },
3533*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2C4, TEGRA210_CLK_PLL_P, 0, 0 },
3534*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2C5, TEGRA210_CLK_PLL_P, 0, 0 },
3535*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2C6, TEGRA210_CLK_PLL_P, 0, 0 },
3536*4882a593Smuzhiyun 	{ TEGRA210_CLK_PLL_DP, TEGRA210_CLK_CLK_MAX, 270000000, 0 },
3537*4882a593Smuzhiyun 	{ TEGRA210_CLK_SOC_THERM, TEGRA210_CLK_PLL_P, 51000000, 0 },
3538*4882a593Smuzhiyun 	{ TEGRA210_CLK_CCLK_G, TEGRA210_CLK_CLK_MAX, 0, 1 },
3539*4882a593Smuzhiyun 	{ TEGRA210_CLK_PLL_U_OUT2, TEGRA210_CLK_CLK_MAX, 60000000, 1 },
3540*4882a593Smuzhiyun 	{ TEGRA210_CLK_SPDIF_IN_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 },
3541*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S0_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 },
3542*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S1_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 },
3543*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S2_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 },
3544*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S3_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 },
3545*4882a593Smuzhiyun 	{ TEGRA210_CLK_I2S4_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 },
3546*4882a593Smuzhiyun 	{ TEGRA210_CLK_VIMCLK_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 },
3547*4882a593Smuzhiyun 	{ TEGRA210_CLK_HDA, TEGRA210_CLK_PLL_P, 51000000, 0 },
3548*4882a593Smuzhiyun 	{ TEGRA210_CLK_HDA2CODEC_2X, TEGRA210_CLK_PLL_P, 48000000, 0 },
3549*4882a593Smuzhiyun 	/* This MUST be the last entry. */
3550*4882a593Smuzhiyun 	{ TEGRA210_CLK_CLK_MAX, TEGRA210_CLK_CLK_MAX, 0, 0 },
3551*4882a593Smuzhiyun };
3552*4882a593Smuzhiyun 
3553*4882a593Smuzhiyun /**
3554*4882a593Smuzhiyun  * tegra210_clock_apply_init_table - initialize clocks on Tegra210 SoCs
3555*4882a593Smuzhiyun  *
3556*4882a593Smuzhiyun  * Program an initial clock rate and enable or disable clocks needed
3557*4882a593Smuzhiyun  * by the rest of the kernel, for Tegra210 SoCs.  It is intended to be
3558*4882a593Smuzhiyun  * called by assigning a pointer to it to tegra_clk_apply_init_table -
3559*4882a593Smuzhiyun  * this will be called as an arch_initcall.  No return value.
3560*4882a593Smuzhiyun  */
tegra210_clock_apply_init_table(void)3561*4882a593Smuzhiyun static void __init tegra210_clock_apply_init_table(void)
3562*4882a593Smuzhiyun {
3563*4882a593Smuzhiyun 	tegra_init_from_table(init_table, clks, TEGRA210_CLK_CLK_MAX);
3564*4882a593Smuzhiyun }
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun /**
3567*4882a593Smuzhiyun  * tegra210_car_barrier - wait for pending writes to the CAR to complete
3568*4882a593Smuzhiyun  *
3569*4882a593Smuzhiyun  * Wait for any outstanding writes to the CAR MMIO space from this CPU
3570*4882a593Smuzhiyun  * to complete before continuing execution.  No return value.
3571*4882a593Smuzhiyun  */
tegra210_car_barrier(void)3572*4882a593Smuzhiyun static void tegra210_car_barrier(void)
3573*4882a593Smuzhiyun {
3574*4882a593Smuzhiyun 	readl_relaxed(clk_base + RST_DFLL_DVCO);
3575*4882a593Smuzhiyun }
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun /**
3578*4882a593Smuzhiyun  * tegra210_clock_assert_dfll_dvco_reset - assert the DFLL's DVCO reset
3579*4882a593Smuzhiyun  *
3580*4882a593Smuzhiyun  * Assert the reset line of the DFLL's DVCO.  No return value.
3581*4882a593Smuzhiyun  */
tegra210_clock_assert_dfll_dvco_reset(void)3582*4882a593Smuzhiyun static void tegra210_clock_assert_dfll_dvco_reset(void)
3583*4882a593Smuzhiyun {
3584*4882a593Smuzhiyun 	u32 v;
3585*4882a593Smuzhiyun 
3586*4882a593Smuzhiyun 	v = readl_relaxed(clk_base + RST_DFLL_DVCO);
3587*4882a593Smuzhiyun 	v |= (1 << DVFS_DFLL_RESET_SHIFT);
3588*4882a593Smuzhiyun 	writel_relaxed(v, clk_base + RST_DFLL_DVCO);
3589*4882a593Smuzhiyun 	tegra210_car_barrier();
3590*4882a593Smuzhiyun }
3591*4882a593Smuzhiyun 
3592*4882a593Smuzhiyun /**
3593*4882a593Smuzhiyun  * tegra210_clock_deassert_dfll_dvco_reset - deassert the DFLL's DVCO reset
3594*4882a593Smuzhiyun  *
3595*4882a593Smuzhiyun  * Deassert the reset line of the DFLL's DVCO, allowing the DVCO to
3596*4882a593Smuzhiyun  * operate.  No return value.
3597*4882a593Smuzhiyun  */
tegra210_clock_deassert_dfll_dvco_reset(void)3598*4882a593Smuzhiyun static void tegra210_clock_deassert_dfll_dvco_reset(void)
3599*4882a593Smuzhiyun {
3600*4882a593Smuzhiyun 	u32 v;
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 	v = readl_relaxed(clk_base + RST_DFLL_DVCO);
3603*4882a593Smuzhiyun 	v &= ~(1 << DVFS_DFLL_RESET_SHIFT);
3604*4882a593Smuzhiyun 	writel_relaxed(v, clk_base + RST_DFLL_DVCO);
3605*4882a593Smuzhiyun 	tegra210_car_barrier();
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun 
tegra210_reset_assert(unsigned long id)3608*4882a593Smuzhiyun static int tegra210_reset_assert(unsigned long id)
3609*4882a593Smuzhiyun {
3610*4882a593Smuzhiyun 	if (id == TEGRA210_RST_DFLL_DVCO)
3611*4882a593Smuzhiyun 		tegra210_clock_assert_dfll_dvco_reset();
3612*4882a593Smuzhiyun 	else if (id == TEGRA210_RST_ADSP)
3613*4882a593Smuzhiyun 		writel(GENMASK(26, 21) | BIT(7),
3614*4882a593Smuzhiyun 			clk_base + CLK_RST_CONTROLLER_RST_DEV_Y_SET);
3615*4882a593Smuzhiyun 	else
3616*4882a593Smuzhiyun 		return -EINVAL;
3617*4882a593Smuzhiyun 
3618*4882a593Smuzhiyun 	return 0;
3619*4882a593Smuzhiyun }
3620*4882a593Smuzhiyun 
tegra210_reset_deassert(unsigned long id)3621*4882a593Smuzhiyun static int tegra210_reset_deassert(unsigned long id)
3622*4882a593Smuzhiyun {
3623*4882a593Smuzhiyun 	if (id == TEGRA210_RST_DFLL_DVCO)
3624*4882a593Smuzhiyun 		tegra210_clock_deassert_dfll_dvco_reset();
3625*4882a593Smuzhiyun 	else if (id == TEGRA210_RST_ADSP) {
3626*4882a593Smuzhiyun 		writel(BIT(21), clk_base + CLK_RST_CONTROLLER_RST_DEV_Y_CLR);
3627*4882a593Smuzhiyun 		/*
3628*4882a593Smuzhiyun 		 * Considering adsp cpu clock (min: 12.5MHZ, max: 1GHz)
3629*4882a593Smuzhiyun 		 * a delay of 5us ensures that it's at least
3630*4882a593Smuzhiyun 		 * 6 * adsp_cpu_cycle_period long.
3631*4882a593Smuzhiyun 		 */
3632*4882a593Smuzhiyun 		udelay(5);
3633*4882a593Smuzhiyun 		writel(GENMASK(26, 22) | BIT(7),
3634*4882a593Smuzhiyun 			clk_base + CLK_RST_CONTROLLER_RST_DEV_Y_CLR);
3635*4882a593Smuzhiyun 	} else
3636*4882a593Smuzhiyun 		return -EINVAL;
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun 	return 0;
3639*4882a593Smuzhiyun }
3640*4882a593Smuzhiyun 
tegra210_mbist_clk_init(void)3641*4882a593Smuzhiyun static void tegra210_mbist_clk_init(void)
3642*4882a593Smuzhiyun {
3643*4882a593Smuzhiyun 	unsigned int i, j;
3644*4882a593Smuzhiyun 
3645*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tegra210_pg_mbist_war); i++) {
3646*4882a593Smuzhiyun 		unsigned int num_clks = tegra210_pg_mbist_war[i].num_clks;
3647*4882a593Smuzhiyun 		struct clk_bulk_data *clk_data;
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 		if (!num_clks)
3650*4882a593Smuzhiyun 			continue;
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 		clk_data = kmalloc_array(num_clks, sizeof(*clk_data),
3653*4882a593Smuzhiyun 					 GFP_KERNEL);
3654*4882a593Smuzhiyun 		if (WARN_ON(!clk_data))
3655*4882a593Smuzhiyun 			return;
3656*4882a593Smuzhiyun 
3657*4882a593Smuzhiyun 		tegra210_pg_mbist_war[i].clks = clk_data;
3658*4882a593Smuzhiyun 		for (j = 0; j < num_clks; j++) {
3659*4882a593Smuzhiyun 			int clk_id = tegra210_pg_mbist_war[i].clk_init_data[j];
3660*4882a593Smuzhiyun 			struct clk *clk = clks[clk_id];
3661*4882a593Smuzhiyun 
3662*4882a593Smuzhiyun 			if (WARN(IS_ERR(clk), "clk_id: %d\n", clk_id)) {
3663*4882a593Smuzhiyun 				kfree(clk_data);
3664*4882a593Smuzhiyun 				tegra210_pg_mbist_war[i].clks = NULL;
3665*4882a593Smuzhiyun 				break;
3666*4882a593Smuzhiyun 			}
3667*4882a593Smuzhiyun 			clk_data[j].clk = clk;
3668*4882a593Smuzhiyun 		}
3669*4882a593Smuzhiyun 	}
3670*4882a593Smuzhiyun }
3671*4882a593Smuzhiyun 
3672*4882a593Smuzhiyun /**
3673*4882a593Smuzhiyun  * tegra210_clock_init - Tegra210-specific clock initialization
3674*4882a593Smuzhiyun  * @np: struct device_node * of the DT node for the SoC CAR IP block
3675*4882a593Smuzhiyun  *
3676*4882a593Smuzhiyun  * Register most SoC clocks for the Tegra210 system-on-chip.  Intended
3677*4882a593Smuzhiyun  * to be called by the OF init code when a DT node with the
3678*4882a593Smuzhiyun  * "nvidia,tegra210-car" string is encountered, and declared with
3679*4882a593Smuzhiyun  * CLK_OF_DECLARE.  No return value.
3680*4882a593Smuzhiyun  */
tegra210_clock_init(struct device_node * np)3681*4882a593Smuzhiyun static void __init tegra210_clock_init(struct device_node *np)
3682*4882a593Smuzhiyun {
3683*4882a593Smuzhiyun 	struct device_node *node;
3684*4882a593Smuzhiyun 	u32 value, clk_m_div;
3685*4882a593Smuzhiyun 
3686*4882a593Smuzhiyun 	clk_base = of_iomap(np, 0);
3687*4882a593Smuzhiyun 	if (!clk_base) {
3688*4882a593Smuzhiyun 		pr_err("ioremap tegra210 CAR failed\n");
3689*4882a593Smuzhiyun 		return;
3690*4882a593Smuzhiyun 	}
3691*4882a593Smuzhiyun 
3692*4882a593Smuzhiyun 	node = of_find_matching_node(NULL, pmc_match);
3693*4882a593Smuzhiyun 	if (!node) {
3694*4882a593Smuzhiyun 		pr_err("Failed to find pmc node\n");
3695*4882a593Smuzhiyun 		WARN_ON(1);
3696*4882a593Smuzhiyun 		return;
3697*4882a593Smuzhiyun 	}
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 	pmc_base = of_iomap(node, 0);
3700*4882a593Smuzhiyun 	of_node_put(node);
3701*4882a593Smuzhiyun 	if (!pmc_base) {
3702*4882a593Smuzhiyun 		pr_err("Can't map pmc registers\n");
3703*4882a593Smuzhiyun 		WARN_ON(1);
3704*4882a593Smuzhiyun 		return;
3705*4882a593Smuzhiyun 	}
3706*4882a593Smuzhiyun 
3707*4882a593Smuzhiyun 	ahub_base = ioremap(TEGRA210_AHUB_BASE, SZ_64K);
3708*4882a593Smuzhiyun 	if (!ahub_base) {
3709*4882a593Smuzhiyun 		pr_err("ioremap tegra210 APE failed\n");
3710*4882a593Smuzhiyun 		return;
3711*4882a593Smuzhiyun 	}
3712*4882a593Smuzhiyun 
3713*4882a593Smuzhiyun 	dispa_base = ioremap(TEGRA210_DISPA_BASE, SZ_256K);
3714*4882a593Smuzhiyun 	if (!dispa_base) {
3715*4882a593Smuzhiyun 		pr_err("ioremap tegra210 DISPA failed\n");
3716*4882a593Smuzhiyun 		return;
3717*4882a593Smuzhiyun 	}
3718*4882a593Smuzhiyun 
3719*4882a593Smuzhiyun 	vic_base = ioremap(TEGRA210_VIC_BASE, SZ_256K);
3720*4882a593Smuzhiyun 	if (!vic_base) {
3721*4882a593Smuzhiyun 		pr_err("ioremap tegra210 VIC failed\n");
3722*4882a593Smuzhiyun 		return;
3723*4882a593Smuzhiyun 	}
3724*4882a593Smuzhiyun 
3725*4882a593Smuzhiyun 	clks = tegra_clk_init(clk_base, TEGRA210_CLK_CLK_MAX,
3726*4882a593Smuzhiyun 			      TEGRA210_CAR_BANK_COUNT);
3727*4882a593Smuzhiyun 	if (!clks)
3728*4882a593Smuzhiyun 		return;
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun 	value = readl(clk_base + SPARE_REG0) >> CLK_M_DIVISOR_SHIFT;
3731*4882a593Smuzhiyun 	clk_m_div = (value & CLK_M_DIVISOR_MASK) + 1;
3732*4882a593Smuzhiyun 
3733*4882a593Smuzhiyun 	if (tegra_osc_clk_init(clk_base, tegra210_clks, tegra210_input_freq,
3734*4882a593Smuzhiyun 			       ARRAY_SIZE(tegra210_input_freq), clk_m_div,
3735*4882a593Smuzhiyun 			       &osc_freq, &pll_ref_freq) < 0)
3736*4882a593Smuzhiyun 		return;
3737*4882a593Smuzhiyun 
3738*4882a593Smuzhiyun 	tegra_fixed_clk_init(tegra210_clks);
3739*4882a593Smuzhiyun 	tegra210_pll_init(clk_base, pmc_base);
3740*4882a593Smuzhiyun 	tegra210_periph_clk_init(np, clk_base, pmc_base);
3741*4882a593Smuzhiyun 	tegra_audio_clk_init(clk_base, pmc_base, tegra210_clks,
3742*4882a593Smuzhiyun 			     tegra210_audio_plls,
3743*4882a593Smuzhiyun 			     ARRAY_SIZE(tegra210_audio_plls), 24576000);
3744*4882a593Smuzhiyun 
3745*4882a593Smuzhiyun 	/* For Tegra210, PLLD is the only source for DSIA & DSIB */
3746*4882a593Smuzhiyun 	value = readl(clk_base + PLLD_BASE);
3747*4882a593Smuzhiyun 	value &= ~BIT(25);
3748*4882a593Smuzhiyun 	writel(value, clk_base + PLLD_BASE);
3749*4882a593Smuzhiyun 
3750*4882a593Smuzhiyun 	tegra_clk_apply_init_table = tegra210_clock_apply_init_table;
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	tegra_super_clk_gen5_init(clk_base, pmc_base, tegra210_clks,
3753*4882a593Smuzhiyun 				  &pll_x_params);
3754*4882a593Smuzhiyun 	tegra_init_special_resets(2, tegra210_reset_assert,
3755*4882a593Smuzhiyun 				  tegra210_reset_deassert);
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 	tegra_add_of_provider(np, of_clk_src_onecell_get);
3758*4882a593Smuzhiyun 	tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
3759*4882a593Smuzhiyun 
3760*4882a593Smuzhiyun 	tegra210_mbist_clk_init();
3761*4882a593Smuzhiyun 
3762*4882a593Smuzhiyun 	tegra_cpu_car_ops = &tegra210_cpu_car_ops;
3763*4882a593Smuzhiyun 
3764*4882a593Smuzhiyun 	register_syscore_ops(&tegra_clk_syscore_ops);
3765*4882a593Smuzhiyun }
3766*4882a593Smuzhiyun CLK_OF_DECLARE(tegra210, "nvidia,tegra210-car", tegra210_clock_init);
3767