xref: /OK3568_Linux_fs/kernel/drivers/clk/tegra/clk-tegra20.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2012, NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/clkdev.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/clk/tegra.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <dt-bindings/clock/tegra20-car.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun #include "clk-id.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define MISC_CLK_ENB 0x48
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define OSC_CTRL 0x50
21*4882a593Smuzhiyun #define OSC_CTRL_OSC_FREQ_MASK (3<<30)
22*4882a593Smuzhiyun #define OSC_CTRL_OSC_FREQ_13MHZ (0<<30)
23*4882a593Smuzhiyun #define OSC_CTRL_OSC_FREQ_19_2MHZ (1<<30)
24*4882a593Smuzhiyun #define OSC_CTRL_OSC_FREQ_12MHZ (2<<30)
25*4882a593Smuzhiyun #define OSC_CTRL_OSC_FREQ_26MHZ (3<<30)
26*4882a593Smuzhiyun #define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define OSC_CTRL_PLL_REF_DIV_MASK (3<<28)
29*4882a593Smuzhiyun #define OSC_CTRL_PLL_REF_DIV_1		(0<<28)
30*4882a593Smuzhiyun #define OSC_CTRL_PLL_REF_DIV_2		(1<<28)
31*4882a593Smuzhiyun #define OSC_CTRL_PLL_REF_DIV_4		(2<<28)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define OSC_FREQ_DET 0x58
34*4882a593Smuzhiyun #define OSC_FREQ_DET_TRIG (1<<31)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define OSC_FREQ_DET_STATUS 0x5c
37*4882a593Smuzhiyun #define OSC_FREQ_DET_BUSY (1<<31)
38*4882a593Smuzhiyun #define OSC_FREQ_DET_CNT_MASK 0xFFFF
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define TEGRA20_CLK_PERIPH_BANKS	3
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define PLLS_BASE 0xf0
43*4882a593Smuzhiyun #define PLLS_MISC 0xf4
44*4882a593Smuzhiyun #define PLLC_BASE 0x80
45*4882a593Smuzhiyun #define PLLC_MISC 0x8c
46*4882a593Smuzhiyun #define PLLM_BASE 0x90
47*4882a593Smuzhiyun #define PLLM_MISC 0x9c
48*4882a593Smuzhiyun #define PLLP_BASE 0xa0
49*4882a593Smuzhiyun #define PLLP_MISC 0xac
50*4882a593Smuzhiyun #define PLLA_BASE 0xb0
51*4882a593Smuzhiyun #define PLLA_MISC 0xbc
52*4882a593Smuzhiyun #define PLLU_BASE 0xc0
53*4882a593Smuzhiyun #define PLLU_MISC 0xcc
54*4882a593Smuzhiyun #define PLLD_BASE 0xd0
55*4882a593Smuzhiyun #define PLLD_MISC 0xdc
56*4882a593Smuzhiyun #define PLLX_BASE 0xe0
57*4882a593Smuzhiyun #define PLLX_MISC 0xe4
58*4882a593Smuzhiyun #define PLLE_BASE 0xe8
59*4882a593Smuzhiyun #define PLLE_MISC 0xec
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define PLL_BASE_LOCK BIT(27)
62*4882a593Smuzhiyun #define PLLE_MISC_LOCK BIT(11)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define PLL_MISC_LOCK_ENABLE 18
65*4882a593Smuzhiyun #define PLLDU_MISC_LOCK_ENABLE 22
66*4882a593Smuzhiyun #define PLLE_MISC_LOCK_ENABLE 9
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define PLLC_OUT 0x84
69*4882a593Smuzhiyun #define PLLM_OUT 0x94
70*4882a593Smuzhiyun #define PLLP_OUTA 0xa4
71*4882a593Smuzhiyun #define PLLP_OUTB 0xa8
72*4882a593Smuzhiyun #define PLLA_OUT 0xb4
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define CCLK_BURST_POLICY 0x20
75*4882a593Smuzhiyun #define SUPER_CCLK_DIVIDER 0x24
76*4882a593Smuzhiyun #define SCLK_BURST_POLICY 0x28
77*4882a593Smuzhiyun #define SUPER_SCLK_DIVIDER 0x2c
78*4882a593Smuzhiyun #define CLK_SYSTEM_RATE 0x30
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define CCLK_BURST_POLICY_SHIFT	28
81*4882a593Smuzhiyun #define CCLK_RUN_POLICY_SHIFT	4
82*4882a593Smuzhiyun #define CCLK_IDLE_POLICY_SHIFT	0
83*4882a593Smuzhiyun #define CCLK_IDLE_POLICY	1
84*4882a593Smuzhiyun #define CCLK_RUN_POLICY		2
85*4882a593Smuzhiyun #define CCLK_BURST_POLICY_PLLX	8
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define CLK_SOURCE_I2S1 0x100
88*4882a593Smuzhiyun #define CLK_SOURCE_I2S2 0x104
89*4882a593Smuzhiyun #define CLK_SOURCE_PWM 0x110
90*4882a593Smuzhiyun #define CLK_SOURCE_SPI 0x114
91*4882a593Smuzhiyun #define CLK_SOURCE_XIO 0x120
92*4882a593Smuzhiyun #define CLK_SOURCE_TWC 0x12c
93*4882a593Smuzhiyun #define CLK_SOURCE_IDE 0x144
94*4882a593Smuzhiyun #define CLK_SOURCE_HDMI 0x18c
95*4882a593Smuzhiyun #define CLK_SOURCE_DISP1 0x138
96*4882a593Smuzhiyun #define CLK_SOURCE_DISP2 0x13c
97*4882a593Smuzhiyun #define CLK_SOURCE_CSITE 0x1d4
98*4882a593Smuzhiyun #define CLK_SOURCE_I2C1 0x124
99*4882a593Smuzhiyun #define CLK_SOURCE_I2C2 0x198
100*4882a593Smuzhiyun #define CLK_SOURCE_I2C3 0x1b8
101*4882a593Smuzhiyun #define CLK_SOURCE_DVC 0x128
102*4882a593Smuzhiyun #define CLK_SOURCE_UARTA 0x178
103*4882a593Smuzhiyun #define CLK_SOURCE_UARTB 0x17c
104*4882a593Smuzhiyun #define CLK_SOURCE_UARTC 0x1a0
105*4882a593Smuzhiyun #define CLK_SOURCE_UARTD 0x1c0
106*4882a593Smuzhiyun #define CLK_SOURCE_UARTE 0x1c4
107*4882a593Smuzhiyun #define CLK_SOURCE_EMC 0x19c
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define AUDIO_SYNC_CLK 0x38
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Tegra CPU clock and reset control regs */
112*4882a593Smuzhiyun #define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX		0x4c
113*4882a593Smuzhiyun #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET	0x340
114*4882a593Smuzhiyun #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR	0x344
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define CPU_CLOCK(cpu)	(0x1 << (8 + cpu))
117*4882a593Smuzhiyun #define CPU_RESET(cpu)	(0x1111ul << (cpu))
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
120*4882a593Smuzhiyun static struct cpu_clk_suspend_context {
121*4882a593Smuzhiyun 	u32 pllx_misc;
122*4882a593Smuzhiyun 	u32 pllx_base;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	u32 cpu_burst;
125*4882a593Smuzhiyun 	u32 clk_csite_src;
126*4882a593Smuzhiyun 	u32 cclk_divider;
127*4882a593Smuzhiyun } tegra20_cpu_clk_sctx;
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static void __iomem *clk_base;
131*4882a593Smuzhiyun static void __iomem *pmc_base;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define TEGRA_INIT_DATA_MUX(_name, _parents, _offset,	\
134*4882a593Smuzhiyun 			    _clk_num, _gate_flags, _clk_id)	\
135*4882a593Smuzhiyun 	TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset,	\
136*4882a593Smuzhiyun 			30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,	\
137*4882a593Smuzhiyun 			_clk_num, \
138*4882a593Smuzhiyun 			_gate_flags, _clk_id)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define TEGRA_INIT_DATA_DIV16(_name, _parents, _offset, \
141*4882a593Smuzhiyun 			      _clk_num, _gate_flags, _clk_id)	\
142*4882a593Smuzhiyun 	TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset,	\
143*4882a593Smuzhiyun 			30, 2, 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP, \
144*4882a593Smuzhiyun 			_clk_num, _gate_flags,	\
145*4882a593Smuzhiyun 			_clk_id)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define TEGRA_INIT_DATA_NODIV(_name, _parents, _offset, \
148*4882a593Smuzhiyun 			      _mux_shift, _mux_width, _clk_num, \
149*4882a593Smuzhiyun 			      _gate_flags, _clk_id)			\
150*4882a593Smuzhiyun 	TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset,	\
151*4882a593Smuzhiyun 			_mux_shift, _mux_width, 0, 0, 0, 0, 0, \
152*4882a593Smuzhiyun 			_clk_num, _gate_flags,	\
153*4882a593Smuzhiyun 			_clk_id)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static struct clk **clks;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
158*4882a593Smuzhiyun 	{ 12000000, 600000000, 600, 12, 1, 8 },
159*4882a593Smuzhiyun 	{ 13000000, 600000000, 600, 13, 1, 8 },
160*4882a593Smuzhiyun 	{ 19200000, 600000000, 500, 16, 1, 6 },
161*4882a593Smuzhiyun 	{ 26000000, 600000000, 600, 26, 1, 8 },
162*4882a593Smuzhiyun 	{        0,         0,   0,  0, 0, 0 },
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
166*4882a593Smuzhiyun 	{ 12000000, 666000000, 666, 12, 1, 8 },
167*4882a593Smuzhiyun 	{ 13000000, 666000000, 666, 13, 1, 8 },
168*4882a593Smuzhiyun 	{ 19200000, 666000000, 555, 16, 1, 8 },
169*4882a593Smuzhiyun 	{ 26000000, 666000000, 666, 26, 1, 8 },
170*4882a593Smuzhiyun 	{ 12000000, 600000000, 600, 12, 1, 8 },
171*4882a593Smuzhiyun 	{ 13000000, 600000000, 600, 13, 1, 8 },
172*4882a593Smuzhiyun 	{ 19200000, 600000000, 375, 12, 1, 6 },
173*4882a593Smuzhiyun 	{ 26000000, 600000000, 600, 26, 1, 8 },
174*4882a593Smuzhiyun 	{        0,         0,   0,  0, 0, 0 },
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
178*4882a593Smuzhiyun 	{ 12000000, 216000000, 432, 12, 2, 8 },
179*4882a593Smuzhiyun 	{ 13000000, 216000000, 432, 13, 2, 8 },
180*4882a593Smuzhiyun 	{ 19200000, 216000000,  90,  4, 2, 1 },
181*4882a593Smuzhiyun 	{ 26000000, 216000000, 432, 26, 2, 8 },
182*4882a593Smuzhiyun 	{ 12000000, 432000000, 432, 12, 1, 8 },
183*4882a593Smuzhiyun 	{ 13000000, 432000000, 432, 13, 1, 8 },
184*4882a593Smuzhiyun 	{ 19200000, 432000000,  90,  4, 1, 1 },
185*4882a593Smuzhiyun 	{ 26000000, 432000000, 432, 26, 1, 8 },
186*4882a593Smuzhiyun 	{        0,         0,   0,  0, 0, 0 },
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
190*4882a593Smuzhiyun 	{ 28800000, 56448000, 49, 25, 1, 1 },
191*4882a593Smuzhiyun 	{ 28800000, 73728000, 64, 25, 1, 1 },
192*4882a593Smuzhiyun 	{ 28800000, 24000000,  5,  6, 1, 1 },
193*4882a593Smuzhiyun 	{        0,        0,  0,  0, 0, 0 },
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
197*4882a593Smuzhiyun 	{ 12000000,  216000000,  216, 12, 1,  4 },
198*4882a593Smuzhiyun 	{ 13000000,  216000000,  216, 13, 1,  4 },
199*4882a593Smuzhiyun 	{ 19200000,  216000000,  135, 12, 1,  3 },
200*4882a593Smuzhiyun 	{ 26000000,  216000000,  216, 26, 1,  4 },
201*4882a593Smuzhiyun 	{ 12000000,  594000000,  594, 12, 1,  8 },
202*4882a593Smuzhiyun 	{ 13000000,  594000000,  594, 13, 1,  8 },
203*4882a593Smuzhiyun 	{ 19200000,  594000000,  495, 16, 1,  8 },
204*4882a593Smuzhiyun 	{ 26000000,  594000000,  594, 26, 1,  8 },
205*4882a593Smuzhiyun 	{ 12000000, 1000000000, 1000, 12, 1, 12 },
206*4882a593Smuzhiyun 	{ 13000000, 1000000000, 1000, 13, 1, 12 },
207*4882a593Smuzhiyun 	{ 19200000, 1000000000,  625, 12, 1,  8 },
208*4882a593Smuzhiyun 	{ 26000000, 1000000000, 1000, 26, 1, 12 },
209*4882a593Smuzhiyun 	{        0,          0,    0,  0, 0,  0 },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
213*4882a593Smuzhiyun 	{ 12000000, 480000000, 960, 12, 1, 0 },
214*4882a593Smuzhiyun 	{ 13000000, 480000000, 960, 13, 1, 0 },
215*4882a593Smuzhiyun 	{ 19200000, 480000000, 200,  4, 1, 0 },
216*4882a593Smuzhiyun 	{ 26000000, 480000000, 960, 26, 1, 0 },
217*4882a593Smuzhiyun 	{        0,         0,   0,  0, 0, 0 },
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
221*4882a593Smuzhiyun 	/* 1 GHz */
222*4882a593Smuzhiyun 	{ 12000000, 1000000000, 1000, 12, 1, 12 },
223*4882a593Smuzhiyun 	{ 13000000, 1000000000, 1000, 13, 1, 12 },
224*4882a593Smuzhiyun 	{ 19200000, 1000000000,  625, 12, 1,  8 },
225*4882a593Smuzhiyun 	{ 26000000, 1000000000, 1000, 26, 1, 12 },
226*4882a593Smuzhiyun 	/* 912 MHz */
227*4882a593Smuzhiyun 	{ 12000000,  912000000,  912, 12, 1, 12 },
228*4882a593Smuzhiyun 	{ 13000000,  912000000,  912, 13, 1, 12 },
229*4882a593Smuzhiyun 	{ 19200000,  912000000,  760, 16, 1,  8 },
230*4882a593Smuzhiyun 	{ 26000000,  912000000,  912, 26, 1, 12 },
231*4882a593Smuzhiyun 	/* 816 MHz */
232*4882a593Smuzhiyun 	{ 12000000,  816000000,  816, 12, 1, 12 },
233*4882a593Smuzhiyun 	{ 13000000,  816000000,  816, 13, 1, 12 },
234*4882a593Smuzhiyun 	{ 19200000,  816000000,  680, 16, 1,  8 },
235*4882a593Smuzhiyun 	{ 26000000,  816000000,  816, 26, 1, 12 },
236*4882a593Smuzhiyun 	/* 760 MHz */
237*4882a593Smuzhiyun 	{ 12000000,  760000000,  760, 12, 1, 12 },
238*4882a593Smuzhiyun 	{ 13000000,  760000000,  760, 13, 1, 12 },
239*4882a593Smuzhiyun 	{ 19200000,  760000000,  950, 24, 1,  8 },
240*4882a593Smuzhiyun 	{ 26000000,  760000000,  760, 26, 1, 12 },
241*4882a593Smuzhiyun 	/* 750 MHz */
242*4882a593Smuzhiyun 	{ 12000000,  750000000,  750, 12, 1, 12 },
243*4882a593Smuzhiyun 	{ 13000000,  750000000,  750, 13, 1, 12 },
244*4882a593Smuzhiyun 	{ 19200000,  750000000,  625, 16, 1,  8 },
245*4882a593Smuzhiyun 	{ 26000000,  750000000,  750, 26, 1, 12 },
246*4882a593Smuzhiyun 	/* 608 MHz */
247*4882a593Smuzhiyun 	{ 12000000,  608000000,  608, 12, 1, 12 },
248*4882a593Smuzhiyun 	{ 13000000,  608000000,  608, 13, 1, 12 },
249*4882a593Smuzhiyun 	{ 19200000,  608000000,  380, 12, 1,  8 },
250*4882a593Smuzhiyun 	{ 26000000,  608000000,  608, 26, 1, 12 },
251*4882a593Smuzhiyun 	/* 456 MHz */
252*4882a593Smuzhiyun 	{ 12000000,  456000000,  456, 12, 1, 12 },
253*4882a593Smuzhiyun 	{ 13000000,  456000000,  456, 13, 1, 12 },
254*4882a593Smuzhiyun 	{ 19200000,  456000000,  380, 16, 1,  8 },
255*4882a593Smuzhiyun 	{ 26000000,  456000000,  456, 26, 1, 12 },
256*4882a593Smuzhiyun 	/* 312 MHz */
257*4882a593Smuzhiyun 	{ 12000000,  312000000,  312, 12, 1, 12 },
258*4882a593Smuzhiyun 	{ 13000000,  312000000,  312, 13, 1, 12 },
259*4882a593Smuzhiyun 	{ 19200000,  312000000,  260, 16, 1,  8 },
260*4882a593Smuzhiyun 	{ 26000000,  312000000,  312, 26, 1, 12 },
261*4882a593Smuzhiyun 	{        0,          0,    0,  0, 0,  0 },
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static const struct pdiv_map plle_p[] = {
265*4882a593Smuzhiyun 	{ .pdiv = 1, .hw_val = 1 },
266*4882a593Smuzhiyun 	{ .pdiv = 0, .hw_val = 0 },
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
270*4882a593Smuzhiyun 	{ 12000000, 100000000, 200, 24, 1, 0 },
271*4882a593Smuzhiyun 	{        0,         0,   0,  0, 0, 0 },
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* PLL parameters */
275*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c_params = {
276*4882a593Smuzhiyun 	.input_min = 2000000,
277*4882a593Smuzhiyun 	.input_max = 31000000,
278*4882a593Smuzhiyun 	.cf_min = 1000000,
279*4882a593Smuzhiyun 	.cf_max = 6000000,
280*4882a593Smuzhiyun 	.vco_min = 20000000,
281*4882a593Smuzhiyun 	.vco_max = 1400000000,
282*4882a593Smuzhiyun 	.base_reg = PLLC_BASE,
283*4882a593Smuzhiyun 	.misc_reg = PLLC_MISC,
284*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
285*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
286*4882a593Smuzhiyun 	.lock_delay = 300,
287*4882a593Smuzhiyun 	.freq_table = pll_c_freq_table,
288*4882a593Smuzhiyun 	.flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_m_params = {
292*4882a593Smuzhiyun 	.input_min = 2000000,
293*4882a593Smuzhiyun 	.input_max = 31000000,
294*4882a593Smuzhiyun 	.cf_min = 1000000,
295*4882a593Smuzhiyun 	.cf_max = 6000000,
296*4882a593Smuzhiyun 	.vco_min = 20000000,
297*4882a593Smuzhiyun 	.vco_max = 1200000000,
298*4882a593Smuzhiyun 	.base_reg = PLLM_BASE,
299*4882a593Smuzhiyun 	.misc_reg = PLLM_MISC,
300*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
301*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
302*4882a593Smuzhiyun 	.lock_delay = 300,
303*4882a593Smuzhiyun 	.freq_table = pll_m_freq_table,
304*4882a593Smuzhiyun 	.flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_p_params = {
308*4882a593Smuzhiyun 	.input_min = 2000000,
309*4882a593Smuzhiyun 	.input_max = 31000000,
310*4882a593Smuzhiyun 	.cf_min = 1000000,
311*4882a593Smuzhiyun 	.cf_max = 6000000,
312*4882a593Smuzhiyun 	.vco_min = 20000000,
313*4882a593Smuzhiyun 	.vco_max = 1400000000,
314*4882a593Smuzhiyun 	.base_reg = PLLP_BASE,
315*4882a593Smuzhiyun 	.misc_reg = PLLP_MISC,
316*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
317*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
318*4882a593Smuzhiyun 	.lock_delay = 300,
319*4882a593Smuzhiyun 	.freq_table = pll_p_freq_table,
320*4882a593Smuzhiyun 	.flags = TEGRA_PLL_FIXED | TEGRA_PLL_HAS_CPCON |
321*4882a593Smuzhiyun 		 TEGRA_PLL_HAS_LOCK_ENABLE,
322*4882a593Smuzhiyun 	.fixed_rate =  216000000,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_a_params = {
326*4882a593Smuzhiyun 	.input_min = 2000000,
327*4882a593Smuzhiyun 	.input_max = 31000000,
328*4882a593Smuzhiyun 	.cf_min = 1000000,
329*4882a593Smuzhiyun 	.cf_max = 6000000,
330*4882a593Smuzhiyun 	.vco_min = 20000000,
331*4882a593Smuzhiyun 	.vco_max = 1400000000,
332*4882a593Smuzhiyun 	.base_reg = PLLA_BASE,
333*4882a593Smuzhiyun 	.misc_reg = PLLA_MISC,
334*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
335*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
336*4882a593Smuzhiyun 	.lock_delay = 300,
337*4882a593Smuzhiyun 	.freq_table = pll_a_freq_table,
338*4882a593Smuzhiyun 	.flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_d_params = {
342*4882a593Smuzhiyun 	.input_min = 2000000,
343*4882a593Smuzhiyun 	.input_max = 40000000,
344*4882a593Smuzhiyun 	.cf_min = 1000000,
345*4882a593Smuzhiyun 	.cf_max = 6000000,
346*4882a593Smuzhiyun 	.vco_min = 40000000,
347*4882a593Smuzhiyun 	.vco_max = 1000000000,
348*4882a593Smuzhiyun 	.base_reg = PLLD_BASE,
349*4882a593Smuzhiyun 	.misc_reg = PLLD_MISC,
350*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
351*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
352*4882a593Smuzhiyun 	.lock_delay = 1000,
353*4882a593Smuzhiyun 	.freq_table = pll_d_freq_table,
354*4882a593Smuzhiyun 	.flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const struct pdiv_map pllu_p[] = {
358*4882a593Smuzhiyun 	{ .pdiv = 1, .hw_val = 1 },
359*4882a593Smuzhiyun 	{ .pdiv = 2, .hw_val = 0 },
360*4882a593Smuzhiyun 	{ .pdiv = 0, .hw_val = 0 },
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_u_params = {
364*4882a593Smuzhiyun 	.input_min = 2000000,
365*4882a593Smuzhiyun 	.input_max = 40000000,
366*4882a593Smuzhiyun 	.cf_min = 1000000,
367*4882a593Smuzhiyun 	.cf_max = 6000000,
368*4882a593Smuzhiyun 	.vco_min = 48000000,
369*4882a593Smuzhiyun 	.vco_max = 960000000,
370*4882a593Smuzhiyun 	.base_reg = PLLU_BASE,
371*4882a593Smuzhiyun 	.misc_reg = PLLU_MISC,
372*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
373*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
374*4882a593Smuzhiyun 	.lock_delay = 1000,
375*4882a593Smuzhiyun 	.pdiv_tohw = pllu_p,
376*4882a593Smuzhiyun 	.freq_table = pll_u_freq_table,
377*4882a593Smuzhiyun 	.flags = TEGRA_PLLU | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_x_params = {
381*4882a593Smuzhiyun 	.input_min = 2000000,
382*4882a593Smuzhiyun 	.input_max = 31000000,
383*4882a593Smuzhiyun 	.cf_min = 1000000,
384*4882a593Smuzhiyun 	.cf_max = 6000000,
385*4882a593Smuzhiyun 	.vco_min = 20000000,
386*4882a593Smuzhiyun 	.vco_max = 1200000000,
387*4882a593Smuzhiyun 	.base_reg = PLLX_BASE,
388*4882a593Smuzhiyun 	.misc_reg = PLLX_MISC,
389*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
390*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
391*4882a593Smuzhiyun 	.lock_delay = 300,
392*4882a593Smuzhiyun 	.freq_table = pll_x_freq_table,
393*4882a593Smuzhiyun 	.flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
394*4882a593Smuzhiyun 	.pre_rate_change = tegra_cclk_pre_pllx_rate_change,
395*4882a593Smuzhiyun 	.post_rate_change = tegra_cclk_post_pllx_rate_change,
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_e_params = {
399*4882a593Smuzhiyun 	.input_min = 12000000,
400*4882a593Smuzhiyun 	.input_max = 12000000,
401*4882a593Smuzhiyun 	.cf_min = 0,
402*4882a593Smuzhiyun 	.cf_max = 0,
403*4882a593Smuzhiyun 	.vco_min = 0,
404*4882a593Smuzhiyun 	.vco_max = 0,
405*4882a593Smuzhiyun 	.base_reg = PLLE_BASE,
406*4882a593Smuzhiyun 	.misc_reg = PLLE_MISC,
407*4882a593Smuzhiyun 	.lock_mask = PLLE_MISC_LOCK,
408*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
409*4882a593Smuzhiyun 	.lock_delay = 0,
410*4882a593Smuzhiyun 	.pdiv_tohw = plle_p,
411*4882a593Smuzhiyun 	.freq_table = pll_e_freq_table,
412*4882a593Smuzhiyun 	.flags = TEGRA_PLL_FIXED | TEGRA_PLL_LOCK_MISC |
413*4882a593Smuzhiyun 		 TEGRA_PLL_HAS_LOCK_ENABLE,
414*4882a593Smuzhiyun 	.fixed_rate = 100000000,
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static struct tegra_devclk devclks[] __initdata = {
418*4882a593Smuzhiyun 	{ .con_id = "pll_c", .dt_id = TEGRA20_CLK_PLL_C },
419*4882a593Smuzhiyun 	{ .con_id = "pll_c_out1", .dt_id = TEGRA20_CLK_PLL_C_OUT1 },
420*4882a593Smuzhiyun 	{ .con_id = "pll_p", .dt_id = TEGRA20_CLK_PLL_P },
421*4882a593Smuzhiyun 	{ .con_id = "pll_p_out1", .dt_id = TEGRA20_CLK_PLL_P_OUT1 },
422*4882a593Smuzhiyun 	{ .con_id = "pll_p_out2", .dt_id = TEGRA20_CLK_PLL_P_OUT2 },
423*4882a593Smuzhiyun 	{ .con_id = "pll_p_out3", .dt_id = TEGRA20_CLK_PLL_P_OUT3 },
424*4882a593Smuzhiyun 	{ .con_id = "pll_p_out4", .dt_id = TEGRA20_CLK_PLL_P_OUT4 },
425*4882a593Smuzhiyun 	{ .con_id = "pll_m", .dt_id = TEGRA20_CLK_PLL_M },
426*4882a593Smuzhiyun 	{ .con_id = "pll_m_out1", .dt_id = TEGRA20_CLK_PLL_M_OUT1 },
427*4882a593Smuzhiyun 	{ .con_id = "pll_x", .dt_id = TEGRA20_CLK_PLL_X },
428*4882a593Smuzhiyun 	{ .con_id = "pll_u", .dt_id = TEGRA20_CLK_PLL_U },
429*4882a593Smuzhiyun 	{ .con_id = "pll_d", .dt_id = TEGRA20_CLK_PLL_D },
430*4882a593Smuzhiyun 	{ .con_id = "pll_d_out0", .dt_id = TEGRA20_CLK_PLL_D_OUT0 },
431*4882a593Smuzhiyun 	{ .con_id = "pll_a", .dt_id = TEGRA20_CLK_PLL_A },
432*4882a593Smuzhiyun 	{ .con_id = "pll_a_out0", .dt_id = TEGRA20_CLK_PLL_A_OUT0 },
433*4882a593Smuzhiyun 	{ .con_id = "pll_e", .dt_id = TEGRA20_CLK_PLL_E },
434*4882a593Smuzhiyun 	{ .con_id = "cclk", .dt_id = TEGRA20_CLK_CCLK },
435*4882a593Smuzhiyun 	{ .con_id = "sclk", .dt_id = TEGRA20_CLK_SCLK },
436*4882a593Smuzhiyun 	{ .con_id = "hclk", .dt_id = TEGRA20_CLK_HCLK },
437*4882a593Smuzhiyun 	{ .con_id = "pclk", .dt_id = TEGRA20_CLK_PCLK },
438*4882a593Smuzhiyun 	{ .con_id = "fuse", .dt_id = TEGRA20_CLK_FUSE },
439*4882a593Smuzhiyun 	{ .con_id = "twd", .dt_id = TEGRA20_CLK_TWD },
440*4882a593Smuzhiyun 	{ .con_id = "audio", .dt_id = TEGRA20_CLK_AUDIO },
441*4882a593Smuzhiyun 	{ .con_id = "audio_2x", .dt_id = TEGRA20_CLK_AUDIO_2X },
442*4882a593Smuzhiyun 	{ .dev_id = "tegra20-ac97", .dt_id = TEGRA20_CLK_AC97 },
443*4882a593Smuzhiyun 	{ .dev_id = "tegra-apbdma", .dt_id = TEGRA20_CLK_APBDMA },
444*4882a593Smuzhiyun 	{ .dev_id = "rtc-tegra", .dt_id = TEGRA20_CLK_RTC },
445*4882a593Smuzhiyun 	{ .dev_id = "timer", .dt_id = TEGRA20_CLK_TIMER },
446*4882a593Smuzhiyun 	{ .dev_id = "tegra-kbc", .dt_id = TEGRA20_CLK_KBC },
447*4882a593Smuzhiyun 	{ .con_id = "csus", .dev_id =  "tegra_camera", .dt_id = TEGRA20_CLK_CSUS },
448*4882a593Smuzhiyun 	{ .con_id = "vcp", .dev_id = "tegra-avp", .dt_id = TEGRA20_CLK_VCP },
449*4882a593Smuzhiyun 	{ .con_id = "bsea", .dev_id = "tegra-avp", .dt_id = TEGRA20_CLK_BSEA },
450*4882a593Smuzhiyun 	{ .con_id = "bsev", .dev_id = "tegra-aes", .dt_id = TEGRA20_CLK_BSEV },
451*4882a593Smuzhiyun 	{ .con_id = "emc", .dt_id = TEGRA20_CLK_EMC },
452*4882a593Smuzhiyun 	{ .dev_id = "fsl-tegra-udc", .dt_id = TEGRA20_CLK_USBD },
453*4882a593Smuzhiyun 	{ .dev_id = "tegra-ehci.1", .dt_id = TEGRA20_CLK_USB2 },
454*4882a593Smuzhiyun 	{ .dev_id = "tegra-ehci.2", .dt_id = TEGRA20_CLK_USB3 },
455*4882a593Smuzhiyun 	{ .dev_id = "dsi", .dt_id = TEGRA20_CLK_DSI },
456*4882a593Smuzhiyun 	{ .con_id = "csi", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_CSI },
457*4882a593Smuzhiyun 	{ .con_id = "isp", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_ISP },
458*4882a593Smuzhiyun 	{ .con_id = "pex", .dt_id = TEGRA20_CLK_PEX },
459*4882a593Smuzhiyun 	{ .con_id = "afi", .dt_id = TEGRA20_CLK_AFI },
460*4882a593Smuzhiyun 	{ .con_id = "cdev1", .dt_id = TEGRA20_CLK_CDEV1 },
461*4882a593Smuzhiyun 	{ .con_id = "cdev2", .dt_id = TEGRA20_CLK_CDEV2 },
462*4882a593Smuzhiyun 	{ .con_id = "clk_32k", .dt_id = TEGRA20_CLK_CLK_32K },
463*4882a593Smuzhiyun 	{ .con_id = "clk_m", .dt_id = TEGRA20_CLK_CLK_M },
464*4882a593Smuzhiyun 	{ .con_id = "pll_ref", .dt_id = TEGRA20_CLK_PLL_REF },
465*4882a593Smuzhiyun 	{ .dev_id = "tegra20-i2s.0", .dt_id = TEGRA20_CLK_I2S1 },
466*4882a593Smuzhiyun 	{ .dev_id = "tegra20-i2s.1", .dt_id = TEGRA20_CLK_I2S2 },
467*4882a593Smuzhiyun 	{ .con_id = "spdif_out", .dev_id = "tegra20-spdif", .dt_id = TEGRA20_CLK_SPDIF_OUT },
468*4882a593Smuzhiyun 	{ .con_id = "spdif_in", .dev_id = "tegra20-spdif", .dt_id = TEGRA20_CLK_SPDIF_IN },
469*4882a593Smuzhiyun 	{ .dev_id = "spi_tegra.0", .dt_id = TEGRA20_CLK_SBC1 },
470*4882a593Smuzhiyun 	{ .dev_id = "spi_tegra.1", .dt_id = TEGRA20_CLK_SBC2 },
471*4882a593Smuzhiyun 	{ .dev_id = "spi_tegra.2", .dt_id = TEGRA20_CLK_SBC3 },
472*4882a593Smuzhiyun 	{ .dev_id = "spi_tegra.3", .dt_id = TEGRA20_CLK_SBC4 },
473*4882a593Smuzhiyun 	{ .dev_id = "spi", .dt_id = TEGRA20_CLK_SPI },
474*4882a593Smuzhiyun 	{ .dev_id = "xio", .dt_id = TEGRA20_CLK_XIO },
475*4882a593Smuzhiyun 	{ .dev_id = "twc", .dt_id = TEGRA20_CLK_TWC },
476*4882a593Smuzhiyun 	{ .dev_id = "ide", .dt_id = TEGRA20_CLK_IDE },
477*4882a593Smuzhiyun 	{ .dev_id = "tegra_nand", .dt_id = TEGRA20_CLK_NDFLASH },
478*4882a593Smuzhiyun 	{ .dev_id = "vfir", .dt_id = TEGRA20_CLK_VFIR },
479*4882a593Smuzhiyun 	{ .dev_id = "csite", .dt_id = TEGRA20_CLK_CSITE },
480*4882a593Smuzhiyun 	{ .dev_id = "la", .dt_id = TEGRA20_CLK_LA },
481*4882a593Smuzhiyun 	{ .dev_id = "tegra_w1", .dt_id = TEGRA20_CLK_OWR },
482*4882a593Smuzhiyun 	{ .dev_id = "mipi", .dt_id = TEGRA20_CLK_MIPI },
483*4882a593Smuzhiyun 	{ .dev_id = "vde", .dt_id = TEGRA20_CLK_VDE },
484*4882a593Smuzhiyun 	{ .con_id = "vi", .dev_id =  "tegra_camera", .dt_id = TEGRA20_CLK_VI },
485*4882a593Smuzhiyun 	{ .dev_id = "epp", .dt_id = TEGRA20_CLK_EPP },
486*4882a593Smuzhiyun 	{ .dev_id = "mpe", .dt_id = TEGRA20_CLK_MPE },
487*4882a593Smuzhiyun 	{ .dev_id = "host1x", .dt_id = TEGRA20_CLK_HOST1X },
488*4882a593Smuzhiyun 	{ .dev_id = "3d", .dt_id = TEGRA20_CLK_GR3D },
489*4882a593Smuzhiyun 	{ .dev_id = "2d", .dt_id = TEGRA20_CLK_GR2D },
490*4882a593Smuzhiyun 	{ .dev_id = "tegra-nor", .dt_id = TEGRA20_CLK_NOR },
491*4882a593Smuzhiyun 	{ .dev_id = "sdhci-tegra.0", .dt_id = TEGRA20_CLK_SDMMC1 },
492*4882a593Smuzhiyun 	{ .dev_id = "sdhci-tegra.1", .dt_id = TEGRA20_CLK_SDMMC2 },
493*4882a593Smuzhiyun 	{ .dev_id = "sdhci-tegra.2", .dt_id = TEGRA20_CLK_SDMMC3 },
494*4882a593Smuzhiyun 	{ .dev_id = "sdhci-tegra.3", .dt_id = TEGRA20_CLK_SDMMC4 },
495*4882a593Smuzhiyun 	{ .dev_id = "cve", .dt_id = TEGRA20_CLK_CVE },
496*4882a593Smuzhiyun 	{ .dev_id = "tvo", .dt_id = TEGRA20_CLK_TVO },
497*4882a593Smuzhiyun 	{ .dev_id = "tvdac", .dt_id = TEGRA20_CLK_TVDAC },
498*4882a593Smuzhiyun 	{ .con_id = "vi_sensor", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_VI_SENSOR },
499*4882a593Smuzhiyun 	{ .dev_id = "hdmi", .dt_id = TEGRA20_CLK_HDMI },
500*4882a593Smuzhiyun 	{ .con_id = "div-clk", .dev_id = "tegra-i2c.0", .dt_id = TEGRA20_CLK_I2C1 },
501*4882a593Smuzhiyun 	{ .con_id = "div-clk", .dev_id = "tegra-i2c.1", .dt_id = TEGRA20_CLK_I2C2 },
502*4882a593Smuzhiyun 	{ .con_id = "div-clk", .dev_id = "tegra-i2c.2", .dt_id = TEGRA20_CLK_I2C3 },
503*4882a593Smuzhiyun 	{ .con_id = "div-clk", .dev_id = "tegra-i2c.3", .dt_id = TEGRA20_CLK_DVC },
504*4882a593Smuzhiyun 	{ .dev_id = "tegra-pwm", .dt_id = TEGRA20_CLK_PWM },
505*4882a593Smuzhiyun 	{ .dev_id = "tegra_uart.0", .dt_id = TEGRA20_CLK_UARTA },
506*4882a593Smuzhiyun 	{ .dev_id = "tegra_uart.1", .dt_id = TEGRA20_CLK_UARTB },
507*4882a593Smuzhiyun 	{ .dev_id = "tegra_uart.2", .dt_id = TEGRA20_CLK_UARTC },
508*4882a593Smuzhiyun 	{ .dev_id = "tegra_uart.3", .dt_id = TEGRA20_CLK_UARTD },
509*4882a593Smuzhiyun 	{ .dev_id = "tegra_uart.4", .dt_id = TEGRA20_CLK_UARTE },
510*4882a593Smuzhiyun 	{ .dev_id = "tegradc.0", .dt_id = TEGRA20_CLK_DISP1 },
511*4882a593Smuzhiyun 	{ .dev_id = "tegradc.1", .dt_id = TEGRA20_CLK_DISP2 },
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun static struct tegra_clk tegra20_clks[tegra_clk_max] __initdata = {
515*4882a593Smuzhiyun 	[tegra_clk_ahbdma] = { .dt_id = TEGRA20_CLK_AHBDMA, .present = true },
516*4882a593Smuzhiyun 	[tegra_clk_apbdma] = { .dt_id = TEGRA20_CLK_APBDMA, .present = true },
517*4882a593Smuzhiyun 	[tegra_clk_spdif_out] = { .dt_id = TEGRA20_CLK_SPDIF_OUT, .present = true },
518*4882a593Smuzhiyun 	[tegra_clk_spdif_in] = { .dt_id = TEGRA20_CLK_SPDIF_IN, .present = true },
519*4882a593Smuzhiyun 	[tegra_clk_sdmmc1] = { .dt_id = TEGRA20_CLK_SDMMC1, .present = true },
520*4882a593Smuzhiyun 	[tegra_clk_sdmmc2] = { .dt_id = TEGRA20_CLK_SDMMC2, .present = true },
521*4882a593Smuzhiyun 	[tegra_clk_sdmmc3] = { .dt_id = TEGRA20_CLK_SDMMC3, .present = true },
522*4882a593Smuzhiyun 	[tegra_clk_sdmmc4] = { .dt_id = TEGRA20_CLK_SDMMC4, .present = true },
523*4882a593Smuzhiyun 	[tegra_clk_la] = { .dt_id = TEGRA20_CLK_LA, .present = true },
524*4882a593Smuzhiyun 	[tegra_clk_csite] = { .dt_id = TEGRA20_CLK_CSITE, .present = true },
525*4882a593Smuzhiyun 	[tegra_clk_vfir] = { .dt_id = TEGRA20_CLK_VFIR, .present = true },
526*4882a593Smuzhiyun 	[tegra_clk_mipi] = { .dt_id = TEGRA20_CLK_MIPI, .present = true },
527*4882a593Smuzhiyun 	[tegra_clk_nor] = { .dt_id = TEGRA20_CLK_NOR, .present = true },
528*4882a593Smuzhiyun 	[tegra_clk_rtc] = { .dt_id = TEGRA20_CLK_RTC, .present = true },
529*4882a593Smuzhiyun 	[tegra_clk_timer] = { .dt_id = TEGRA20_CLK_TIMER, .present = true },
530*4882a593Smuzhiyun 	[tegra_clk_kbc] = { .dt_id = TEGRA20_CLK_KBC, .present = true },
531*4882a593Smuzhiyun 	[tegra_clk_csus] = { .dt_id = TEGRA20_CLK_CSUS, .present = true },
532*4882a593Smuzhiyun 	[tegra_clk_vcp] = { .dt_id = TEGRA20_CLK_VCP, .present = true },
533*4882a593Smuzhiyun 	[tegra_clk_bsea] = { .dt_id = TEGRA20_CLK_BSEA, .present = true },
534*4882a593Smuzhiyun 	[tegra_clk_bsev] = { .dt_id = TEGRA20_CLK_BSEV, .present = true },
535*4882a593Smuzhiyun 	[tegra_clk_usbd] = { .dt_id = TEGRA20_CLK_USBD, .present = true },
536*4882a593Smuzhiyun 	[tegra_clk_usb2] = { .dt_id = TEGRA20_CLK_USB2, .present = true },
537*4882a593Smuzhiyun 	[tegra_clk_usb3] = { .dt_id = TEGRA20_CLK_USB3, .present = true },
538*4882a593Smuzhiyun 	[tegra_clk_csi] = { .dt_id = TEGRA20_CLK_CSI, .present = true },
539*4882a593Smuzhiyun 	[tegra_clk_isp] = { .dt_id = TEGRA20_CLK_ISP, .present = true },
540*4882a593Smuzhiyun 	[tegra_clk_clk_32k] = { .dt_id = TEGRA20_CLK_CLK_32K, .present = true },
541*4882a593Smuzhiyun 	[tegra_clk_hclk] = { .dt_id = TEGRA20_CLK_HCLK, .present = true },
542*4882a593Smuzhiyun 	[tegra_clk_pclk] = { .dt_id = TEGRA20_CLK_PCLK, .present = true },
543*4882a593Smuzhiyun 	[tegra_clk_pll_p_out1] = { .dt_id = TEGRA20_CLK_PLL_P_OUT1, .present = true },
544*4882a593Smuzhiyun 	[tegra_clk_pll_p_out2] = { .dt_id = TEGRA20_CLK_PLL_P_OUT2, .present = true },
545*4882a593Smuzhiyun 	[tegra_clk_pll_p_out3] = { .dt_id = TEGRA20_CLK_PLL_P_OUT3, .present = true },
546*4882a593Smuzhiyun 	[tegra_clk_pll_p_out4] = { .dt_id = TEGRA20_CLK_PLL_P_OUT4, .present = true },
547*4882a593Smuzhiyun 	[tegra_clk_pll_p] = { .dt_id = TEGRA20_CLK_PLL_P, .present = true },
548*4882a593Smuzhiyun 	[tegra_clk_owr] = { .dt_id = TEGRA20_CLK_OWR, .present = true },
549*4882a593Smuzhiyun 	[tegra_clk_sbc1] = { .dt_id = TEGRA20_CLK_SBC1, .present = true },
550*4882a593Smuzhiyun 	[tegra_clk_sbc2] = { .dt_id = TEGRA20_CLK_SBC2, .present = true },
551*4882a593Smuzhiyun 	[tegra_clk_sbc3] = { .dt_id = TEGRA20_CLK_SBC3, .present = true },
552*4882a593Smuzhiyun 	[tegra_clk_sbc4] = { .dt_id = TEGRA20_CLK_SBC4, .present = true },
553*4882a593Smuzhiyun 	[tegra_clk_vde] = { .dt_id = TEGRA20_CLK_VDE, .present = true },
554*4882a593Smuzhiyun 	[tegra_clk_vi] = { .dt_id = TEGRA20_CLK_VI, .present = true },
555*4882a593Smuzhiyun 	[tegra_clk_epp] = { .dt_id = TEGRA20_CLK_EPP, .present = true },
556*4882a593Smuzhiyun 	[tegra_clk_mpe] = { .dt_id = TEGRA20_CLK_MPE, .present = true },
557*4882a593Smuzhiyun 	[tegra_clk_host1x] = { .dt_id = TEGRA20_CLK_HOST1X, .present = true },
558*4882a593Smuzhiyun 	[tegra_clk_gr2d] = { .dt_id = TEGRA20_CLK_GR2D, .present = true },
559*4882a593Smuzhiyun 	[tegra_clk_gr3d] = { .dt_id = TEGRA20_CLK_GR3D, .present = true },
560*4882a593Smuzhiyun 	[tegra_clk_ndflash] = { .dt_id = TEGRA20_CLK_NDFLASH, .present = true },
561*4882a593Smuzhiyun 	[tegra_clk_cve] = { .dt_id = TEGRA20_CLK_CVE, .present = true },
562*4882a593Smuzhiyun 	[tegra_clk_tvo] = { .dt_id = TEGRA20_CLK_TVO, .present = true },
563*4882a593Smuzhiyun 	[tegra_clk_tvdac] = { .dt_id = TEGRA20_CLK_TVDAC, .present = true },
564*4882a593Smuzhiyun 	[tegra_clk_vi_sensor] = { .dt_id = TEGRA20_CLK_VI_SENSOR, .present = true },
565*4882a593Smuzhiyun 	[tegra_clk_afi] = { .dt_id = TEGRA20_CLK_AFI, .present = true },
566*4882a593Smuzhiyun 	[tegra_clk_fuse] = { .dt_id = TEGRA20_CLK_FUSE, .present = true },
567*4882a593Smuzhiyun 	[tegra_clk_kfuse] = { .dt_id = TEGRA20_CLK_KFUSE, .present = true },
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
tegra20_clk_measure_input_freq(void)570*4882a593Smuzhiyun static unsigned long tegra20_clk_measure_input_freq(void)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	u32 osc_ctrl = readl_relaxed(clk_base + OSC_CTRL);
573*4882a593Smuzhiyun 	u32 auto_clk_control = osc_ctrl & OSC_CTRL_OSC_FREQ_MASK;
574*4882a593Smuzhiyun 	u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
575*4882a593Smuzhiyun 	unsigned long input_freq;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	switch (auto_clk_control) {
578*4882a593Smuzhiyun 	case OSC_CTRL_OSC_FREQ_12MHZ:
579*4882a593Smuzhiyun 		BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
580*4882a593Smuzhiyun 		input_freq = 12000000;
581*4882a593Smuzhiyun 		break;
582*4882a593Smuzhiyun 	case OSC_CTRL_OSC_FREQ_13MHZ:
583*4882a593Smuzhiyun 		BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
584*4882a593Smuzhiyun 		input_freq = 13000000;
585*4882a593Smuzhiyun 		break;
586*4882a593Smuzhiyun 	case OSC_CTRL_OSC_FREQ_19_2MHZ:
587*4882a593Smuzhiyun 		BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
588*4882a593Smuzhiyun 		input_freq = 19200000;
589*4882a593Smuzhiyun 		break;
590*4882a593Smuzhiyun 	case OSC_CTRL_OSC_FREQ_26MHZ:
591*4882a593Smuzhiyun 		BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
592*4882a593Smuzhiyun 		input_freq = 26000000;
593*4882a593Smuzhiyun 		break;
594*4882a593Smuzhiyun 	default:
595*4882a593Smuzhiyun 		pr_err("Unexpected clock autodetect value %d",
596*4882a593Smuzhiyun 		       auto_clk_control);
597*4882a593Smuzhiyun 		BUG();
598*4882a593Smuzhiyun 		return 0;
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return input_freq;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
tegra20_get_pll_ref_div(void)604*4882a593Smuzhiyun static unsigned int tegra20_get_pll_ref_div(void)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	u32 pll_ref_div = readl_relaxed(clk_base + OSC_CTRL) &
607*4882a593Smuzhiyun 		OSC_CTRL_PLL_REF_DIV_MASK;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	switch (pll_ref_div) {
610*4882a593Smuzhiyun 	case OSC_CTRL_PLL_REF_DIV_1:
611*4882a593Smuzhiyun 		return 1;
612*4882a593Smuzhiyun 	case OSC_CTRL_PLL_REF_DIV_2:
613*4882a593Smuzhiyun 		return 2;
614*4882a593Smuzhiyun 	case OSC_CTRL_PLL_REF_DIV_4:
615*4882a593Smuzhiyun 		return 4;
616*4882a593Smuzhiyun 	default:
617*4882a593Smuzhiyun 		pr_err("Invalid pll ref divider %d\n", pll_ref_div);
618*4882a593Smuzhiyun 		BUG();
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 	return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
tegra20_pll_init(void)623*4882a593Smuzhiyun static void tegra20_pll_init(void)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	struct clk *clk;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* PLLC */
628*4882a593Smuzhiyun 	clk = tegra_clk_register_pll("pll_c", "pll_ref", clk_base, NULL, 0,
629*4882a593Smuzhiyun 			    &pll_c_params, NULL);
630*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_C] = clk;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/* PLLC_OUT1 */
633*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
634*4882a593Smuzhiyun 				clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
635*4882a593Smuzhiyun 				8, 8, 1, NULL);
636*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
637*4882a593Smuzhiyun 				clk_base + PLLC_OUT, 1, 0, CLK_SET_RATE_PARENT,
638*4882a593Smuzhiyun 				0, NULL);
639*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_C_OUT1] = clk;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* PLLM */
642*4882a593Smuzhiyun 	clk = tegra_clk_register_pll("pll_m", "pll_ref", clk_base, NULL,
643*4882a593Smuzhiyun 			    CLK_SET_RATE_GATE, &pll_m_params, NULL);
644*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_M] = clk;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* PLLM_OUT1 */
647*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
648*4882a593Smuzhiyun 				clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
649*4882a593Smuzhiyun 				8, 8, 1, NULL);
650*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
651*4882a593Smuzhiyun 				clk_base + PLLM_OUT, 1, 0,
652*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 0, NULL);
653*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_M_OUT1] = clk;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* PLLX */
656*4882a593Smuzhiyun 	clk = tegra_clk_register_pll("pll_x", "pll_ref", clk_base, NULL, 0,
657*4882a593Smuzhiyun 			    &pll_x_params, NULL);
658*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_X] = clk;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* PLLU */
661*4882a593Smuzhiyun 	clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, NULL, 0,
662*4882a593Smuzhiyun 			    &pll_u_params, NULL);
663*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_U] = clk;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* PLLD */
666*4882a593Smuzhiyun 	clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, NULL, 0,
667*4882a593Smuzhiyun 			    &pll_d_params, NULL);
668*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_D] = clk;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* PLLD_OUT0 */
671*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
672*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 2);
673*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_D_OUT0] = clk;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* PLLA */
676*4882a593Smuzhiyun 	clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, NULL, 0,
677*4882a593Smuzhiyun 			    &pll_a_params, NULL);
678*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_A] = clk;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/* PLLA_OUT0 */
681*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
682*4882a593Smuzhiyun 				clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
683*4882a593Smuzhiyun 				8, 8, 1, NULL);
684*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
685*4882a593Smuzhiyun 				clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
686*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 0, NULL);
687*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_A_OUT0] = clk;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* PLLE */
690*4882a593Smuzhiyun 	clk = tegra_clk_register_plle("pll_e", "pll_ref", clk_base, pmc_base,
691*4882a593Smuzhiyun 			     0, &pll_e_params, NULL);
692*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_E] = clk;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun static const char *cclk_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
696*4882a593Smuzhiyun 				      "pll_p", "pll_p_out4",
697*4882a593Smuzhiyun 				      "pll_p_out3", "clk_d", "pll_x" };
698*4882a593Smuzhiyun static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
699*4882a593Smuzhiyun 				      "pll_p_out3", "pll_p_out2", "clk_d",
700*4882a593Smuzhiyun 				      "clk_32k", "pll_m_out1" };
701*4882a593Smuzhiyun 
tegra20_super_clk_init(void)702*4882a593Smuzhiyun static void tegra20_super_clk_init(void)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct clk *clk;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	/* CCLK */
707*4882a593Smuzhiyun 	clk = tegra_clk_register_super_cclk("cclk", cclk_parents,
708*4882a593Smuzhiyun 			      ARRAY_SIZE(cclk_parents), CLK_SET_RATE_PARENT,
709*4882a593Smuzhiyun 			      clk_base + CCLK_BURST_POLICY, TEGRA20_SUPER_CLK,
710*4882a593Smuzhiyun 			      NULL);
711*4882a593Smuzhiyun 	clks[TEGRA20_CLK_CCLK] = clk;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	/* SCLK */
714*4882a593Smuzhiyun 	clk = tegra_clk_register_super_mux("sclk", sclk_parents,
715*4882a593Smuzhiyun 			      ARRAY_SIZE(sclk_parents),
716*4882a593Smuzhiyun 			      CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
717*4882a593Smuzhiyun 			      clk_base + SCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
718*4882a593Smuzhiyun 	clks[TEGRA20_CLK_SCLK] = clk;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	/* twd */
721*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "twd", "cclk", 0, 1, 4);
722*4882a593Smuzhiyun 	clks[TEGRA20_CLK_TWD] = clk;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun static const char *audio_parents[] = { "spdif_in", "i2s1", "i2s2", "unused",
726*4882a593Smuzhiyun 				       "pll_a_out0", "unused", "unused",
727*4882a593Smuzhiyun 				       "unused" };
728*4882a593Smuzhiyun 
tegra20_audio_clk_init(void)729*4882a593Smuzhiyun static void __init tegra20_audio_clk_init(void)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	struct clk *clk;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* audio */
734*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "audio_mux", audio_parents,
735*4882a593Smuzhiyun 				ARRAY_SIZE(audio_parents),
736*4882a593Smuzhiyun 				CLK_SET_RATE_NO_REPARENT,
737*4882a593Smuzhiyun 				clk_base + AUDIO_SYNC_CLK, 0, 3, 0, NULL);
738*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "audio", "audio_mux", 0,
739*4882a593Smuzhiyun 				clk_base + AUDIO_SYNC_CLK, 4,
740*4882a593Smuzhiyun 				CLK_GATE_SET_TO_DISABLE, NULL);
741*4882a593Smuzhiyun 	clks[TEGRA20_CLK_AUDIO] = clk;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/* audio_2x */
744*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "audio_doubler", "audio",
745*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 2, 1);
746*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("audio_2x", "audio_doubler",
747*4882a593Smuzhiyun 				    TEGRA_PERIPH_NO_RESET, clk_base,
748*4882a593Smuzhiyun 				    CLK_SET_RATE_PARENT, 89,
749*4882a593Smuzhiyun 				    periph_clk_enb_refcnt);
750*4882a593Smuzhiyun 	clks[TEGRA20_CLK_AUDIO_2X] = clk;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static const char *i2s1_parents[] = { "pll_a_out0", "audio_2x", "pll_p",
754*4882a593Smuzhiyun 				      "clk_m" };
755*4882a593Smuzhiyun static const char *i2s2_parents[] = { "pll_a_out0", "audio_2x", "pll_p",
756*4882a593Smuzhiyun 				      "clk_m" };
757*4882a593Smuzhiyun static const char *pwm_parents[] = { "pll_p", "pll_c", "audio", "clk_m",
758*4882a593Smuzhiyun 				     "clk_32k" };
759*4882a593Smuzhiyun static const char *mux_pllpcm_clkm[] = { "pll_p", "pll_c", "pll_m", "clk_m" };
760*4882a593Smuzhiyun static const char *mux_pllpdc_clkm[] = { "pll_p", "pll_d_out0", "pll_c",
761*4882a593Smuzhiyun 					 "clk_m" };
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun static struct tegra_periph_init_data tegra_periph_clk_list[] = {
764*4882a593Smuzhiyun 	TEGRA_INIT_DATA_MUX("i2s1", i2s1_parents,     CLK_SOURCE_I2S1,   11, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2S1),
765*4882a593Smuzhiyun 	TEGRA_INIT_DATA_MUX("i2s2", i2s2_parents,     CLK_SOURCE_I2S2,   18, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2S2),
766*4882a593Smuzhiyun 	TEGRA_INIT_DATA_MUX("spi",   mux_pllpcm_clkm,   CLK_SOURCE_SPI,   43, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_SPI),
767*4882a593Smuzhiyun 	TEGRA_INIT_DATA_MUX("xio",   mux_pllpcm_clkm,   CLK_SOURCE_XIO,   45, 0, TEGRA20_CLK_XIO),
768*4882a593Smuzhiyun 	TEGRA_INIT_DATA_MUX("twc",   mux_pllpcm_clkm,   CLK_SOURCE_TWC,   16, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_TWC),
769*4882a593Smuzhiyun 	TEGRA_INIT_DATA_MUX("ide",   mux_pllpcm_clkm,   CLK_SOURCE_XIO,   25, 0, TEGRA20_CLK_IDE),
770*4882a593Smuzhiyun 	TEGRA_INIT_DATA_DIV16("dvc", mux_pllpcm_clkm,   CLK_SOURCE_DVC,   47, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_DVC),
771*4882a593Smuzhiyun 	TEGRA_INIT_DATA_DIV16("i2c1", mux_pllpcm_clkm,   CLK_SOURCE_I2C1,   12, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C1),
772*4882a593Smuzhiyun 	TEGRA_INIT_DATA_DIV16("i2c2", mux_pllpcm_clkm,   CLK_SOURCE_I2C2,   54, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C2),
773*4882a593Smuzhiyun 	TEGRA_INIT_DATA_DIV16("i2c3", mux_pllpcm_clkm,   CLK_SOURCE_I2C3,   67, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C3),
774*4882a593Smuzhiyun 	TEGRA_INIT_DATA_MUX("hdmi", mux_pllpdc_clkm,   CLK_SOURCE_HDMI,   51, 0, TEGRA20_CLK_HDMI),
775*4882a593Smuzhiyun 	TEGRA_INIT_DATA("pwm", NULL, NULL, pwm_parents,     CLK_SOURCE_PWM,   28, 3, 0, 0, 8, 1, 0, 17, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_PWM),
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
779*4882a593Smuzhiyun 	TEGRA_INIT_DATA_NODIV("uarta",	mux_pllpcm_clkm, CLK_SOURCE_UARTA, 30, 2, 6,   TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTA),
780*4882a593Smuzhiyun 	TEGRA_INIT_DATA_NODIV("uartb",	mux_pllpcm_clkm, CLK_SOURCE_UARTB, 30, 2, 7,   TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTB),
781*4882a593Smuzhiyun 	TEGRA_INIT_DATA_NODIV("uartc",	mux_pllpcm_clkm, CLK_SOURCE_UARTC, 30, 2, 55,  TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTC),
782*4882a593Smuzhiyun 	TEGRA_INIT_DATA_NODIV("uartd",	mux_pllpcm_clkm, CLK_SOURCE_UARTD, 30, 2, 65,  TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTD),
783*4882a593Smuzhiyun 	TEGRA_INIT_DATA_NODIV("uarte",	mux_pllpcm_clkm, CLK_SOURCE_UARTE, 30, 2, 66,  TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTE),
784*4882a593Smuzhiyun 	TEGRA_INIT_DATA_NODIV("disp1",	mux_pllpdc_clkm, CLK_SOURCE_DISP1, 30, 2, 27,  0, TEGRA20_CLK_DISP1),
785*4882a593Smuzhiyun 	TEGRA_INIT_DATA_NODIV("disp2",	mux_pllpdc_clkm, CLK_SOURCE_DISP2, 30, 2, 26,  0, TEGRA20_CLK_DISP2),
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
tegra20_periph_clk_init(void)788*4882a593Smuzhiyun static void __init tegra20_periph_clk_init(void)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	struct tegra_periph_init_data *data;
791*4882a593Smuzhiyun 	struct clk *clk;
792*4882a593Smuzhiyun 	unsigned int i;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/* ac97 */
795*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("ac97", "pll_a_out0",
796*4882a593Smuzhiyun 				    TEGRA_PERIPH_ON_APB,
797*4882a593Smuzhiyun 				    clk_base, 0, 3, periph_clk_enb_refcnt);
798*4882a593Smuzhiyun 	clks[TEGRA20_CLK_AC97] = clk;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/* emc */
801*4882a593Smuzhiyun 	clk = tegra20_clk_register_emc(clk_base + CLK_SOURCE_EMC, false);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	clks[TEGRA20_CLK_EMC] = clk;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	clk = tegra_clk_register_mc("mc", "emc", clk_base + CLK_SOURCE_EMC,
806*4882a593Smuzhiyun 				    NULL);
807*4882a593Smuzhiyun 	clks[TEGRA20_CLK_MC] = clk;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/* dsi */
810*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("dsi", "pll_d", 0, clk_base, 0,
811*4882a593Smuzhiyun 				    48, periph_clk_enb_refcnt);
812*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "dsi");
813*4882a593Smuzhiyun 	clks[TEGRA20_CLK_DSI] = clk;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	/* pex */
816*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("pex", "clk_m", 0, clk_base, 0, 70,
817*4882a593Smuzhiyun 				    periph_clk_enb_refcnt);
818*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PEX] = clk;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* dev1 OSC divider */
821*4882a593Smuzhiyun 	clk_register_divider(NULL, "dev1_osc_div", "clk_m",
822*4882a593Smuzhiyun 			     0, clk_base + MISC_CLK_ENB, 22, 2,
823*4882a593Smuzhiyun 			     CLK_DIVIDER_POWER_OF_TWO | CLK_DIVIDER_READ_ONLY,
824*4882a593Smuzhiyun 			     NULL);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* dev2 OSC divider */
827*4882a593Smuzhiyun 	clk_register_divider(NULL, "dev2_osc_div", "clk_m",
828*4882a593Smuzhiyun 			     0, clk_base + MISC_CLK_ENB, 20, 2,
829*4882a593Smuzhiyun 			     CLK_DIVIDER_POWER_OF_TWO | CLK_DIVIDER_READ_ONLY,
830*4882a593Smuzhiyun 			     NULL);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* cdev1 */
833*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("cdev1", "cdev1_mux", 0,
834*4882a593Smuzhiyun 				    clk_base, 0, 94, periph_clk_enb_refcnt);
835*4882a593Smuzhiyun 	clks[TEGRA20_CLK_CDEV1] = clk;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* cdev2 */
838*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("cdev2", "cdev2_mux", 0,
839*4882a593Smuzhiyun 				    clk_base, 0, 93, periph_clk_enb_refcnt);
840*4882a593Smuzhiyun 	clks[TEGRA20_CLK_CDEV2] = clk;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
843*4882a593Smuzhiyun 		data = &tegra_periph_clk_list[i];
844*4882a593Smuzhiyun 		clk = tegra_clk_register_periph_data(clk_base, data);
845*4882a593Smuzhiyun 		clks[data->clk_id] = clk;
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
849*4882a593Smuzhiyun 		data = &tegra_periph_nodiv_clk_list[i];
850*4882a593Smuzhiyun 		clk = tegra_clk_register_periph_nodiv(data->name,
851*4882a593Smuzhiyun 					data->p.parent_names,
852*4882a593Smuzhiyun 					data->num_parents, &data->periph,
853*4882a593Smuzhiyun 					clk_base, data->offset);
854*4882a593Smuzhiyun 		clks[data->clk_id] = clk;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	tegra_periph_clk_init(clk_base, pmc_base, tegra20_clks, &pll_p_params);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
tegra20_osc_clk_init(void)860*4882a593Smuzhiyun static void __init tegra20_osc_clk_init(void)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	struct clk *clk;
863*4882a593Smuzhiyun 	unsigned long input_freq;
864*4882a593Smuzhiyun 	unsigned int pll_ref_div;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	input_freq = tegra20_clk_measure_input_freq();
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	/* clk_m */
869*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IGNORE_UNUSED,
870*4882a593Smuzhiyun 				      input_freq);
871*4882a593Smuzhiyun 	clks[TEGRA20_CLK_CLK_M] = clk;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	/* pll_ref */
874*4882a593Smuzhiyun 	pll_ref_div = tegra20_get_pll_ref_div();
875*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
876*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, pll_ref_div);
877*4882a593Smuzhiyun 	clks[TEGRA20_CLK_PLL_REF] = clk;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun /* Tegra20 CPU clock and reset control functions */
tegra20_wait_cpu_in_reset(u32 cpu)881*4882a593Smuzhiyun static void tegra20_wait_cpu_in_reset(u32 cpu)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	unsigned int reg;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	do {
886*4882a593Smuzhiyun 		reg = readl(clk_base +
887*4882a593Smuzhiyun 			    TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
888*4882a593Smuzhiyun 		cpu_relax();
889*4882a593Smuzhiyun 	} while (!(reg & (1 << cpu)));	/* check CPU been reset or not */
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	return;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
tegra20_put_cpu_in_reset(u32 cpu)894*4882a593Smuzhiyun static void tegra20_put_cpu_in_reset(u32 cpu)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	writel(CPU_RESET(cpu),
897*4882a593Smuzhiyun 	       clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
898*4882a593Smuzhiyun 	dmb();
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
tegra20_cpu_out_of_reset(u32 cpu)901*4882a593Smuzhiyun static void tegra20_cpu_out_of_reset(u32 cpu)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	writel(CPU_RESET(cpu),
904*4882a593Smuzhiyun 	       clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
905*4882a593Smuzhiyun 	wmb();
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
tegra20_enable_cpu_clock(u32 cpu)908*4882a593Smuzhiyun static void tegra20_enable_cpu_clock(u32 cpu)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	unsigned int reg;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
913*4882a593Smuzhiyun 	writel(reg & ~CPU_CLOCK(cpu),
914*4882a593Smuzhiyun 	       clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
915*4882a593Smuzhiyun 	barrier();
916*4882a593Smuzhiyun 	reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
tegra20_disable_cpu_clock(u32 cpu)919*4882a593Smuzhiyun static void tegra20_disable_cpu_clock(u32 cpu)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	unsigned int reg;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
924*4882a593Smuzhiyun 	writel(reg | CPU_CLOCK(cpu),
925*4882a593Smuzhiyun 	       clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tegra20_cpu_rail_off_ready(void)929*4882a593Smuzhiyun static bool tegra20_cpu_rail_off_ready(void)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	unsigned int cpu_rst_status;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	cpu_rst_status = readl(clk_base +
934*4882a593Smuzhiyun 			       TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return !!(cpu_rst_status & 0x2);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
tegra20_cpu_clock_suspend(void)939*4882a593Smuzhiyun static void tegra20_cpu_clock_suspend(void)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	/* switch coresite to clk_m, save off original source */
942*4882a593Smuzhiyun 	tegra20_cpu_clk_sctx.clk_csite_src =
943*4882a593Smuzhiyun 				readl(clk_base + CLK_SOURCE_CSITE);
944*4882a593Smuzhiyun 	writel(3<<30, clk_base + CLK_SOURCE_CSITE);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	tegra20_cpu_clk_sctx.cpu_burst =
947*4882a593Smuzhiyun 				readl(clk_base + CCLK_BURST_POLICY);
948*4882a593Smuzhiyun 	tegra20_cpu_clk_sctx.pllx_base =
949*4882a593Smuzhiyun 				readl(clk_base + PLLX_BASE);
950*4882a593Smuzhiyun 	tegra20_cpu_clk_sctx.pllx_misc =
951*4882a593Smuzhiyun 				readl(clk_base + PLLX_MISC);
952*4882a593Smuzhiyun 	tegra20_cpu_clk_sctx.cclk_divider =
953*4882a593Smuzhiyun 				readl(clk_base + SUPER_CCLK_DIVIDER);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
tegra20_cpu_clock_resume(void)956*4882a593Smuzhiyun static void tegra20_cpu_clock_resume(void)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun 	unsigned int reg, policy;
959*4882a593Smuzhiyun 	u32 misc, base;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* Is CPU complex already running on PLLX? */
962*4882a593Smuzhiyun 	reg = readl(clk_base + CCLK_BURST_POLICY);
963*4882a593Smuzhiyun 	policy = (reg >> CCLK_BURST_POLICY_SHIFT) & 0xF;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	if (policy == CCLK_IDLE_POLICY)
966*4882a593Smuzhiyun 		reg = (reg >> CCLK_IDLE_POLICY_SHIFT) & 0xF;
967*4882a593Smuzhiyun 	else if (policy == CCLK_RUN_POLICY)
968*4882a593Smuzhiyun 		reg = (reg >> CCLK_RUN_POLICY_SHIFT) & 0xF;
969*4882a593Smuzhiyun 	else
970*4882a593Smuzhiyun 		BUG();
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (reg != CCLK_BURST_POLICY_PLLX) {
973*4882a593Smuzhiyun 		misc = readl_relaxed(clk_base + PLLX_MISC);
974*4882a593Smuzhiyun 		base = readl_relaxed(clk_base + PLLX_BASE);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		if (misc != tegra20_cpu_clk_sctx.pllx_misc ||
977*4882a593Smuzhiyun 		    base != tegra20_cpu_clk_sctx.pllx_base) {
978*4882a593Smuzhiyun 			/* restore PLLX settings if CPU is on different PLL */
979*4882a593Smuzhiyun 			writel(tegra20_cpu_clk_sctx.pllx_misc,
980*4882a593Smuzhiyun 						clk_base + PLLX_MISC);
981*4882a593Smuzhiyun 			writel(tegra20_cpu_clk_sctx.pllx_base,
982*4882a593Smuzhiyun 						clk_base + PLLX_BASE);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 			/* wait for PLL stabilization if PLLX was enabled */
985*4882a593Smuzhiyun 			if (tegra20_cpu_clk_sctx.pllx_base & (1 << 30))
986*4882a593Smuzhiyun 				udelay(300);
987*4882a593Smuzhiyun 		}
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	/*
991*4882a593Smuzhiyun 	 * Restore original burst policy setting for calls resulting from CPU
992*4882a593Smuzhiyun 	 * LP2 in idle or system suspend.
993*4882a593Smuzhiyun 	 */
994*4882a593Smuzhiyun 	writel(tegra20_cpu_clk_sctx.cclk_divider,
995*4882a593Smuzhiyun 					clk_base + SUPER_CCLK_DIVIDER);
996*4882a593Smuzhiyun 	writel(tegra20_cpu_clk_sctx.cpu_burst,
997*4882a593Smuzhiyun 					clk_base + CCLK_BURST_POLICY);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	writel(tegra20_cpu_clk_sctx.clk_csite_src,
1000*4882a593Smuzhiyun 					clk_base + CLK_SOURCE_CSITE);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun #endif
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun static struct tegra_cpu_car_ops tegra20_cpu_car_ops = {
1005*4882a593Smuzhiyun 	.wait_for_reset	= tegra20_wait_cpu_in_reset,
1006*4882a593Smuzhiyun 	.put_in_reset	= tegra20_put_cpu_in_reset,
1007*4882a593Smuzhiyun 	.out_of_reset	= tegra20_cpu_out_of_reset,
1008*4882a593Smuzhiyun 	.enable_clock	= tegra20_enable_cpu_clock,
1009*4882a593Smuzhiyun 	.disable_clock	= tegra20_disable_cpu_clock,
1010*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1011*4882a593Smuzhiyun 	.rail_off_ready = tegra20_cpu_rail_off_ready,
1012*4882a593Smuzhiyun 	.suspend	= tegra20_cpu_clock_suspend,
1013*4882a593Smuzhiyun 	.resume		= tegra20_cpu_clock_resume,
1014*4882a593Smuzhiyun #endif
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun static struct tegra_clk_init_table init_table[] __initdata = {
1018*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_P, TEGRA20_CLK_CLK_MAX, 216000000, 1 },
1019*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_P_OUT1, TEGRA20_CLK_CLK_MAX, 28800000, 1 },
1020*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_P_OUT2, TEGRA20_CLK_CLK_MAX, 48000000, 1 },
1021*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_P_OUT3, TEGRA20_CLK_CLK_MAX, 72000000, 1 },
1022*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_P_OUT4, TEGRA20_CLK_CLK_MAX, 24000000, 1 },
1023*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_C, TEGRA20_CLK_CLK_MAX, 600000000, 0 },
1024*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_C_OUT1, TEGRA20_CLK_CLK_MAX, 240000000, 0 },
1025*4882a593Smuzhiyun 	{ TEGRA20_CLK_SCLK, TEGRA20_CLK_PLL_C_OUT1, 240000000, 0 },
1026*4882a593Smuzhiyun 	{ TEGRA20_CLK_HCLK, TEGRA20_CLK_CLK_MAX, 240000000, 0 },
1027*4882a593Smuzhiyun 	{ TEGRA20_CLK_PCLK, TEGRA20_CLK_CLK_MAX, 60000000, 0 },
1028*4882a593Smuzhiyun 	{ TEGRA20_CLK_CSITE, TEGRA20_CLK_CLK_MAX, 0, 1 },
1029*4882a593Smuzhiyun 	{ TEGRA20_CLK_CCLK, TEGRA20_CLK_CLK_MAX, 0, 1 },
1030*4882a593Smuzhiyun 	{ TEGRA20_CLK_UARTA, TEGRA20_CLK_PLL_P, 0, 0 },
1031*4882a593Smuzhiyun 	{ TEGRA20_CLK_UARTB, TEGRA20_CLK_PLL_P, 0, 0 },
1032*4882a593Smuzhiyun 	{ TEGRA20_CLK_UARTC, TEGRA20_CLK_PLL_P, 0, 0 },
1033*4882a593Smuzhiyun 	{ TEGRA20_CLK_UARTD, TEGRA20_CLK_PLL_P, 0, 0 },
1034*4882a593Smuzhiyun 	{ TEGRA20_CLK_UARTE, TEGRA20_CLK_PLL_P, 0, 0 },
1035*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_A, TEGRA20_CLK_CLK_MAX, 56448000, 0 },
1036*4882a593Smuzhiyun 	{ TEGRA20_CLK_PLL_A_OUT0, TEGRA20_CLK_CLK_MAX, 11289600, 0 },
1037*4882a593Smuzhiyun 	{ TEGRA20_CLK_I2S1, TEGRA20_CLK_PLL_A_OUT0, 11289600, 0 },
1038*4882a593Smuzhiyun 	{ TEGRA20_CLK_I2S2, TEGRA20_CLK_PLL_A_OUT0, 11289600, 0 },
1039*4882a593Smuzhiyun 	{ TEGRA20_CLK_SDMMC1, TEGRA20_CLK_PLL_P, 48000000, 0 },
1040*4882a593Smuzhiyun 	{ TEGRA20_CLK_SDMMC3, TEGRA20_CLK_PLL_P, 48000000, 0 },
1041*4882a593Smuzhiyun 	{ TEGRA20_CLK_SDMMC4, TEGRA20_CLK_PLL_P, 48000000, 0 },
1042*4882a593Smuzhiyun 	{ TEGRA20_CLK_SPI, TEGRA20_CLK_PLL_P, 20000000, 0 },
1043*4882a593Smuzhiyun 	{ TEGRA20_CLK_SBC1, TEGRA20_CLK_PLL_P, 100000000, 0 },
1044*4882a593Smuzhiyun 	{ TEGRA20_CLK_SBC2, TEGRA20_CLK_PLL_P, 100000000, 0 },
1045*4882a593Smuzhiyun 	{ TEGRA20_CLK_SBC3, TEGRA20_CLK_PLL_P, 100000000, 0 },
1046*4882a593Smuzhiyun 	{ TEGRA20_CLK_SBC4, TEGRA20_CLK_PLL_P, 100000000, 0 },
1047*4882a593Smuzhiyun 	{ TEGRA20_CLK_HOST1X, TEGRA20_CLK_PLL_C, 150000000, 0 },
1048*4882a593Smuzhiyun 	{ TEGRA20_CLK_GR2D, TEGRA20_CLK_PLL_C, 300000000, 0 },
1049*4882a593Smuzhiyun 	{ TEGRA20_CLK_GR3D, TEGRA20_CLK_PLL_C, 300000000, 0 },
1050*4882a593Smuzhiyun 	{ TEGRA20_CLK_VDE, TEGRA20_CLK_PLL_C, 300000000, 0 },
1051*4882a593Smuzhiyun 	/* must be the last entry */
1052*4882a593Smuzhiyun 	{ TEGRA20_CLK_CLK_MAX, TEGRA20_CLK_CLK_MAX, 0, 0 },
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun 
tegra20_clock_apply_init_table(void)1055*4882a593Smuzhiyun static void __init tegra20_clock_apply_init_table(void)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	tegra_init_from_table(init_table, clks, TEGRA20_CLK_CLK_MAX);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun /*
1061*4882a593Smuzhiyun  * Some clocks may be used by different drivers depending on the board
1062*4882a593Smuzhiyun  * configuration.  List those here to register them twice in the clock lookup
1063*4882a593Smuzhiyun  * table under two names.
1064*4882a593Smuzhiyun  */
1065*4882a593Smuzhiyun static struct tegra_clk_duplicate tegra_clk_duplicates[] = {
1066*4882a593Smuzhiyun 	TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD,    "utmip-pad",     NULL),
1067*4882a593Smuzhiyun 	TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD,    "tegra-ehci.0",  NULL),
1068*4882a593Smuzhiyun 	TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD,    "tegra-otg",     NULL),
1069*4882a593Smuzhiyun 	TEGRA_CLK_DUPLICATE(TEGRA20_CLK_CCLK,    NULL,           "cpu"),
1070*4882a593Smuzhiyun 	/* must be the last entry */
1071*4882a593Smuzhiyun 	TEGRA_CLK_DUPLICATE(TEGRA20_CLK_CLK_MAX, NULL,            NULL),
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun static const struct of_device_id pmc_match[] __initconst = {
1075*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra20-pmc" },
1076*4882a593Smuzhiyun 	{ },
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun 
tegra20_clk_src_onecell_get(struct of_phandle_args * clkspec,void * data)1079*4882a593Smuzhiyun static struct clk *tegra20_clk_src_onecell_get(struct of_phandle_args *clkspec,
1080*4882a593Smuzhiyun 					       void *data)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	struct clk_hw *parent_hw;
1083*4882a593Smuzhiyun 	struct clk_hw *hw;
1084*4882a593Smuzhiyun 	struct clk *clk;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	clk = of_clk_src_onecell_get(clkspec, data);
1087*4882a593Smuzhiyun 	if (IS_ERR(clk))
1088*4882a593Smuzhiyun 		return clk;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	hw = __clk_get_hw(clk);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	/*
1093*4882a593Smuzhiyun 	 * Tegra20 CDEV1 and CDEV2 clocks are a bit special case, their parent
1094*4882a593Smuzhiyun 	 * clock is created by the pinctrl driver. It is possible for clk user
1095*4882a593Smuzhiyun 	 * to request these clocks before pinctrl driver got probed and hence
1096*4882a593Smuzhiyun 	 * user will get an orphaned clock. That might be undesirable because
1097*4882a593Smuzhiyun 	 * user may expect parent clock to be enabled by the child.
1098*4882a593Smuzhiyun 	 */
1099*4882a593Smuzhiyun 	if (clkspec->args[0] == TEGRA20_CLK_CDEV1 ||
1100*4882a593Smuzhiyun 	    clkspec->args[0] == TEGRA20_CLK_CDEV2) {
1101*4882a593Smuzhiyun 		parent_hw = clk_hw_get_parent(hw);
1102*4882a593Smuzhiyun 		if (!parent_hw)
1103*4882a593Smuzhiyun 			return ERR_PTR(-EPROBE_DEFER);
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	if (clkspec->args[0] == TEGRA20_CLK_EMC) {
1107*4882a593Smuzhiyun 		if (!tegra20_clk_emc_driver_available(hw))
1108*4882a593Smuzhiyun 			return ERR_PTR(-EPROBE_DEFER);
1109*4882a593Smuzhiyun 	}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	return clk;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
tegra20_clock_init(struct device_node * np)1114*4882a593Smuzhiyun static void __init tegra20_clock_init(struct device_node *np)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	struct device_node *node;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	clk_base = of_iomap(np, 0);
1119*4882a593Smuzhiyun 	if (!clk_base) {
1120*4882a593Smuzhiyun 		pr_err("Can't map CAR registers\n");
1121*4882a593Smuzhiyun 		BUG();
1122*4882a593Smuzhiyun 	}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	node = of_find_matching_node(NULL, pmc_match);
1125*4882a593Smuzhiyun 	if (!node) {
1126*4882a593Smuzhiyun 		pr_err("Failed to find pmc node\n");
1127*4882a593Smuzhiyun 		BUG();
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	pmc_base = of_iomap(node, 0);
1131*4882a593Smuzhiyun 	of_node_put(node);
1132*4882a593Smuzhiyun 	if (!pmc_base) {
1133*4882a593Smuzhiyun 		pr_err("Can't map pmc registers\n");
1134*4882a593Smuzhiyun 		BUG();
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	clks = tegra_clk_init(clk_base, TEGRA20_CLK_CLK_MAX,
1138*4882a593Smuzhiyun 				TEGRA20_CLK_PERIPH_BANKS);
1139*4882a593Smuzhiyun 	if (!clks)
1140*4882a593Smuzhiyun 		return;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	tegra20_osc_clk_init();
1143*4882a593Smuzhiyun 	tegra_fixed_clk_init(tegra20_clks);
1144*4882a593Smuzhiyun 	tegra20_pll_init();
1145*4882a593Smuzhiyun 	tegra20_super_clk_init();
1146*4882a593Smuzhiyun 	tegra_super_clk_gen4_init(clk_base, pmc_base, tegra20_clks, NULL);
1147*4882a593Smuzhiyun 	tegra20_periph_clk_init();
1148*4882a593Smuzhiyun 	tegra20_audio_clk_init();
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	tegra_init_dup_clks(tegra_clk_duplicates, clks, TEGRA20_CLK_CLK_MAX);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	tegra_add_of_provider(np, tegra20_clk_src_onecell_get);
1153*4882a593Smuzhiyun 	tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	tegra_clk_apply_init_table = tegra20_clock_apply_init_table;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	tegra_cpu_car_ops = &tegra20_cpu_car_ops;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun CLK_OF_DECLARE(tegra20, "nvidia,tegra20-car", tegra20_clock_init);
1160