xref: /OK3568_Linux_fs/kernel/drivers/clk/tegra/clk-tegra124.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2012-2014 NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/clkdev.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/export.h>
13*4882a593Smuzhiyun #include <linux/clk/tegra.h>
14*4882a593Smuzhiyun #include <dt-bindings/clock/tegra124-car.h>
15*4882a593Smuzhiyun #include <dt-bindings/reset/tegra124-car.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "clk.h"
18*4882a593Smuzhiyun #include "clk-id.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * TEGRA124_CAR_BANK_COUNT: the number of peripheral clock register
22*4882a593Smuzhiyun  * banks present in the Tegra124/132 CAR IP block.  The banks are
23*4882a593Smuzhiyun  * identified by single letters, e.g.: L, H, U, V, W, X.  See
24*4882a593Smuzhiyun  * periph_regs[] in drivers/clk/tegra/clk.c
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun #define TEGRA124_CAR_BANK_COUNT			6
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CLK_SOURCE_CSITE 0x1d4
29*4882a593Smuzhiyun #define CLK_SOURCE_EMC 0x19c
30*4882a593Smuzhiyun #define CLK_SOURCE_SOR0 0x414
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define RST_DFLL_DVCO			0x2f4
33*4882a593Smuzhiyun #define DVFS_DFLL_RESET_SHIFT		0
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define PLLC_BASE 0x80
36*4882a593Smuzhiyun #define PLLC_OUT 0x84
37*4882a593Smuzhiyun #define PLLC_MISC2 0x88
38*4882a593Smuzhiyun #define PLLC_MISC 0x8c
39*4882a593Smuzhiyun #define PLLC2_BASE 0x4e8
40*4882a593Smuzhiyun #define PLLC2_MISC 0x4ec
41*4882a593Smuzhiyun #define PLLC3_BASE 0x4fc
42*4882a593Smuzhiyun #define PLLC3_MISC 0x500
43*4882a593Smuzhiyun #define PLLM_BASE 0x90
44*4882a593Smuzhiyun #define PLLM_OUT 0x94
45*4882a593Smuzhiyun #define PLLM_MISC 0x9c
46*4882a593Smuzhiyun #define PLLP_BASE 0xa0
47*4882a593Smuzhiyun #define PLLP_MISC 0xac
48*4882a593Smuzhiyun #define PLLA_BASE 0xb0
49*4882a593Smuzhiyun #define PLLA_MISC 0xbc
50*4882a593Smuzhiyun #define PLLD_BASE 0xd0
51*4882a593Smuzhiyun #define PLLD_MISC 0xdc
52*4882a593Smuzhiyun #define PLLU_BASE 0xc0
53*4882a593Smuzhiyun #define PLLU_MISC 0xcc
54*4882a593Smuzhiyun #define PLLX_BASE 0xe0
55*4882a593Smuzhiyun #define PLLX_MISC 0xe4
56*4882a593Smuzhiyun #define PLLX_MISC2 0x514
57*4882a593Smuzhiyun #define PLLX_MISC3 0x518
58*4882a593Smuzhiyun #define PLLE_BASE 0xe8
59*4882a593Smuzhiyun #define PLLE_MISC 0xec
60*4882a593Smuzhiyun #define PLLD2_BASE 0x4b8
61*4882a593Smuzhiyun #define PLLD2_MISC 0x4bc
62*4882a593Smuzhiyun #define PLLE_AUX 0x48c
63*4882a593Smuzhiyun #define PLLRE_BASE 0x4c4
64*4882a593Smuzhiyun #define PLLRE_MISC 0x4c8
65*4882a593Smuzhiyun #define PLLDP_BASE 0x590
66*4882a593Smuzhiyun #define PLLDP_MISC 0x594
67*4882a593Smuzhiyun #define PLLC4_BASE 0x5a4
68*4882a593Smuzhiyun #define PLLC4_MISC 0x5a8
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define PLLC_IDDQ_BIT 26
71*4882a593Smuzhiyun #define PLLRE_IDDQ_BIT 16
72*4882a593Smuzhiyun #define PLLSS_IDDQ_BIT 19
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define PLL_BASE_LOCK BIT(27)
75*4882a593Smuzhiyun #define PLLE_MISC_LOCK BIT(11)
76*4882a593Smuzhiyun #define PLLRE_MISC_LOCK BIT(24)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define PLL_MISC_LOCK_ENABLE 18
79*4882a593Smuzhiyun #define PLLC_MISC_LOCK_ENABLE 24
80*4882a593Smuzhiyun #define PLLDU_MISC_LOCK_ENABLE 22
81*4882a593Smuzhiyun #define PLLE_MISC_LOCK_ENABLE 9
82*4882a593Smuzhiyun #define PLLRE_MISC_LOCK_ENABLE 30
83*4882a593Smuzhiyun #define PLLSS_MISC_LOCK_ENABLE 30
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define PLLXC_SW_MAX_P 6
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define PMC_PLLM_WB0_OVERRIDE 0x1dc
88*4882a593Smuzhiyun #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define CCLKG_BURST_POLICY 0x368
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Tegra CPU clock and reset control regs */
93*4882a593Smuzhiyun #define CLK_RST_CONTROLLER_CPU_CMPLX_STATUS	0x470
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define MASK(x) (BIT(x) - 1)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define MUX8_NOGATE_LOCK(_name, _parents, _offset, _clk_id, _lock)	\
98*4882a593Smuzhiyun 	TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,	\
99*4882a593Smuzhiyun 			      29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
100*4882a593Smuzhiyun 			      0, TEGRA_PERIPH_NO_GATE, _clk_id,\
101*4882a593Smuzhiyun 			      _parents##_idx, 0, _lock)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define NODIV(_name, _parents, _offset, \
104*4882a593Smuzhiyun 			      _mux_shift, _mux_mask, _clk_num, \
105*4882a593Smuzhiyun 			      _gate_flags, _clk_id, _lock)		\
106*4882a593Smuzhiyun 	TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
107*4882a593Smuzhiyun 			_mux_shift, _mux_mask, 0, 0, 0, 0, 0,\
108*4882a593Smuzhiyun 			_clk_num, (_gate_flags) | TEGRA_PERIPH_NO_DIV,\
109*4882a593Smuzhiyun 			_clk_id, _parents##_idx, 0, _lock)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
112*4882a593Smuzhiyun static struct cpu_clk_suspend_context {
113*4882a593Smuzhiyun 	u32 clk_csite_src;
114*4882a593Smuzhiyun 	u32 cclkg_burst;
115*4882a593Smuzhiyun 	u32 cclkg_divider;
116*4882a593Smuzhiyun } tegra124_cpu_clk_sctx;
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static void __iomem *clk_base;
120*4882a593Smuzhiyun static void __iomem *pmc_base;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static unsigned long osc_freq;
123*4882a593Smuzhiyun static unsigned long pll_ref_freq;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_d_lock);
126*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_e_lock);
127*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_re_lock);
128*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_u_lock);
129*4882a593Smuzhiyun static DEFINE_SPINLOCK(emc_lock);
130*4882a593Smuzhiyun static DEFINE_SPINLOCK(sor0_lock);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* possible OSC frequencies in Hz */
133*4882a593Smuzhiyun static unsigned long tegra124_input_freq[] = {
134*4882a593Smuzhiyun 	[ 0] = 13000000,
135*4882a593Smuzhiyun 	[ 1] = 16800000,
136*4882a593Smuzhiyun 	[ 4] = 19200000,
137*4882a593Smuzhiyun 	[ 5] = 38400000,
138*4882a593Smuzhiyun 	[ 8] = 12000000,
139*4882a593Smuzhiyun 	[ 9] = 48000000,
140*4882a593Smuzhiyun 	[12] = 26000000,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct div_nmp pllxc_nmp = {
144*4882a593Smuzhiyun 	.divm_shift = 0,
145*4882a593Smuzhiyun 	.divm_width = 8,
146*4882a593Smuzhiyun 	.divn_shift = 8,
147*4882a593Smuzhiyun 	.divn_width = 8,
148*4882a593Smuzhiyun 	.divp_shift = 20,
149*4882a593Smuzhiyun 	.divp_width = 4,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static const struct pdiv_map pllxc_p[] = {
153*4882a593Smuzhiyun 	{ .pdiv =  1, .hw_val =  0 },
154*4882a593Smuzhiyun 	{ .pdiv =  2, .hw_val =  1 },
155*4882a593Smuzhiyun 	{ .pdiv =  3, .hw_val =  2 },
156*4882a593Smuzhiyun 	{ .pdiv =  4, .hw_val =  3 },
157*4882a593Smuzhiyun 	{ .pdiv =  5, .hw_val =  4 },
158*4882a593Smuzhiyun 	{ .pdiv =  6, .hw_val =  5 },
159*4882a593Smuzhiyun 	{ .pdiv =  8, .hw_val =  6 },
160*4882a593Smuzhiyun 	{ .pdiv = 10, .hw_val =  7 },
161*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val =  8 },
162*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val =  9 },
163*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val = 10 },
164*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val = 11 },
165*4882a593Smuzhiyun 	{ .pdiv = 20, .hw_val = 12 },
166*4882a593Smuzhiyun 	{ .pdiv = 24, .hw_val = 13 },
167*4882a593Smuzhiyun 	{ .pdiv = 32, .hw_val = 14 },
168*4882a593Smuzhiyun 	{ .pdiv =  0, .hw_val =  0 },
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
172*4882a593Smuzhiyun 	/* 1 GHz */
173*4882a593Smuzhiyun 	{ 12000000, 1000000000, 83, 1, 1, 0 }, /* actual: 996.0 MHz */
174*4882a593Smuzhiyun 	{ 13000000, 1000000000, 76, 1, 1, 0 }, /* actual: 988.0 MHz */
175*4882a593Smuzhiyun 	{ 16800000, 1000000000, 59, 1, 1, 0 }, /* actual: 991.2 MHz */
176*4882a593Smuzhiyun 	{ 19200000, 1000000000, 52, 1, 1, 0 }, /* actual: 998.4 MHz */
177*4882a593Smuzhiyun 	{ 26000000, 1000000000, 76, 2, 1, 0 }, /* actual: 988.0 MHz */
178*4882a593Smuzhiyun 	{        0,          0,  0, 0, 0, 0 },
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_x_params = {
182*4882a593Smuzhiyun 	.input_min = 12000000,
183*4882a593Smuzhiyun 	.input_max = 800000000,
184*4882a593Smuzhiyun 	.cf_min = 12000000,
185*4882a593Smuzhiyun 	.cf_max = 19200000,	/* s/w policy, h/w capability 50 MHz */
186*4882a593Smuzhiyun 	.vco_min = 700000000,
187*4882a593Smuzhiyun 	.vco_max = 3000000000UL,
188*4882a593Smuzhiyun 	.base_reg = PLLX_BASE,
189*4882a593Smuzhiyun 	.misc_reg = PLLX_MISC,
190*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
191*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
192*4882a593Smuzhiyun 	.lock_delay = 300,
193*4882a593Smuzhiyun 	.iddq_reg = PLLX_MISC3,
194*4882a593Smuzhiyun 	.iddq_bit_idx = 3,
195*4882a593Smuzhiyun 	.max_p = 6,
196*4882a593Smuzhiyun 	.dyn_ramp_reg = PLLX_MISC2,
197*4882a593Smuzhiyun 	.stepa_shift = 16,
198*4882a593Smuzhiyun 	.stepb_shift = 24,
199*4882a593Smuzhiyun 	.pdiv_tohw = pllxc_p,
200*4882a593Smuzhiyun 	.div_nmp = &pllxc_nmp,
201*4882a593Smuzhiyun 	.freq_table = pll_x_freq_table,
202*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
206*4882a593Smuzhiyun 	{ 12000000, 624000000, 104, 1, 2, 0 },
207*4882a593Smuzhiyun 	{ 12000000, 600000000, 100, 1, 2, 0 },
208*4882a593Smuzhiyun 	{ 13000000, 600000000,  92, 1, 2, 0 }, /* actual: 598.0 MHz */
209*4882a593Smuzhiyun 	{ 16800000, 600000000,  71, 1, 2, 0 }, /* actual: 596.4 MHz */
210*4882a593Smuzhiyun 	{ 19200000, 600000000,  62, 1, 2, 0 }, /* actual: 595.2 MHz */
211*4882a593Smuzhiyun 	{ 26000000, 600000000,  92, 2, 2, 0 }, /* actual: 598.0 MHz */
212*4882a593Smuzhiyun 	{        0,         0,   0, 0, 0, 0 },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c_params = {
216*4882a593Smuzhiyun 	.input_min = 12000000,
217*4882a593Smuzhiyun 	.input_max = 800000000,
218*4882a593Smuzhiyun 	.cf_min = 12000000,
219*4882a593Smuzhiyun 	.cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
220*4882a593Smuzhiyun 	.vco_min = 600000000,
221*4882a593Smuzhiyun 	.vco_max = 1400000000,
222*4882a593Smuzhiyun 	.base_reg = PLLC_BASE,
223*4882a593Smuzhiyun 	.misc_reg = PLLC_MISC,
224*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
225*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLC_MISC_LOCK_ENABLE,
226*4882a593Smuzhiyun 	.lock_delay = 300,
227*4882a593Smuzhiyun 	.iddq_reg = PLLC_MISC,
228*4882a593Smuzhiyun 	.iddq_bit_idx = PLLC_IDDQ_BIT,
229*4882a593Smuzhiyun 	.max_p = PLLXC_SW_MAX_P,
230*4882a593Smuzhiyun 	.dyn_ramp_reg = PLLC_MISC2,
231*4882a593Smuzhiyun 	.stepa_shift = 17,
232*4882a593Smuzhiyun 	.stepb_shift = 9,
233*4882a593Smuzhiyun 	.pdiv_tohw = pllxc_p,
234*4882a593Smuzhiyun 	.div_nmp = &pllxc_nmp,
235*4882a593Smuzhiyun 	.freq_table = pll_c_freq_table,
236*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static struct div_nmp pllcx_nmp = {
240*4882a593Smuzhiyun 	.divm_shift = 0,
241*4882a593Smuzhiyun 	.divm_width = 2,
242*4882a593Smuzhiyun 	.divn_shift = 8,
243*4882a593Smuzhiyun 	.divn_width = 8,
244*4882a593Smuzhiyun 	.divp_shift = 20,
245*4882a593Smuzhiyun 	.divp_width = 3,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const struct pdiv_map pllc_p[] = {
249*4882a593Smuzhiyun 	{ .pdiv =  1, .hw_val = 0 },
250*4882a593Smuzhiyun 	{ .pdiv =  2, .hw_val = 1 },
251*4882a593Smuzhiyun 	{ .pdiv =  3, .hw_val = 2 },
252*4882a593Smuzhiyun 	{ .pdiv =  4, .hw_val = 3 },
253*4882a593Smuzhiyun 	{ .pdiv =  6, .hw_val = 4 },
254*4882a593Smuzhiyun 	{ .pdiv =  8, .hw_val = 5 },
255*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val = 6 },
256*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val = 7 },
257*4882a593Smuzhiyun 	{ .pdiv =  0, .hw_val = 0 },
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = {
261*4882a593Smuzhiyun 	{ 12000000, 600000000, 100, 1, 2, 0 },
262*4882a593Smuzhiyun 	{ 13000000, 600000000,  92, 1, 2, 0 }, /* actual: 598.0 MHz */
263*4882a593Smuzhiyun 	{ 16800000, 600000000,  71, 1, 2, 0 }, /* actual: 596.4 MHz */
264*4882a593Smuzhiyun 	{ 19200000, 600000000,  62, 1, 2, 0 }, /* actual: 595.2 MHz */
265*4882a593Smuzhiyun 	{ 26000000, 600000000,  92, 2, 2, 0 }, /* actual: 598.0 MHz */
266*4882a593Smuzhiyun 	{        0,         0,   0, 0, 0, 0 },
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c2_params = {
270*4882a593Smuzhiyun 	.input_min = 12000000,
271*4882a593Smuzhiyun 	.input_max = 48000000,
272*4882a593Smuzhiyun 	.cf_min = 12000000,
273*4882a593Smuzhiyun 	.cf_max = 19200000,
274*4882a593Smuzhiyun 	.vco_min = 600000000,
275*4882a593Smuzhiyun 	.vco_max = 1200000000,
276*4882a593Smuzhiyun 	.base_reg = PLLC2_BASE,
277*4882a593Smuzhiyun 	.misc_reg = PLLC2_MISC,
278*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
279*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
280*4882a593Smuzhiyun 	.lock_delay = 300,
281*4882a593Smuzhiyun 	.pdiv_tohw = pllc_p,
282*4882a593Smuzhiyun 	.div_nmp = &pllcx_nmp,
283*4882a593Smuzhiyun 	.max_p = 7,
284*4882a593Smuzhiyun 	.ext_misc_reg[0] = 0x4f0,
285*4882a593Smuzhiyun 	.ext_misc_reg[1] = 0x4f4,
286*4882a593Smuzhiyun 	.ext_misc_reg[2] = 0x4f8,
287*4882a593Smuzhiyun 	.freq_table = pll_cx_freq_table,
288*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c3_params = {
292*4882a593Smuzhiyun 	.input_min = 12000000,
293*4882a593Smuzhiyun 	.input_max = 48000000,
294*4882a593Smuzhiyun 	.cf_min = 12000000,
295*4882a593Smuzhiyun 	.cf_max = 19200000,
296*4882a593Smuzhiyun 	.vco_min = 600000000,
297*4882a593Smuzhiyun 	.vco_max = 1200000000,
298*4882a593Smuzhiyun 	.base_reg = PLLC3_BASE,
299*4882a593Smuzhiyun 	.misc_reg = PLLC3_MISC,
300*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
301*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
302*4882a593Smuzhiyun 	.lock_delay = 300,
303*4882a593Smuzhiyun 	.pdiv_tohw = pllc_p,
304*4882a593Smuzhiyun 	.div_nmp = &pllcx_nmp,
305*4882a593Smuzhiyun 	.max_p = 7,
306*4882a593Smuzhiyun 	.ext_misc_reg[0] = 0x504,
307*4882a593Smuzhiyun 	.ext_misc_reg[1] = 0x508,
308*4882a593Smuzhiyun 	.ext_misc_reg[2] = 0x50c,
309*4882a593Smuzhiyun 	.freq_table = pll_cx_freq_table,
310*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static struct div_nmp pllss_nmp = {
314*4882a593Smuzhiyun 	.divm_shift = 0,
315*4882a593Smuzhiyun 	.divm_width = 8,
316*4882a593Smuzhiyun 	.divn_shift = 8,
317*4882a593Smuzhiyun 	.divn_width = 8,
318*4882a593Smuzhiyun 	.divp_shift = 20,
319*4882a593Smuzhiyun 	.divp_width = 4,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static const struct pdiv_map pll12g_ssd_esd_p[] = {
323*4882a593Smuzhiyun 	{ .pdiv =  1, .hw_val =  0 },
324*4882a593Smuzhiyun 	{ .pdiv =  2, .hw_val =  1 },
325*4882a593Smuzhiyun 	{ .pdiv =  3, .hw_val =  2 },
326*4882a593Smuzhiyun 	{ .pdiv =  4, .hw_val =  3 },
327*4882a593Smuzhiyun 	{ .pdiv =  5, .hw_val =  4 },
328*4882a593Smuzhiyun 	{ .pdiv =  6, .hw_val =  5 },
329*4882a593Smuzhiyun 	{ .pdiv =  8, .hw_val =  6 },
330*4882a593Smuzhiyun 	{ .pdiv = 10, .hw_val =  7 },
331*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val =  8 },
332*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val =  9 },
333*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val = 10 },
334*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val = 11 },
335*4882a593Smuzhiyun 	{ .pdiv = 20, .hw_val = 12 },
336*4882a593Smuzhiyun 	{ .pdiv = 24, .hw_val = 13 },
337*4882a593Smuzhiyun 	{ .pdiv = 32, .hw_val = 14 },
338*4882a593Smuzhiyun 	{ .pdiv =  0, .hw_val =  0 },
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_c4_freq_table[] = {
342*4882a593Smuzhiyun 	{ 12000000, 600000000, 100, 1, 2, 0 },
343*4882a593Smuzhiyun 	{ 13000000, 600000000,  92, 1, 2, 0 }, /* actual: 598.0 MHz */
344*4882a593Smuzhiyun 	{ 16800000, 600000000,  71, 1, 2, 0 }, /* actual: 596.4 MHz */
345*4882a593Smuzhiyun 	{ 19200000, 600000000,  62, 1, 2, 0 }, /* actual: 595.2 MHz */
346*4882a593Smuzhiyun 	{ 26000000, 600000000,  92, 2, 2, 0 }, /* actual: 598.0 MHz */
347*4882a593Smuzhiyun 	{        0,         0,   0, 0, 0, 0 },
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c4_params = {
351*4882a593Smuzhiyun 	.input_min = 12000000,
352*4882a593Smuzhiyun 	.input_max = 1000000000,
353*4882a593Smuzhiyun 	.cf_min = 12000000,
354*4882a593Smuzhiyun 	.cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
355*4882a593Smuzhiyun 	.vco_min = 600000000,
356*4882a593Smuzhiyun 	.vco_max = 1200000000,
357*4882a593Smuzhiyun 	.base_reg = PLLC4_BASE,
358*4882a593Smuzhiyun 	.misc_reg = PLLC4_MISC,
359*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
360*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLSS_MISC_LOCK_ENABLE,
361*4882a593Smuzhiyun 	.lock_delay = 300,
362*4882a593Smuzhiyun 	.iddq_reg = PLLC4_BASE,
363*4882a593Smuzhiyun 	.iddq_bit_idx = PLLSS_IDDQ_BIT,
364*4882a593Smuzhiyun 	.pdiv_tohw = pll12g_ssd_esd_p,
365*4882a593Smuzhiyun 	.div_nmp = &pllss_nmp,
366*4882a593Smuzhiyun 	.ext_misc_reg[0] = 0x5ac,
367*4882a593Smuzhiyun 	.ext_misc_reg[1] = 0x5b0,
368*4882a593Smuzhiyun 	.ext_misc_reg[2] = 0x5b4,
369*4882a593Smuzhiyun 	.freq_table = pll_c4_freq_table,
370*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static const struct pdiv_map pllm_p[] = {
374*4882a593Smuzhiyun 	{ .pdiv =  1, .hw_val =  0 },
375*4882a593Smuzhiyun 	{ .pdiv =  2, .hw_val =  1 },
376*4882a593Smuzhiyun 	{ .pdiv =  3, .hw_val =  2 },
377*4882a593Smuzhiyun 	{ .pdiv =  4, .hw_val =  3 },
378*4882a593Smuzhiyun 	{ .pdiv =  5, .hw_val =  4 },
379*4882a593Smuzhiyun 	{ .pdiv =  6, .hw_val =  5 },
380*4882a593Smuzhiyun 	{ .pdiv =  8, .hw_val =  6 },
381*4882a593Smuzhiyun 	{ .pdiv = 10, .hw_val =  7 },
382*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val =  8 },
383*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val =  9 },
384*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val = 10 },
385*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val = 11 },
386*4882a593Smuzhiyun 	{ .pdiv = 20, .hw_val = 12 },
387*4882a593Smuzhiyun 	{ .pdiv = 24, .hw_val = 13 },
388*4882a593Smuzhiyun 	{ .pdiv = 32, .hw_val = 14 },
389*4882a593Smuzhiyun 	{ .pdiv =  0, .hw_val =  0 },
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
393*4882a593Smuzhiyun 	{ 12000000, 800000000, 66, 1, 1, 0 }, /* actual: 792.0 MHz */
394*4882a593Smuzhiyun 	{ 13000000, 800000000, 61, 1, 1, 0 }, /* actual: 793.0 MHz */
395*4882a593Smuzhiyun 	{ 16800000, 800000000, 47, 1, 1, 0 }, /* actual: 789.6 MHz */
396*4882a593Smuzhiyun 	{ 19200000, 800000000, 41, 1, 1, 0 }, /* actual: 787.2 MHz */
397*4882a593Smuzhiyun 	{ 26000000, 800000000, 61, 2, 1, 0 }, /* actual: 793.0 MHz */
398*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0},
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static struct div_nmp pllm_nmp = {
402*4882a593Smuzhiyun 	.divm_shift = 0,
403*4882a593Smuzhiyun 	.divm_width = 8,
404*4882a593Smuzhiyun 	.override_divm_shift = 0,
405*4882a593Smuzhiyun 	.divn_shift = 8,
406*4882a593Smuzhiyun 	.divn_width = 8,
407*4882a593Smuzhiyun 	.override_divn_shift = 8,
408*4882a593Smuzhiyun 	.divp_shift = 20,
409*4882a593Smuzhiyun 	.divp_width = 1,
410*4882a593Smuzhiyun 	.override_divp_shift = 27,
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_m_params = {
414*4882a593Smuzhiyun 	.input_min = 12000000,
415*4882a593Smuzhiyun 	.input_max = 500000000,
416*4882a593Smuzhiyun 	.cf_min = 12000000,
417*4882a593Smuzhiyun 	.cf_max = 19200000,	/* s/w policy, h/w capability 50 MHz */
418*4882a593Smuzhiyun 	.vco_min = 400000000,
419*4882a593Smuzhiyun 	.vco_max = 1066000000,
420*4882a593Smuzhiyun 	.base_reg = PLLM_BASE,
421*4882a593Smuzhiyun 	.misc_reg = PLLM_MISC,
422*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
423*4882a593Smuzhiyun 	.lock_delay = 300,
424*4882a593Smuzhiyun 	.max_p = 5,
425*4882a593Smuzhiyun 	.pdiv_tohw = pllm_p,
426*4882a593Smuzhiyun 	.div_nmp = &pllm_nmp,
427*4882a593Smuzhiyun 	.pmc_divnm_reg = PMC_PLLM_WB0_OVERRIDE,
428*4882a593Smuzhiyun 	.pmc_divp_reg = PMC_PLLM_WB0_OVERRIDE_2,
429*4882a593Smuzhiyun 	.freq_table = pll_m_freq_table,
430*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
434*4882a593Smuzhiyun 	/* PLLE special case: use cpcon field to store cml divider value */
435*4882a593Smuzhiyun 	{ 336000000, 100000000, 100, 21, 16, 11 },
436*4882a593Smuzhiyun 	{ 312000000, 100000000, 200, 26, 24, 13 },
437*4882a593Smuzhiyun 	{  13000000, 100000000, 200,  1, 26, 13 },
438*4882a593Smuzhiyun 	{  12000000, 100000000, 200,  1, 24, 13 },
439*4882a593Smuzhiyun 	{         0,         0,   0,  0,  0,  0 },
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static const struct pdiv_map plle_p[] = {
443*4882a593Smuzhiyun 	{ .pdiv =  1, .hw_val =  0 },
444*4882a593Smuzhiyun 	{ .pdiv =  2, .hw_val =  1 },
445*4882a593Smuzhiyun 	{ .pdiv =  3, .hw_val =  2 },
446*4882a593Smuzhiyun 	{ .pdiv =  4, .hw_val =  3 },
447*4882a593Smuzhiyun 	{ .pdiv =  5, .hw_val =  4 },
448*4882a593Smuzhiyun 	{ .pdiv =  6, .hw_val =  5 },
449*4882a593Smuzhiyun 	{ .pdiv =  8, .hw_val =  6 },
450*4882a593Smuzhiyun 	{ .pdiv = 10, .hw_val =  7 },
451*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val =  8 },
452*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val =  9 },
453*4882a593Smuzhiyun 	{ .pdiv = 12, .hw_val = 10 },
454*4882a593Smuzhiyun 	{ .pdiv = 16, .hw_val = 11 },
455*4882a593Smuzhiyun 	{ .pdiv = 20, .hw_val = 12 },
456*4882a593Smuzhiyun 	{ .pdiv = 24, .hw_val = 13 },
457*4882a593Smuzhiyun 	{ .pdiv = 32, .hw_val = 14 },
458*4882a593Smuzhiyun 	{ .pdiv =  1, .hw_val =  0 },
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun static struct div_nmp plle_nmp = {
462*4882a593Smuzhiyun 	.divm_shift = 0,
463*4882a593Smuzhiyun 	.divm_width = 8,
464*4882a593Smuzhiyun 	.divn_shift = 8,
465*4882a593Smuzhiyun 	.divn_width = 8,
466*4882a593Smuzhiyun 	.divp_shift = 24,
467*4882a593Smuzhiyun 	.divp_width = 4,
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_e_params = {
471*4882a593Smuzhiyun 	.input_min = 12000000,
472*4882a593Smuzhiyun 	.input_max = 1000000000,
473*4882a593Smuzhiyun 	.cf_min = 12000000,
474*4882a593Smuzhiyun 	.cf_max = 75000000,
475*4882a593Smuzhiyun 	.vco_min = 1600000000,
476*4882a593Smuzhiyun 	.vco_max = 2400000000U,
477*4882a593Smuzhiyun 	.base_reg = PLLE_BASE,
478*4882a593Smuzhiyun 	.misc_reg = PLLE_MISC,
479*4882a593Smuzhiyun 	.aux_reg = PLLE_AUX,
480*4882a593Smuzhiyun 	.lock_mask = PLLE_MISC_LOCK,
481*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
482*4882a593Smuzhiyun 	.lock_delay = 300,
483*4882a593Smuzhiyun 	.pdiv_tohw = plle_p,
484*4882a593Smuzhiyun 	.div_nmp = &plle_nmp,
485*4882a593Smuzhiyun 	.freq_table = pll_e_freq_table,
486*4882a593Smuzhiyun 	.flags = TEGRA_PLL_FIXED | TEGRA_PLL_HAS_LOCK_ENABLE,
487*4882a593Smuzhiyun 	.fixed_rate = 100000000,
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static const struct clk_div_table pll_re_div_table[] = {
491*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
492*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
493*4882a593Smuzhiyun 	{ .val = 2, .div = 3 },
494*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
495*4882a593Smuzhiyun 	{ .val = 4, .div = 5 },
496*4882a593Smuzhiyun 	{ .val = 5, .div = 6 },
497*4882a593Smuzhiyun 	{ .val = 0, .div = 0 },
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static struct div_nmp pllre_nmp = {
501*4882a593Smuzhiyun 	.divm_shift = 0,
502*4882a593Smuzhiyun 	.divm_width = 8,
503*4882a593Smuzhiyun 	.divn_shift = 8,
504*4882a593Smuzhiyun 	.divn_width = 8,
505*4882a593Smuzhiyun 	.divp_shift = 16,
506*4882a593Smuzhiyun 	.divp_width = 4,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_re_vco_params = {
510*4882a593Smuzhiyun 	.input_min = 12000000,
511*4882a593Smuzhiyun 	.input_max = 1000000000,
512*4882a593Smuzhiyun 	.cf_min = 12000000,
513*4882a593Smuzhiyun 	.cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
514*4882a593Smuzhiyun 	.vco_min = 300000000,
515*4882a593Smuzhiyun 	.vco_max = 600000000,
516*4882a593Smuzhiyun 	.base_reg = PLLRE_BASE,
517*4882a593Smuzhiyun 	.misc_reg = PLLRE_MISC,
518*4882a593Smuzhiyun 	.lock_mask = PLLRE_MISC_LOCK,
519*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLRE_MISC_LOCK_ENABLE,
520*4882a593Smuzhiyun 	.lock_delay = 300,
521*4882a593Smuzhiyun 	.iddq_reg = PLLRE_MISC,
522*4882a593Smuzhiyun 	.iddq_bit_idx = PLLRE_IDDQ_BIT,
523*4882a593Smuzhiyun 	.div_nmp = &pllre_nmp,
524*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE |
525*4882a593Smuzhiyun 		 TEGRA_PLL_LOCK_MISC,
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static struct div_nmp pllp_nmp = {
529*4882a593Smuzhiyun 	.divm_shift = 0,
530*4882a593Smuzhiyun 	.divm_width = 5,
531*4882a593Smuzhiyun 	.divn_shift = 8,
532*4882a593Smuzhiyun 	.divn_width = 10,
533*4882a593Smuzhiyun 	.divp_shift = 20,
534*4882a593Smuzhiyun 	.divp_width = 3,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
538*4882a593Smuzhiyun 	{ 12000000, 408000000, 408, 12, 1, 8 },
539*4882a593Smuzhiyun 	{ 13000000, 408000000, 408, 13, 1, 8 },
540*4882a593Smuzhiyun 	{ 16800000, 408000000, 340, 14, 1, 8 },
541*4882a593Smuzhiyun 	{ 19200000, 408000000, 340, 16, 1, 8 },
542*4882a593Smuzhiyun 	{ 26000000, 408000000, 408, 26, 1, 8 },
543*4882a593Smuzhiyun 	{        0,         0,   0,  0, 0, 0 },
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_p_params = {
547*4882a593Smuzhiyun 	.input_min = 2000000,
548*4882a593Smuzhiyun 	.input_max = 31000000,
549*4882a593Smuzhiyun 	.cf_min = 1000000,
550*4882a593Smuzhiyun 	.cf_max = 6000000,
551*4882a593Smuzhiyun 	.vco_min = 200000000,
552*4882a593Smuzhiyun 	.vco_max = 700000000,
553*4882a593Smuzhiyun 	.base_reg = PLLP_BASE,
554*4882a593Smuzhiyun 	.misc_reg = PLLP_MISC,
555*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
556*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
557*4882a593Smuzhiyun 	.lock_delay = 300,
558*4882a593Smuzhiyun 	.div_nmp = &pllp_nmp,
559*4882a593Smuzhiyun 	.freq_table = pll_p_freq_table,
560*4882a593Smuzhiyun 	.fixed_rate = 408000000,
561*4882a593Smuzhiyun 	.flags = TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK |
562*4882a593Smuzhiyun 		 TEGRA_PLL_HAS_LOCK_ENABLE,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
566*4882a593Smuzhiyun 	{  9600000, 282240000, 147,  5, 1, 4 },
567*4882a593Smuzhiyun 	{  9600000, 368640000, 192,  5, 1, 4 },
568*4882a593Smuzhiyun 	{  9600000, 240000000, 200,  8, 1, 8 },
569*4882a593Smuzhiyun 	{ 28800000, 282240000, 245, 25, 1, 8 },
570*4882a593Smuzhiyun 	{ 28800000, 368640000, 320, 25, 1, 8 },
571*4882a593Smuzhiyun 	{ 28800000, 240000000, 200, 24, 1, 8 },
572*4882a593Smuzhiyun 	{        0,         0,   0,  0, 0, 0 },
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_a_params = {
576*4882a593Smuzhiyun 	.input_min = 2000000,
577*4882a593Smuzhiyun 	.input_max = 31000000,
578*4882a593Smuzhiyun 	.cf_min = 1000000,
579*4882a593Smuzhiyun 	.cf_max = 6000000,
580*4882a593Smuzhiyun 	.vco_min = 200000000,
581*4882a593Smuzhiyun 	.vco_max = 700000000,
582*4882a593Smuzhiyun 	.base_reg = PLLA_BASE,
583*4882a593Smuzhiyun 	.misc_reg = PLLA_MISC,
584*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
585*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
586*4882a593Smuzhiyun 	.lock_delay = 300,
587*4882a593Smuzhiyun 	.div_nmp = &pllp_nmp,
588*4882a593Smuzhiyun 	.freq_table = pll_a_freq_table,
589*4882a593Smuzhiyun 	.flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_USE_LOCK |
590*4882a593Smuzhiyun 		 TEGRA_PLL_HAS_LOCK_ENABLE,
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun static struct div_nmp plld_nmp = {
594*4882a593Smuzhiyun 	.divm_shift = 0,
595*4882a593Smuzhiyun 	.divm_width = 5,
596*4882a593Smuzhiyun 	.divn_shift = 8,
597*4882a593Smuzhiyun 	.divn_width = 11,
598*4882a593Smuzhiyun 	.divp_shift = 20,
599*4882a593Smuzhiyun 	.divp_width = 3,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
603*4882a593Smuzhiyun 	{ 12000000,  216000000,  864, 12, 4, 12 },
604*4882a593Smuzhiyun 	{ 13000000,  216000000,  864, 13, 4, 12 },
605*4882a593Smuzhiyun 	{ 16800000,  216000000,  720, 14, 4, 12 },
606*4882a593Smuzhiyun 	{ 19200000,  216000000,  720, 16, 4, 12 },
607*4882a593Smuzhiyun 	{ 26000000,  216000000,  864, 26, 4, 12 },
608*4882a593Smuzhiyun 	{ 12000000,  594000000,  594, 12, 1, 12 },
609*4882a593Smuzhiyun 	{ 13000000,  594000000,  594, 13, 1, 12 },
610*4882a593Smuzhiyun 	{ 16800000,  594000000,  495, 14, 1, 12 },
611*4882a593Smuzhiyun 	{ 19200000,  594000000,  495, 16, 1, 12 },
612*4882a593Smuzhiyun 	{ 26000000,  594000000,  594, 26, 1, 12 },
613*4882a593Smuzhiyun 	{ 12000000, 1000000000, 1000, 12, 1, 12 },
614*4882a593Smuzhiyun 	{ 13000000, 1000000000, 1000, 13, 1, 12 },
615*4882a593Smuzhiyun 	{ 19200000, 1000000000,  625, 12, 1, 12 },
616*4882a593Smuzhiyun 	{ 26000000, 1000000000, 1000, 26, 1, 12 },
617*4882a593Smuzhiyun 	{        0,          0,    0,  0, 0,  0 },
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_d_params = {
621*4882a593Smuzhiyun 	.input_min = 2000000,
622*4882a593Smuzhiyun 	.input_max = 40000000,
623*4882a593Smuzhiyun 	.cf_min = 1000000,
624*4882a593Smuzhiyun 	.cf_max = 6000000,
625*4882a593Smuzhiyun 	.vco_min = 500000000,
626*4882a593Smuzhiyun 	.vco_max = 1000000000,
627*4882a593Smuzhiyun 	.base_reg = PLLD_BASE,
628*4882a593Smuzhiyun 	.misc_reg = PLLD_MISC,
629*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
630*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
631*4882a593Smuzhiyun 	.lock_delay = 1000,
632*4882a593Smuzhiyun 	.div_nmp = &plld_nmp,
633*4882a593Smuzhiyun 	.freq_table = pll_d_freq_table,
634*4882a593Smuzhiyun 	.flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
635*4882a593Smuzhiyun 		 TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table tegra124_pll_d2_freq_table[] = {
639*4882a593Smuzhiyun 	{ 12000000, 594000000, 99, 1, 2, 0 },
640*4882a593Smuzhiyun 	{ 13000000, 594000000, 91, 1, 2, 0 }, /* actual: 591.5 MHz */
641*4882a593Smuzhiyun 	{ 16800000, 594000000, 71, 1, 2, 0 }, /* actual: 596.4 MHz */
642*4882a593Smuzhiyun 	{ 19200000, 594000000, 62, 1, 2, 0 }, /* actual: 595.2 MHz */
643*4882a593Smuzhiyun 	{ 26000000, 594000000, 91, 2, 2, 0 }, /* actual: 591.5 MHz */
644*4882a593Smuzhiyun 	{        0,         0,  0, 0, 0, 0 },
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun static struct tegra_clk_pll_params tegra124_pll_d2_params = {
648*4882a593Smuzhiyun 	.input_min = 12000000,
649*4882a593Smuzhiyun 	.input_max = 1000000000,
650*4882a593Smuzhiyun 	.cf_min = 12000000,
651*4882a593Smuzhiyun 	.cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
652*4882a593Smuzhiyun 	.vco_min = 600000000,
653*4882a593Smuzhiyun 	.vco_max = 1200000000,
654*4882a593Smuzhiyun 	.base_reg = PLLD2_BASE,
655*4882a593Smuzhiyun 	.misc_reg = PLLD2_MISC,
656*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
657*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLSS_MISC_LOCK_ENABLE,
658*4882a593Smuzhiyun 	.lock_delay = 300,
659*4882a593Smuzhiyun 	.iddq_reg = PLLD2_BASE,
660*4882a593Smuzhiyun 	.iddq_bit_idx = PLLSS_IDDQ_BIT,
661*4882a593Smuzhiyun 	.pdiv_tohw = pll12g_ssd_esd_p,
662*4882a593Smuzhiyun 	.div_nmp = &pllss_nmp,
663*4882a593Smuzhiyun 	.ext_misc_reg[0] = 0x570,
664*4882a593Smuzhiyun 	.ext_misc_reg[1] = 0x574,
665*4882a593Smuzhiyun 	.ext_misc_reg[2] = 0x578,
666*4882a593Smuzhiyun 	.max_p = 15,
667*4882a593Smuzhiyun 	.freq_table = tegra124_pll_d2_freq_table,
668*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_dp_freq_table[] = {
672*4882a593Smuzhiyun 	{ 12000000, 600000000, 100, 1, 2, 0 },
673*4882a593Smuzhiyun 	{ 13000000, 600000000,  92, 1, 2, 0 }, /* actual: 598.0 MHz */
674*4882a593Smuzhiyun 	{ 16800000, 600000000,  71, 1, 2, 0 }, /* actual: 596.4 MHz */
675*4882a593Smuzhiyun 	{ 19200000, 600000000,  62, 1, 2, 0 }, /* actual: 595.2 MHz */
676*4882a593Smuzhiyun 	{ 26000000, 600000000,  92, 2, 2, 0 }, /* actual: 598.0 MHz */
677*4882a593Smuzhiyun 	{        0,         0,   0, 0, 0, 0 },
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_dp_params = {
681*4882a593Smuzhiyun 	.input_min = 12000000,
682*4882a593Smuzhiyun 	.input_max = 1000000000,
683*4882a593Smuzhiyun 	.cf_min = 12000000,
684*4882a593Smuzhiyun 	.cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
685*4882a593Smuzhiyun 	.vco_min = 600000000,
686*4882a593Smuzhiyun 	.vco_max = 1200000000,
687*4882a593Smuzhiyun 	.base_reg = PLLDP_BASE,
688*4882a593Smuzhiyun 	.misc_reg = PLLDP_MISC,
689*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
690*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLSS_MISC_LOCK_ENABLE,
691*4882a593Smuzhiyun 	.lock_delay = 300,
692*4882a593Smuzhiyun 	.iddq_reg = PLLDP_BASE,
693*4882a593Smuzhiyun 	.iddq_bit_idx = PLLSS_IDDQ_BIT,
694*4882a593Smuzhiyun 	.pdiv_tohw = pll12g_ssd_esd_p,
695*4882a593Smuzhiyun 	.div_nmp = &pllss_nmp,
696*4882a593Smuzhiyun 	.ext_misc_reg[0] = 0x598,
697*4882a593Smuzhiyun 	.ext_misc_reg[1] = 0x59c,
698*4882a593Smuzhiyun 	.ext_misc_reg[2] = 0x5a0,
699*4882a593Smuzhiyun 	.max_p = 5,
700*4882a593Smuzhiyun 	.freq_table = pll_dp_freq_table,
701*4882a593Smuzhiyun 	.flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static const struct pdiv_map pllu_p[] = {
705*4882a593Smuzhiyun 	{ .pdiv = 1, .hw_val = 1 },
706*4882a593Smuzhiyun 	{ .pdiv = 2, .hw_val = 0 },
707*4882a593Smuzhiyun 	{ .pdiv = 0, .hw_val = 0 },
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun static struct div_nmp pllu_nmp = {
711*4882a593Smuzhiyun 	.divm_shift = 0,
712*4882a593Smuzhiyun 	.divm_width = 5,
713*4882a593Smuzhiyun 	.divn_shift = 8,
714*4882a593Smuzhiyun 	.divn_width = 10,
715*4882a593Smuzhiyun 	.divp_shift = 20,
716*4882a593Smuzhiyun 	.divp_width = 1,
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
720*4882a593Smuzhiyun 	{ 12000000, 480000000, 960, 12, 2, 12 },
721*4882a593Smuzhiyun 	{ 13000000, 480000000, 960, 13, 2, 12 },
722*4882a593Smuzhiyun 	{ 16800000, 480000000, 400,  7, 2,  5 },
723*4882a593Smuzhiyun 	{ 19200000, 480000000, 200,  4, 2,  3 },
724*4882a593Smuzhiyun 	{ 26000000, 480000000, 960, 26, 2, 12 },
725*4882a593Smuzhiyun 	{        0,         0,   0,  0, 0,  0 },
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_u_params = {
729*4882a593Smuzhiyun 	.input_min = 2000000,
730*4882a593Smuzhiyun 	.input_max = 40000000,
731*4882a593Smuzhiyun 	.cf_min = 1000000,
732*4882a593Smuzhiyun 	.cf_max = 6000000,
733*4882a593Smuzhiyun 	.vco_min = 480000000,
734*4882a593Smuzhiyun 	.vco_max = 960000000,
735*4882a593Smuzhiyun 	.base_reg = PLLU_BASE,
736*4882a593Smuzhiyun 	.misc_reg = PLLU_MISC,
737*4882a593Smuzhiyun 	.lock_mask = PLL_BASE_LOCK,
738*4882a593Smuzhiyun 	.lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
739*4882a593Smuzhiyun 	.lock_delay = 1000,
740*4882a593Smuzhiyun 	.pdiv_tohw = pllu_p,
741*4882a593Smuzhiyun 	.div_nmp = &pllu_nmp,
742*4882a593Smuzhiyun 	.freq_table = pll_u_freq_table,
743*4882a593Smuzhiyun 	.flags = TEGRA_PLLU | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
744*4882a593Smuzhiyun 		 TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun static struct tegra_clk tegra124_clks[tegra_clk_max] __initdata = {
748*4882a593Smuzhiyun 	[tegra_clk_ispb] = { .dt_id = TEGRA124_CLK_ISPB, .present = true },
749*4882a593Smuzhiyun 	[tegra_clk_rtc] = { .dt_id = TEGRA124_CLK_RTC, .present = true },
750*4882a593Smuzhiyun 	[tegra_clk_timer] = { .dt_id = TEGRA124_CLK_TIMER, .present = true },
751*4882a593Smuzhiyun 	[tegra_clk_uarta] = { .dt_id = TEGRA124_CLK_UARTA, .present = true },
752*4882a593Smuzhiyun 	[tegra_clk_sdmmc2_8] = { .dt_id = TEGRA124_CLK_SDMMC2, .present = true },
753*4882a593Smuzhiyun 	[tegra_clk_i2s1] = { .dt_id = TEGRA124_CLK_I2S1, .present = true },
754*4882a593Smuzhiyun 	[tegra_clk_i2c1] = { .dt_id = TEGRA124_CLK_I2C1, .present = true },
755*4882a593Smuzhiyun 	[tegra_clk_sdmmc1_8] = { .dt_id = TEGRA124_CLK_SDMMC1, .present = true },
756*4882a593Smuzhiyun 	[tegra_clk_sdmmc4_8] = { .dt_id = TEGRA124_CLK_SDMMC4, .present = true },
757*4882a593Smuzhiyun 	[tegra_clk_pwm] = { .dt_id = TEGRA124_CLK_PWM, .present = true },
758*4882a593Smuzhiyun 	[tegra_clk_i2s2] = { .dt_id = TEGRA124_CLK_I2S2, .present = true },
759*4882a593Smuzhiyun 	[tegra_clk_usbd] = { .dt_id = TEGRA124_CLK_USBD, .present = true },
760*4882a593Smuzhiyun 	[tegra_clk_isp_8] = { .dt_id = TEGRA124_CLK_ISP, .present = true },
761*4882a593Smuzhiyun 	[tegra_clk_disp2] = { .dt_id = TEGRA124_CLK_DISP2, .present = true },
762*4882a593Smuzhiyun 	[tegra_clk_disp1] = { .dt_id = TEGRA124_CLK_DISP1, .present = true },
763*4882a593Smuzhiyun 	[tegra_clk_host1x_8] = { .dt_id = TEGRA124_CLK_HOST1X, .present = true },
764*4882a593Smuzhiyun 	[tegra_clk_vcp] = { .dt_id = TEGRA124_CLK_VCP, .present = true },
765*4882a593Smuzhiyun 	[tegra_clk_i2s0] = { .dt_id = TEGRA124_CLK_I2S0, .present = true },
766*4882a593Smuzhiyun 	[tegra_clk_apbdma] = { .dt_id = TEGRA124_CLK_APBDMA, .present = true },
767*4882a593Smuzhiyun 	[tegra_clk_kbc] = { .dt_id = TEGRA124_CLK_KBC, .present = true },
768*4882a593Smuzhiyun 	[tegra_clk_kfuse] = { .dt_id = TEGRA124_CLK_KFUSE, .present = true },
769*4882a593Smuzhiyun 	[tegra_clk_sbc1] = { .dt_id = TEGRA124_CLK_SBC1, .present = true },
770*4882a593Smuzhiyun 	[tegra_clk_nor] = { .dt_id = TEGRA124_CLK_NOR, .present = true },
771*4882a593Smuzhiyun 	[tegra_clk_sbc2] = { .dt_id = TEGRA124_CLK_SBC2, .present = true },
772*4882a593Smuzhiyun 	[tegra_clk_sbc3] = { .dt_id = TEGRA124_CLK_SBC3, .present = true },
773*4882a593Smuzhiyun 	[tegra_clk_i2c5] = { .dt_id = TEGRA124_CLK_I2C5, .present = true },
774*4882a593Smuzhiyun 	[tegra_clk_mipi] = { .dt_id = TEGRA124_CLK_MIPI, .present = true },
775*4882a593Smuzhiyun 	[tegra_clk_hdmi] = { .dt_id = TEGRA124_CLK_HDMI, .present = true },
776*4882a593Smuzhiyun 	[tegra_clk_csi] = { .dt_id = TEGRA124_CLK_CSI, .present = true },
777*4882a593Smuzhiyun 	[tegra_clk_i2c2] = { .dt_id = TEGRA124_CLK_I2C2, .present = true },
778*4882a593Smuzhiyun 	[tegra_clk_uartc] = { .dt_id = TEGRA124_CLK_UARTC, .present = true },
779*4882a593Smuzhiyun 	[tegra_clk_mipi_cal] = { .dt_id = TEGRA124_CLK_MIPI_CAL, .present = true },
780*4882a593Smuzhiyun 	[tegra_clk_usb2] = { .dt_id = TEGRA124_CLK_USB2, .present = true },
781*4882a593Smuzhiyun 	[tegra_clk_usb3] = { .dt_id = TEGRA124_CLK_USB3, .present = true },
782*4882a593Smuzhiyun 	[tegra_clk_vde_8] = { .dt_id = TEGRA124_CLK_VDE, .present = true },
783*4882a593Smuzhiyun 	[tegra_clk_bsea] = { .dt_id = TEGRA124_CLK_BSEA, .present = true },
784*4882a593Smuzhiyun 	[tegra_clk_bsev] = { .dt_id = TEGRA124_CLK_BSEV, .present = true },
785*4882a593Smuzhiyun 	[tegra_clk_uartd] = { .dt_id = TEGRA124_CLK_UARTD, .present = true },
786*4882a593Smuzhiyun 	[tegra_clk_i2c3] = { .dt_id = TEGRA124_CLK_I2C3, .present = true },
787*4882a593Smuzhiyun 	[tegra_clk_sbc4] = { .dt_id = TEGRA124_CLK_SBC4, .present = true },
788*4882a593Smuzhiyun 	[tegra_clk_sdmmc3_8] = { .dt_id = TEGRA124_CLK_SDMMC3, .present = true },
789*4882a593Smuzhiyun 	[tegra_clk_pcie] = { .dt_id = TEGRA124_CLK_PCIE, .present = true },
790*4882a593Smuzhiyun 	[tegra_clk_owr] = { .dt_id = TEGRA124_CLK_OWR, .present = true },
791*4882a593Smuzhiyun 	[tegra_clk_afi] = { .dt_id = TEGRA124_CLK_AFI, .present = true },
792*4882a593Smuzhiyun 	[tegra_clk_csite] = { .dt_id = TEGRA124_CLK_CSITE, .present = true },
793*4882a593Smuzhiyun 	[tegra_clk_la] = { .dt_id = TEGRA124_CLK_LA, .present = true },
794*4882a593Smuzhiyun 	[tegra_clk_trace] = { .dt_id = TEGRA124_CLK_TRACE, .present = true },
795*4882a593Smuzhiyun 	[tegra_clk_soc_therm] = { .dt_id = TEGRA124_CLK_SOC_THERM, .present = true },
796*4882a593Smuzhiyun 	[tegra_clk_dtv] = { .dt_id = TEGRA124_CLK_DTV, .present = true },
797*4882a593Smuzhiyun 	[tegra_clk_i2cslow] = { .dt_id = TEGRA124_CLK_I2CSLOW, .present = true },
798*4882a593Smuzhiyun 	[tegra_clk_tsec] = { .dt_id = TEGRA124_CLK_TSEC, .present = true },
799*4882a593Smuzhiyun 	[tegra_clk_xusb_host] = { .dt_id = TEGRA124_CLK_XUSB_HOST, .present = true },
800*4882a593Smuzhiyun 	[tegra_clk_msenc] = { .dt_id = TEGRA124_CLK_MSENC, .present = true },
801*4882a593Smuzhiyun 	[tegra_clk_csus] = { .dt_id = TEGRA124_CLK_CSUS, .present = true },
802*4882a593Smuzhiyun 	[tegra_clk_mselect] = { .dt_id = TEGRA124_CLK_MSELECT, .present = true },
803*4882a593Smuzhiyun 	[tegra_clk_tsensor] = { .dt_id = TEGRA124_CLK_TSENSOR, .present = true },
804*4882a593Smuzhiyun 	[tegra_clk_i2s3] = { .dt_id = TEGRA124_CLK_I2S3, .present = true },
805*4882a593Smuzhiyun 	[tegra_clk_i2s4] = { .dt_id = TEGRA124_CLK_I2S4, .present = true },
806*4882a593Smuzhiyun 	[tegra_clk_i2c4] = { .dt_id = TEGRA124_CLK_I2C4, .present = true },
807*4882a593Smuzhiyun 	[tegra_clk_sbc5] = { .dt_id = TEGRA124_CLK_SBC5, .present = true },
808*4882a593Smuzhiyun 	[tegra_clk_sbc6] = { .dt_id = TEGRA124_CLK_SBC6, .present = true },
809*4882a593Smuzhiyun 	[tegra_clk_d_audio] = { .dt_id = TEGRA124_CLK_D_AUDIO, .present = true },
810*4882a593Smuzhiyun 	[tegra_clk_apbif] = { .dt_id = TEGRA124_CLK_APBIF, .present = true },
811*4882a593Smuzhiyun 	[tegra_clk_dam0] = { .dt_id = TEGRA124_CLK_DAM0, .present = true },
812*4882a593Smuzhiyun 	[tegra_clk_dam1] = { .dt_id = TEGRA124_CLK_DAM1, .present = true },
813*4882a593Smuzhiyun 	[tegra_clk_dam2] = { .dt_id = TEGRA124_CLK_DAM2, .present = true },
814*4882a593Smuzhiyun 	[tegra_clk_hda2codec_2x] = { .dt_id = TEGRA124_CLK_HDA2CODEC_2X, .present = true },
815*4882a593Smuzhiyun 	[tegra_clk_audio0_2x] = { .dt_id = TEGRA124_CLK_AUDIO0_2X, .present = true },
816*4882a593Smuzhiyun 	[tegra_clk_audio1_2x] = { .dt_id = TEGRA124_CLK_AUDIO1_2X, .present = true },
817*4882a593Smuzhiyun 	[tegra_clk_audio2_2x] = { .dt_id = TEGRA124_CLK_AUDIO2_2X, .present = true },
818*4882a593Smuzhiyun 	[tegra_clk_audio3_2x] = { .dt_id = TEGRA124_CLK_AUDIO3_2X, .present = true },
819*4882a593Smuzhiyun 	[tegra_clk_audio4_2x] = { .dt_id = TEGRA124_CLK_AUDIO4_2X, .present = true },
820*4882a593Smuzhiyun 	[tegra_clk_spdif_2x] = { .dt_id = TEGRA124_CLK_SPDIF_2X, .present = true },
821*4882a593Smuzhiyun 	[tegra_clk_actmon] = { .dt_id = TEGRA124_CLK_ACTMON, .present = true },
822*4882a593Smuzhiyun 	[tegra_clk_extern1] = { .dt_id = TEGRA124_CLK_EXTERN1, .present = true },
823*4882a593Smuzhiyun 	[tegra_clk_extern2] = { .dt_id = TEGRA124_CLK_EXTERN2, .present = true },
824*4882a593Smuzhiyun 	[tegra_clk_extern3] = { .dt_id = TEGRA124_CLK_EXTERN3, .present = true },
825*4882a593Smuzhiyun 	[tegra_clk_sata_oob] = { .dt_id = TEGRA124_CLK_SATA_OOB, .present = true },
826*4882a593Smuzhiyun 	[tegra_clk_sata] = { .dt_id = TEGRA124_CLK_SATA, .present = true },
827*4882a593Smuzhiyun 	[tegra_clk_hda] = { .dt_id = TEGRA124_CLK_HDA, .present = true },
828*4882a593Smuzhiyun 	[tegra_clk_se] = { .dt_id = TEGRA124_CLK_SE, .present = true },
829*4882a593Smuzhiyun 	[tegra_clk_hda2hdmi] = { .dt_id = TEGRA124_CLK_HDA2HDMI, .present = true },
830*4882a593Smuzhiyun 	[tegra_clk_sata_cold] = { .dt_id = TEGRA124_CLK_SATA_COLD, .present = true },
831*4882a593Smuzhiyun 	[tegra_clk_cilab] = { .dt_id = TEGRA124_CLK_CILAB, .present = true },
832*4882a593Smuzhiyun 	[tegra_clk_cilcd] = { .dt_id = TEGRA124_CLK_CILCD, .present = true },
833*4882a593Smuzhiyun 	[tegra_clk_cile] = { .dt_id = TEGRA124_CLK_CILE, .present = true },
834*4882a593Smuzhiyun 	[tegra_clk_dsialp] = { .dt_id = TEGRA124_CLK_DSIALP, .present = true },
835*4882a593Smuzhiyun 	[tegra_clk_dsiblp] = { .dt_id = TEGRA124_CLK_DSIBLP, .present = true },
836*4882a593Smuzhiyun 	[tegra_clk_entropy] = { .dt_id = TEGRA124_CLK_ENTROPY, .present = true },
837*4882a593Smuzhiyun 	[tegra_clk_dds] = { .dt_id = TEGRA124_CLK_DDS, .present = true },
838*4882a593Smuzhiyun 	[tegra_clk_dp2] = { .dt_id = TEGRA124_CLK_DP2, .present = true },
839*4882a593Smuzhiyun 	[tegra_clk_amx] = { .dt_id = TEGRA124_CLK_AMX, .present = true },
840*4882a593Smuzhiyun 	[tegra_clk_adx] = { .dt_id = TEGRA124_CLK_ADX, .present = true },
841*4882a593Smuzhiyun 	[tegra_clk_xusb_ss] = { .dt_id = TEGRA124_CLK_XUSB_SS, .present = true },
842*4882a593Smuzhiyun 	[tegra_clk_i2c6] = { .dt_id = TEGRA124_CLK_I2C6, .present = true },
843*4882a593Smuzhiyun 	[tegra_clk_vim2_clk] = { .dt_id = TEGRA124_CLK_VIM2_CLK, .present = true },
844*4882a593Smuzhiyun 	[tegra_clk_hdmi_audio] = { .dt_id = TEGRA124_CLK_HDMI_AUDIO, .present = true },
845*4882a593Smuzhiyun 	[tegra_clk_clk72Mhz] = { .dt_id = TEGRA124_CLK_CLK72MHZ, .present = true },
846*4882a593Smuzhiyun 	[tegra_clk_vic03] = { .dt_id = TEGRA124_CLK_VIC03, .present = true },
847*4882a593Smuzhiyun 	[tegra_clk_adx1] = { .dt_id = TEGRA124_CLK_ADX1, .present = true },
848*4882a593Smuzhiyun 	[tegra_clk_dpaux] = { .dt_id = TEGRA124_CLK_DPAUX, .present = true },
849*4882a593Smuzhiyun 	[tegra_clk_sor0] = { .dt_id = TEGRA124_CLK_SOR0, .present = true },
850*4882a593Smuzhiyun 	[tegra_clk_sor0_out] = { .dt_id = TEGRA124_CLK_SOR0_OUT, .present = true },
851*4882a593Smuzhiyun 	[tegra_clk_gpu] = { .dt_id = TEGRA124_CLK_GPU, .present = true },
852*4882a593Smuzhiyun 	[tegra_clk_amx1] = { .dt_id = TEGRA124_CLK_AMX1, .present = true },
853*4882a593Smuzhiyun 	[tegra_clk_uartb] = { .dt_id = TEGRA124_CLK_UARTB, .present = true },
854*4882a593Smuzhiyun 	[tegra_clk_vfir] = { .dt_id = TEGRA124_CLK_VFIR, .present = true },
855*4882a593Smuzhiyun 	[tegra_clk_spdif_in] = { .dt_id = TEGRA124_CLK_SPDIF_IN, .present = true },
856*4882a593Smuzhiyun 	[tegra_clk_spdif_out] = { .dt_id = TEGRA124_CLK_SPDIF_OUT, .present = true },
857*4882a593Smuzhiyun 	[tegra_clk_vi_9] = { .dt_id = TEGRA124_CLK_VI, .present = true },
858*4882a593Smuzhiyun 	[tegra_clk_vi_sensor_8] = { .dt_id = TEGRA124_CLK_VI_SENSOR, .present = true },
859*4882a593Smuzhiyun 	[tegra_clk_fuse] = { .dt_id = TEGRA124_CLK_FUSE, .present = true },
860*4882a593Smuzhiyun 	[tegra_clk_fuse_burn] = { .dt_id = TEGRA124_CLK_FUSE_BURN, .present = true },
861*4882a593Smuzhiyun 	[tegra_clk_clk_32k] = { .dt_id = TEGRA124_CLK_CLK_32K, .present = true },
862*4882a593Smuzhiyun 	[tegra_clk_clk_m] = { .dt_id = TEGRA124_CLK_CLK_M, .present = true },
863*4882a593Smuzhiyun 	[tegra_clk_osc] = { .dt_id = TEGRA124_CLK_OSC, .present = true },
864*4882a593Smuzhiyun 	[tegra_clk_osc_div2] = { .dt_id = TEGRA124_CLK_OSC_DIV2, .present = true },
865*4882a593Smuzhiyun 	[tegra_clk_osc_div4] = { .dt_id = TEGRA124_CLK_OSC_DIV4, .present = true },
866*4882a593Smuzhiyun 	[tegra_clk_pll_ref] = { .dt_id = TEGRA124_CLK_PLL_REF, .present = true },
867*4882a593Smuzhiyun 	[tegra_clk_pll_c] = { .dt_id = TEGRA124_CLK_PLL_C, .present = true },
868*4882a593Smuzhiyun 	[tegra_clk_pll_c_out1] = { .dt_id = TEGRA124_CLK_PLL_C_OUT1, .present = true },
869*4882a593Smuzhiyun 	[tegra_clk_pll_c2] = { .dt_id = TEGRA124_CLK_PLL_C2, .present = true },
870*4882a593Smuzhiyun 	[tegra_clk_pll_c3] = { .dt_id = TEGRA124_CLK_PLL_C3, .present = true },
871*4882a593Smuzhiyun 	[tegra_clk_pll_m] = { .dt_id = TEGRA124_CLK_PLL_M, .present = true },
872*4882a593Smuzhiyun 	[tegra_clk_pll_m_out1] = { .dt_id = TEGRA124_CLK_PLL_M_OUT1, .present = true },
873*4882a593Smuzhiyun 	[tegra_clk_pll_p] = { .dt_id = TEGRA124_CLK_PLL_P, .present = true },
874*4882a593Smuzhiyun 	[tegra_clk_pll_p_out1] = { .dt_id = TEGRA124_CLK_PLL_P_OUT1, .present = true },
875*4882a593Smuzhiyun 	[tegra_clk_pll_p_out2] = { .dt_id = TEGRA124_CLK_PLL_P_OUT2, .present = true },
876*4882a593Smuzhiyun 	[tegra_clk_pll_p_out3] = { .dt_id = TEGRA124_CLK_PLL_P_OUT3, .present = true },
877*4882a593Smuzhiyun 	[tegra_clk_pll_p_out4] = { .dt_id = TEGRA124_CLK_PLL_P_OUT4, .present = true },
878*4882a593Smuzhiyun 	[tegra_clk_pll_a] = { .dt_id = TEGRA124_CLK_PLL_A, .present = true },
879*4882a593Smuzhiyun 	[tegra_clk_pll_a_out0] = { .dt_id = TEGRA124_CLK_PLL_A_OUT0, .present = true },
880*4882a593Smuzhiyun 	[tegra_clk_pll_d] = { .dt_id = TEGRA124_CLK_PLL_D, .present = true },
881*4882a593Smuzhiyun 	[tegra_clk_pll_d_out0] = { .dt_id = TEGRA124_CLK_PLL_D_OUT0, .present = true },
882*4882a593Smuzhiyun 	[tegra_clk_pll_d2] = { .dt_id = TEGRA124_CLK_PLL_D2, .present = true },
883*4882a593Smuzhiyun 	[tegra_clk_pll_d2_out0] = { .dt_id = TEGRA124_CLK_PLL_D2_OUT0, .present = true },
884*4882a593Smuzhiyun 	[tegra_clk_pll_u] = { .dt_id = TEGRA124_CLK_PLL_U, .present = true },
885*4882a593Smuzhiyun 	[tegra_clk_pll_u_480m] = { .dt_id = TEGRA124_CLK_PLL_U_480M, .present = true },
886*4882a593Smuzhiyun 	[tegra_clk_pll_u_60m] = { .dt_id = TEGRA124_CLK_PLL_U_60M, .present = true },
887*4882a593Smuzhiyun 	[tegra_clk_pll_u_48m] = { .dt_id = TEGRA124_CLK_PLL_U_48M, .present = true },
888*4882a593Smuzhiyun 	[tegra_clk_pll_u_12m] = { .dt_id = TEGRA124_CLK_PLL_U_12M, .present = true },
889*4882a593Smuzhiyun 	[tegra_clk_pll_x] = { .dt_id = TEGRA124_CLK_PLL_X, .present = true },
890*4882a593Smuzhiyun 	[tegra_clk_pll_x_out0] = { .dt_id = TEGRA124_CLK_PLL_X_OUT0, .present = true },
891*4882a593Smuzhiyun 	[tegra_clk_pll_re_vco] = { .dt_id = TEGRA124_CLK_PLL_RE_VCO, .present = true },
892*4882a593Smuzhiyun 	[tegra_clk_pll_re_out] = { .dt_id = TEGRA124_CLK_PLL_RE_OUT, .present = true },
893*4882a593Smuzhiyun 	[tegra_clk_spdif_in_sync] = { .dt_id = TEGRA124_CLK_SPDIF_IN_SYNC, .present = true },
894*4882a593Smuzhiyun 	[tegra_clk_i2s0_sync] = { .dt_id = TEGRA124_CLK_I2S0_SYNC, .present = true },
895*4882a593Smuzhiyun 	[tegra_clk_i2s1_sync] = { .dt_id = TEGRA124_CLK_I2S1_SYNC, .present = true },
896*4882a593Smuzhiyun 	[tegra_clk_i2s2_sync] = { .dt_id = TEGRA124_CLK_I2S2_SYNC, .present = true },
897*4882a593Smuzhiyun 	[tegra_clk_i2s3_sync] = { .dt_id = TEGRA124_CLK_I2S3_SYNC, .present = true },
898*4882a593Smuzhiyun 	[tegra_clk_i2s4_sync] = { .dt_id = TEGRA124_CLK_I2S4_SYNC, .present = true },
899*4882a593Smuzhiyun 	[tegra_clk_vimclk_sync] = { .dt_id = TEGRA124_CLK_VIMCLK_SYNC, .present = true },
900*4882a593Smuzhiyun 	[tegra_clk_audio0] = { .dt_id = TEGRA124_CLK_AUDIO0, .present = true },
901*4882a593Smuzhiyun 	[tegra_clk_audio1] = { .dt_id = TEGRA124_CLK_AUDIO1, .present = true },
902*4882a593Smuzhiyun 	[tegra_clk_audio2] = { .dt_id = TEGRA124_CLK_AUDIO2, .present = true },
903*4882a593Smuzhiyun 	[tegra_clk_audio3] = { .dt_id = TEGRA124_CLK_AUDIO3, .present = true },
904*4882a593Smuzhiyun 	[tegra_clk_audio4] = { .dt_id = TEGRA124_CLK_AUDIO4, .present = true },
905*4882a593Smuzhiyun 	[tegra_clk_spdif] = { .dt_id = TEGRA124_CLK_SPDIF, .present = true },
906*4882a593Smuzhiyun 	[tegra_clk_xusb_host_src] = { .dt_id = TEGRA124_CLK_XUSB_HOST_SRC, .present = true },
907*4882a593Smuzhiyun 	[tegra_clk_xusb_falcon_src] = { .dt_id = TEGRA124_CLK_XUSB_FALCON_SRC, .present = true },
908*4882a593Smuzhiyun 	[tegra_clk_xusb_fs_src] = { .dt_id = TEGRA124_CLK_XUSB_FS_SRC, .present = true },
909*4882a593Smuzhiyun 	[tegra_clk_xusb_ss_src] = { .dt_id = TEGRA124_CLK_XUSB_SS_SRC, .present = true },
910*4882a593Smuzhiyun 	[tegra_clk_xusb_ss_div2] = { .dt_id = TEGRA124_CLK_XUSB_SS_DIV2, .present = true },
911*4882a593Smuzhiyun 	[tegra_clk_xusb_dev_src] = { .dt_id = TEGRA124_CLK_XUSB_DEV_SRC, .present = true },
912*4882a593Smuzhiyun 	[tegra_clk_xusb_dev] = { .dt_id = TEGRA124_CLK_XUSB_DEV, .present = true },
913*4882a593Smuzhiyun 	[tegra_clk_xusb_hs_src] = { .dt_id = TEGRA124_CLK_XUSB_HS_SRC, .present = true },
914*4882a593Smuzhiyun 	[tegra_clk_sclk] = { .dt_id = TEGRA124_CLK_SCLK, .present = true },
915*4882a593Smuzhiyun 	[tegra_clk_hclk] = { .dt_id = TEGRA124_CLK_HCLK, .present = true },
916*4882a593Smuzhiyun 	[tegra_clk_pclk] = { .dt_id = TEGRA124_CLK_PCLK, .present = true },
917*4882a593Smuzhiyun 	[tegra_clk_cclk_g] = { .dt_id = TEGRA124_CLK_CCLK_G, .present = true },
918*4882a593Smuzhiyun 	[tegra_clk_cclk_lp] = { .dt_id = TEGRA124_CLK_CCLK_LP, .present = true },
919*4882a593Smuzhiyun 	[tegra_clk_dfll_ref] = { .dt_id = TEGRA124_CLK_DFLL_REF, .present = true },
920*4882a593Smuzhiyun 	[tegra_clk_dfll_soc] = { .dt_id = TEGRA124_CLK_DFLL_SOC, .present = true },
921*4882a593Smuzhiyun 	[tegra_clk_vi_sensor2] = { .dt_id = TEGRA124_CLK_VI_SENSOR2, .present = true },
922*4882a593Smuzhiyun 	[tegra_clk_pll_p_out5] = { .dt_id = TEGRA124_CLK_PLL_P_OUT5, .present = true },
923*4882a593Smuzhiyun 	[tegra_clk_pll_c4] = { .dt_id = TEGRA124_CLK_PLL_C4, .present = true },
924*4882a593Smuzhiyun 	[tegra_clk_pll_dp] = { .dt_id = TEGRA124_CLK_PLL_DP, .present = true },
925*4882a593Smuzhiyun 	[tegra_clk_audio0_mux] = { .dt_id = TEGRA124_CLK_AUDIO0_MUX, .present = true },
926*4882a593Smuzhiyun 	[tegra_clk_audio1_mux] = { .dt_id = TEGRA124_CLK_AUDIO1_MUX, .present = true },
927*4882a593Smuzhiyun 	[tegra_clk_audio2_mux] = { .dt_id = TEGRA124_CLK_AUDIO2_MUX, .present = true },
928*4882a593Smuzhiyun 	[tegra_clk_audio3_mux] = { .dt_id = TEGRA124_CLK_AUDIO3_MUX, .present = true },
929*4882a593Smuzhiyun 	[tegra_clk_audio4_mux] = { .dt_id = TEGRA124_CLK_AUDIO4_MUX, .present = true },
930*4882a593Smuzhiyun 	[tegra_clk_spdif_mux] = { .dt_id = TEGRA124_CLK_SPDIF_MUX, .present = true },
931*4882a593Smuzhiyun 	[tegra_clk_cec] = { .dt_id = TEGRA124_CLK_CEC, .present = true },
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun static struct tegra_devclk devclks[] __initdata = {
935*4882a593Smuzhiyun 	{ .con_id = "clk_m", .dt_id = TEGRA124_CLK_CLK_M },
936*4882a593Smuzhiyun 	{ .con_id = "pll_ref", .dt_id = TEGRA124_CLK_PLL_REF },
937*4882a593Smuzhiyun 	{ .con_id = "clk_32k", .dt_id = TEGRA124_CLK_CLK_32K },
938*4882a593Smuzhiyun 	{ .con_id = "osc", .dt_id = TEGRA124_CLK_OSC },
939*4882a593Smuzhiyun 	{ .con_id = "osc_div2", .dt_id = TEGRA124_CLK_OSC_DIV2 },
940*4882a593Smuzhiyun 	{ .con_id = "osc_div4", .dt_id = TEGRA124_CLK_OSC_DIV4 },
941*4882a593Smuzhiyun 	{ .con_id = "pll_c", .dt_id = TEGRA124_CLK_PLL_C },
942*4882a593Smuzhiyun 	{ .con_id = "pll_c_out1", .dt_id = TEGRA124_CLK_PLL_C_OUT1 },
943*4882a593Smuzhiyun 	{ .con_id = "pll_c2", .dt_id = TEGRA124_CLK_PLL_C2 },
944*4882a593Smuzhiyun 	{ .con_id = "pll_c3", .dt_id = TEGRA124_CLK_PLL_C3 },
945*4882a593Smuzhiyun 	{ .con_id = "pll_p", .dt_id = TEGRA124_CLK_PLL_P },
946*4882a593Smuzhiyun 	{ .con_id = "pll_p_out1", .dt_id = TEGRA124_CLK_PLL_P_OUT1 },
947*4882a593Smuzhiyun 	{ .con_id = "pll_p_out2", .dt_id = TEGRA124_CLK_PLL_P_OUT2 },
948*4882a593Smuzhiyun 	{ .con_id = "pll_p_out3", .dt_id = TEGRA124_CLK_PLL_P_OUT3 },
949*4882a593Smuzhiyun 	{ .con_id = "pll_p_out4", .dt_id = TEGRA124_CLK_PLL_P_OUT4 },
950*4882a593Smuzhiyun 	{ .con_id = "pll_m", .dt_id = TEGRA124_CLK_PLL_M },
951*4882a593Smuzhiyun 	{ .con_id = "pll_m_out1", .dt_id = TEGRA124_CLK_PLL_M_OUT1 },
952*4882a593Smuzhiyun 	{ .con_id = "pll_x", .dt_id = TEGRA124_CLK_PLL_X },
953*4882a593Smuzhiyun 	{ .con_id = "pll_x_out0", .dt_id = TEGRA124_CLK_PLL_X_OUT0 },
954*4882a593Smuzhiyun 	{ .con_id = "pll_u", .dt_id = TEGRA124_CLK_PLL_U },
955*4882a593Smuzhiyun 	{ .con_id = "pll_u_480M", .dt_id = TEGRA124_CLK_PLL_U_480M },
956*4882a593Smuzhiyun 	{ .con_id = "pll_u_60M", .dt_id = TEGRA124_CLK_PLL_U_60M },
957*4882a593Smuzhiyun 	{ .con_id = "pll_u_48M", .dt_id = TEGRA124_CLK_PLL_U_48M },
958*4882a593Smuzhiyun 	{ .con_id = "pll_u_12M", .dt_id = TEGRA124_CLK_PLL_U_12M },
959*4882a593Smuzhiyun 	{ .con_id = "pll_d", .dt_id = TEGRA124_CLK_PLL_D },
960*4882a593Smuzhiyun 	{ .con_id = "pll_d_out0", .dt_id = TEGRA124_CLK_PLL_D_OUT0 },
961*4882a593Smuzhiyun 	{ .con_id = "pll_d2", .dt_id = TEGRA124_CLK_PLL_D2 },
962*4882a593Smuzhiyun 	{ .con_id = "pll_d2_out0", .dt_id = TEGRA124_CLK_PLL_D2_OUT0 },
963*4882a593Smuzhiyun 	{ .con_id = "pll_a", .dt_id = TEGRA124_CLK_PLL_A },
964*4882a593Smuzhiyun 	{ .con_id = "pll_a_out0", .dt_id = TEGRA124_CLK_PLL_A_OUT0 },
965*4882a593Smuzhiyun 	{ .con_id = "pll_re_vco", .dt_id = TEGRA124_CLK_PLL_RE_VCO },
966*4882a593Smuzhiyun 	{ .con_id = "pll_re_out", .dt_id = TEGRA124_CLK_PLL_RE_OUT },
967*4882a593Smuzhiyun 	{ .con_id = "spdif_in_sync", .dt_id = TEGRA124_CLK_SPDIF_IN_SYNC },
968*4882a593Smuzhiyun 	{ .con_id = "i2s0_sync", .dt_id = TEGRA124_CLK_I2S0_SYNC },
969*4882a593Smuzhiyun 	{ .con_id = "i2s1_sync", .dt_id = TEGRA124_CLK_I2S1_SYNC },
970*4882a593Smuzhiyun 	{ .con_id = "i2s2_sync", .dt_id = TEGRA124_CLK_I2S2_SYNC },
971*4882a593Smuzhiyun 	{ .con_id = "i2s3_sync", .dt_id = TEGRA124_CLK_I2S3_SYNC },
972*4882a593Smuzhiyun 	{ .con_id = "i2s4_sync", .dt_id = TEGRA124_CLK_I2S4_SYNC },
973*4882a593Smuzhiyun 	{ .con_id = "vimclk_sync", .dt_id = TEGRA124_CLK_VIMCLK_SYNC },
974*4882a593Smuzhiyun 	{ .con_id = "audio0", .dt_id = TEGRA124_CLK_AUDIO0 },
975*4882a593Smuzhiyun 	{ .con_id = "audio1", .dt_id = TEGRA124_CLK_AUDIO1 },
976*4882a593Smuzhiyun 	{ .con_id = "audio2", .dt_id = TEGRA124_CLK_AUDIO2 },
977*4882a593Smuzhiyun 	{ .con_id = "audio3", .dt_id = TEGRA124_CLK_AUDIO3 },
978*4882a593Smuzhiyun 	{ .con_id = "audio4", .dt_id = TEGRA124_CLK_AUDIO4 },
979*4882a593Smuzhiyun 	{ .con_id = "spdif", .dt_id = TEGRA124_CLK_SPDIF },
980*4882a593Smuzhiyun 	{ .con_id = "audio0_2x", .dt_id = TEGRA124_CLK_AUDIO0_2X },
981*4882a593Smuzhiyun 	{ .con_id = "audio1_2x", .dt_id = TEGRA124_CLK_AUDIO1_2X },
982*4882a593Smuzhiyun 	{ .con_id = "audio2_2x", .dt_id = TEGRA124_CLK_AUDIO2_2X },
983*4882a593Smuzhiyun 	{ .con_id = "audio3_2x", .dt_id = TEGRA124_CLK_AUDIO3_2X },
984*4882a593Smuzhiyun 	{ .con_id = "audio4_2x", .dt_id = TEGRA124_CLK_AUDIO4_2X },
985*4882a593Smuzhiyun 	{ .con_id = "spdif_2x", .dt_id = TEGRA124_CLK_SPDIF_2X },
986*4882a593Smuzhiyun 	{ .con_id = "extern1", .dt_id = TEGRA124_CLK_EXTERN1 },
987*4882a593Smuzhiyun 	{ .con_id = "extern2", .dt_id = TEGRA124_CLK_EXTERN2 },
988*4882a593Smuzhiyun 	{ .con_id = "extern3", .dt_id = TEGRA124_CLK_EXTERN3 },
989*4882a593Smuzhiyun 	{ .con_id = "cclk_g", .dt_id = TEGRA124_CLK_CCLK_G },
990*4882a593Smuzhiyun 	{ .con_id = "cclk_lp", .dt_id = TEGRA124_CLK_CCLK_LP },
991*4882a593Smuzhiyun 	{ .con_id = "sclk", .dt_id = TEGRA124_CLK_SCLK },
992*4882a593Smuzhiyun 	{ .con_id = "hclk", .dt_id = TEGRA124_CLK_HCLK },
993*4882a593Smuzhiyun 	{ .con_id = "pclk", .dt_id = TEGRA124_CLK_PCLK },
994*4882a593Smuzhiyun 	{ .con_id = "fuse", .dt_id = TEGRA124_CLK_FUSE },
995*4882a593Smuzhiyun 	{ .dev_id = "rtc-tegra", .dt_id = TEGRA124_CLK_RTC },
996*4882a593Smuzhiyun 	{ .dev_id = "timer", .dt_id = TEGRA124_CLK_TIMER },
997*4882a593Smuzhiyun 	{ .con_id = "hda", .dt_id = TEGRA124_CLK_HDA },
998*4882a593Smuzhiyun 	{ .con_id = "hda2codec_2x", .dt_id = TEGRA124_CLK_HDA2CODEC_2X },
999*4882a593Smuzhiyun 	{ .con_id = "hda2hdmi", .dt_id = TEGRA124_CLK_HDA2HDMI },
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun static const char * const sor0_parents[] = {
1003*4882a593Smuzhiyun 	"pll_p_out0", "pll_m_out0", "pll_d_out0", "pll_a_out0", "pll_c_out0",
1004*4882a593Smuzhiyun 	"pll_d2_out0", "clk_m",
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun static const char * const sor0_out_parents[] = {
1008*4882a593Smuzhiyun 	"clk_m", "sor0_pad_clkout",
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun static struct tegra_periph_init_data tegra124_periph[] = {
1012*4882a593Smuzhiyun 	TEGRA_INIT_DATA_TABLE("sor0", NULL, NULL, sor0_parents,
1013*4882a593Smuzhiyun 			      CLK_SOURCE_SOR0, 29, 0x7, 0, 0, 0, 0,
1014*4882a593Smuzhiyun 			      0, 182, 0, tegra_clk_sor0, NULL, 0,
1015*4882a593Smuzhiyun 			      &sor0_lock),
1016*4882a593Smuzhiyun 	TEGRA_INIT_DATA_TABLE("sor0_out", NULL, NULL, sor0_out_parents,
1017*4882a593Smuzhiyun 			      CLK_SOURCE_SOR0, 14, 0x1, 0, 0, 0, 0,
1018*4882a593Smuzhiyun 			      0, 0, TEGRA_PERIPH_NO_GATE, tegra_clk_sor0_out,
1019*4882a593Smuzhiyun 			      NULL, 0, &sor0_lock),
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun static struct clk **clks;
1023*4882a593Smuzhiyun 
tegra124_periph_clk_init(void __iomem * clk_base,void __iomem * pmc_base)1024*4882a593Smuzhiyun static __init void tegra124_periph_clk_init(void __iomem *clk_base,
1025*4882a593Smuzhiyun 					    void __iomem *pmc_base)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	struct clk *clk;
1028*4882a593Smuzhiyun 	unsigned int i;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* xusb_ss_div2 */
1031*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "xusb_ss_div2", "xusb_ss_src", 0,
1032*4882a593Smuzhiyun 					1, 2);
1033*4882a593Smuzhiyun 	clks[TEGRA124_CLK_XUSB_SS_DIV2] = clk;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_fixed("dpaux", "pll_p", 0, clk_base,
1036*4882a593Smuzhiyun 					      1, 17, 181);
1037*4882a593Smuzhiyun 	clks[TEGRA124_CLK_DPAUX] = clk;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "pll_d_dsi_out", "pll_d_out0", 0,
1040*4882a593Smuzhiyun 				clk_base + PLLD_MISC, 30, 0, &pll_d_lock);
1041*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_D_DSI_OUT] = clk;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("dsia", "pll_d_dsi_out", 0,
1044*4882a593Smuzhiyun 					     clk_base, 0, 48,
1045*4882a593Smuzhiyun 					     periph_clk_enb_refcnt);
1046*4882a593Smuzhiyun 	clks[TEGRA124_CLK_DSIA] = clk;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	clk = tegra_clk_register_periph_gate("dsib", "pll_d_dsi_out", 0,
1049*4882a593Smuzhiyun 					     clk_base, 0, 82,
1050*4882a593Smuzhiyun 					     periph_clk_enb_refcnt);
1051*4882a593Smuzhiyun 	clks[TEGRA124_CLK_DSIB] = clk;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	clk = tegra_clk_register_mc("mc", "emc", clk_base + CLK_SOURCE_EMC,
1054*4882a593Smuzhiyun 				    &emc_lock);
1055*4882a593Smuzhiyun 	clks[TEGRA124_CLK_MC] = clk;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	/* cml0 */
1058*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "cml0", "pll_e", 0, clk_base + PLLE_AUX,
1059*4882a593Smuzhiyun 				0, 0, &pll_e_lock);
1060*4882a593Smuzhiyun 	clk_register_clkdev(clk, "cml0", NULL);
1061*4882a593Smuzhiyun 	clks[TEGRA124_CLK_CML0] = clk;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	/* cml1 */
1064*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "cml1", "pll_e", 0, clk_base + PLLE_AUX,
1065*4882a593Smuzhiyun 				1, 0, &pll_e_lock);
1066*4882a593Smuzhiyun 	clk_register_clkdev(clk, "cml1", NULL);
1067*4882a593Smuzhiyun 	clks[TEGRA124_CLK_CML1] = clk;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tegra124_periph); i++) {
1070*4882a593Smuzhiyun 		struct tegra_periph_init_data *init = &tegra124_periph[i];
1071*4882a593Smuzhiyun 		struct clk **clkp;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 		clkp = tegra_lookup_dt_id(init->clk_id, tegra124_clks);
1074*4882a593Smuzhiyun 		if (!clkp) {
1075*4882a593Smuzhiyun 			pr_warn("clock %u not found\n", init->clk_id);
1076*4882a593Smuzhiyun 			continue;
1077*4882a593Smuzhiyun 		}
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 		clk = tegra_clk_register_periph_data(clk_base, init);
1080*4882a593Smuzhiyun 		*clkp = clk;
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	tegra_periph_clk_init(clk_base, pmc_base, tegra124_clks, &pll_p_params);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
tegra124_pll_init(void __iomem * clk_base,void __iomem * pmc)1086*4882a593Smuzhiyun static void __init tegra124_pll_init(void __iomem *clk_base,
1087*4882a593Smuzhiyun 				     void __iomem *pmc)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	struct clk *clk;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	/* PLLC */
1092*4882a593Smuzhiyun 	clk = tegra_clk_register_pllxc("pll_c", "pll_ref", clk_base,
1093*4882a593Smuzhiyun 			pmc, 0, &pll_c_params, NULL);
1094*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c", NULL);
1095*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_C] = clk;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	/* PLLC_OUT1 */
1098*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
1099*4882a593Smuzhiyun 			clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
1100*4882a593Smuzhiyun 			8, 8, 1, NULL);
1101*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
1102*4882a593Smuzhiyun 				clk_base + PLLC_OUT, 1, 0,
1103*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 0, NULL);
1104*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c_out1", NULL);
1105*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_C_OUT1] = clk;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	/* PLLC_UD */
1108*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_c_ud", "pll_c",
1109*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 1);
1110*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c_ud", NULL);
1111*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_C_UD] = clk;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	/* PLLC2 */
1114*4882a593Smuzhiyun 	clk = tegra_clk_register_pllc("pll_c2", "pll_ref", clk_base, pmc, 0,
1115*4882a593Smuzhiyun 			     &pll_c2_params, NULL);
1116*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c2", NULL);
1117*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_C2] = clk;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	/* PLLC3 */
1120*4882a593Smuzhiyun 	clk = tegra_clk_register_pllc("pll_c3", "pll_ref", clk_base, pmc, 0,
1121*4882a593Smuzhiyun 			     &pll_c3_params, NULL);
1122*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c3", NULL);
1123*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_C3] = clk;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	/* PLLM */
1126*4882a593Smuzhiyun 	clk = tegra_clk_register_pllm("pll_m", "pll_ref", clk_base, pmc,
1127*4882a593Smuzhiyun 			     CLK_SET_RATE_GATE, &pll_m_params, NULL);
1128*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_m", NULL);
1129*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_M] = clk;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	/* PLLM_OUT1 */
1132*4882a593Smuzhiyun 	clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
1133*4882a593Smuzhiyun 				clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
1134*4882a593Smuzhiyun 				8, 8, 1, NULL);
1135*4882a593Smuzhiyun 	clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
1136*4882a593Smuzhiyun 				clk_base + PLLM_OUT, 1, 0,
1137*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 0, NULL);
1138*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_m_out1", NULL);
1139*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_M_OUT1] = clk;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* PLLM_UD */
1142*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m",
1143*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 1);
1144*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_m_ud", NULL);
1145*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_M_UD] = clk;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	/* PLLU */
1148*4882a593Smuzhiyun 	clk = tegra_clk_register_pllu_tegra114("pll_u", "pll_ref", clk_base, 0,
1149*4882a593Smuzhiyun 					       &pll_u_params, &pll_u_lock);
1150*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u", NULL);
1151*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_U] = clk;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	/* PLLU_480M */
1154*4882a593Smuzhiyun 	clk = clk_register_gate(NULL, "pll_u_480M", "pll_u",
1155*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
1156*4882a593Smuzhiyun 				22, 0, &pll_u_lock);
1157*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_480M", NULL);
1158*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_U_480M] = clk;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* PLLU_60M */
1161*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_u_60M", "pll_u",
1162*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 8);
1163*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_60M", NULL);
1164*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_U_60M] = clk;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	/* PLLU_48M */
1167*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_u_48M", "pll_u",
1168*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 10);
1169*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_48M", NULL);
1170*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_U_48M] = clk;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	/* PLLU_12M */
1173*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_u_12M", "pll_u",
1174*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 40);
1175*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_u_12M", NULL);
1176*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_U_12M] = clk;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	/* PLLD */
1179*4882a593Smuzhiyun 	clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0,
1180*4882a593Smuzhiyun 			    &pll_d_params, &pll_d_lock);
1181*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_d", NULL);
1182*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_D] = clk;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	/* PLLD_OUT0 */
1185*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
1186*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 2);
1187*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_d_out0", NULL);
1188*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_D_OUT0] = clk;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* PLLRE */
1191*4882a593Smuzhiyun 	clk = tegra_clk_register_pllre("pll_re_vco", "pll_ref", clk_base, pmc,
1192*4882a593Smuzhiyun 			     0, &pll_re_vco_params, &pll_re_lock, pll_ref_freq);
1193*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_re_vco", NULL);
1194*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_RE_VCO] = clk;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0,
1197*4882a593Smuzhiyun 					 clk_base + PLLRE_BASE, 16, 4, 0,
1198*4882a593Smuzhiyun 					 pll_re_div_table, &pll_re_lock);
1199*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_re_out", NULL);
1200*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_RE_OUT] = clk;
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	/* PLLE */
1203*4882a593Smuzhiyun 	clk = tegra_clk_register_plle_tegra114("pll_e", "pll_ref",
1204*4882a593Smuzhiyun 				      clk_base, 0, &pll_e_params, NULL);
1205*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_e", NULL);
1206*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_E] = clk;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	/* PLLC4 */
1209*4882a593Smuzhiyun 	clk = tegra_clk_register_pllss("pll_c4", "pll_ref", clk_base, 0,
1210*4882a593Smuzhiyun 					&pll_c4_params, NULL);
1211*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_c4", NULL);
1212*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_C4] = clk;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	/* PLLDP */
1215*4882a593Smuzhiyun 	clk = tegra_clk_register_pllss("pll_dp", "pll_ref", clk_base, 0,
1216*4882a593Smuzhiyun 					&pll_dp_params, NULL);
1217*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_dp", NULL);
1218*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_DP] = clk;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* PLLD2 */
1221*4882a593Smuzhiyun 	clk = tegra_clk_register_pllss("pll_d2", "pll_ref", clk_base, 0,
1222*4882a593Smuzhiyun 					&tegra124_pll_d2_params, NULL);
1223*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_d2", NULL);
1224*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_D2] = clk;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	/* PLLD2_OUT0 */
1227*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
1228*4882a593Smuzhiyun 					CLK_SET_RATE_PARENT, 1, 1);
1229*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll_d2_out0", NULL);
1230*4882a593Smuzhiyun 	clks[TEGRA124_CLK_PLL_D2_OUT0] = clk;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun /* Tegra124 CPU clock and reset control functions */
tegra124_wait_cpu_in_reset(u32 cpu)1235*4882a593Smuzhiyun static void tegra124_wait_cpu_in_reset(u32 cpu)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	unsigned int reg;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	do {
1240*4882a593Smuzhiyun 		reg = readl(clk_base + CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
1241*4882a593Smuzhiyun 		cpu_relax();
1242*4882a593Smuzhiyun 	} while (!(reg & (1 << cpu)));  /* check CPU been reset or not */
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun 
tegra124_disable_cpu_clock(u32 cpu)1245*4882a593Smuzhiyun static void tegra124_disable_cpu_clock(u32 cpu)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	/* flow controller would take care in the power sequence. */
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tegra124_cpu_clock_suspend(void)1251*4882a593Smuzhiyun static void tegra124_cpu_clock_suspend(void)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun 	/* switch coresite to clk_m, save off original source */
1254*4882a593Smuzhiyun 	tegra124_cpu_clk_sctx.clk_csite_src =
1255*4882a593Smuzhiyun 				readl(clk_base + CLK_SOURCE_CSITE);
1256*4882a593Smuzhiyun 	writel(3 << 30, clk_base + CLK_SOURCE_CSITE);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	tegra124_cpu_clk_sctx.cclkg_burst =
1259*4882a593Smuzhiyun 				readl(clk_base + CCLKG_BURST_POLICY);
1260*4882a593Smuzhiyun 	tegra124_cpu_clk_sctx.cclkg_divider =
1261*4882a593Smuzhiyun 				readl(clk_base + CCLKG_BURST_POLICY + 4);
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
tegra124_cpu_clock_resume(void)1264*4882a593Smuzhiyun static void tegra124_cpu_clock_resume(void)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	writel(tegra124_cpu_clk_sctx.clk_csite_src,
1267*4882a593Smuzhiyun 				clk_base + CLK_SOURCE_CSITE);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	writel(tegra124_cpu_clk_sctx.cclkg_burst,
1270*4882a593Smuzhiyun 					clk_base + CCLKG_BURST_POLICY);
1271*4882a593Smuzhiyun 	writel(tegra124_cpu_clk_sctx.cclkg_divider,
1272*4882a593Smuzhiyun 					clk_base + CCLKG_BURST_POLICY + 4);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun #endif
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun static struct tegra_cpu_car_ops tegra124_cpu_car_ops = {
1277*4882a593Smuzhiyun 	.wait_for_reset	= tegra124_wait_cpu_in_reset,
1278*4882a593Smuzhiyun 	.disable_clock	= tegra124_disable_cpu_clock,
1279*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1280*4882a593Smuzhiyun 	.suspend	= tegra124_cpu_clock_suspend,
1281*4882a593Smuzhiyun 	.resume		= tegra124_cpu_clock_resume,
1282*4882a593Smuzhiyun #endif
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun static const struct of_device_id pmc_match[] __initconst = {
1286*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra124-pmc" },
1287*4882a593Smuzhiyun 	{ },
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun static struct tegra_clk_init_table common_init_table[] __initdata = {
1291*4882a593Smuzhiyun 	{ TEGRA124_CLK_UARTA, TEGRA124_CLK_PLL_P, 408000000, 0 },
1292*4882a593Smuzhiyun 	{ TEGRA124_CLK_UARTB, TEGRA124_CLK_PLL_P, 408000000, 0 },
1293*4882a593Smuzhiyun 	{ TEGRA124_CLK_UARTC, TEGRA124_CLK_PLL_P, 408000000, 0 },
1294*4882a593Smuzhiyun 	{ TEGRA124_CLK_UARTD, TEGRA124_CLK_PLL_P, 408000000, 0 },
1295*4882a593Smuzhiyun 	{ TEGRA124_CLK_PLL_A, TEGRA124_CLK_CLK_MAX, 282240000, 0 },
1296*4882a593Smuzhiyun 	{ TEGRA124_CLK_PLL_A_OUT0, TEGRA124_CLK_CLK_MAX, 11289600, 0 },
1297*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S0, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0 },
1298*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S1, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0 },
1299*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S2, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0 },
1300*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S3, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0 },
1301*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S4, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0 },
1302*4882a593Smuzhiyun 	{ TEGRA124_CLK_VDE, TEGRA124_CLK_PLL_C3, 600000000, 0 },
1303*4882a593Smuzhiyun 	{ TEGRA124_CLK_HOST1X, TEGRA124_CLK_PLL_P, 136000000, 1 },
1304*4882a593Smuzhiyun 	{ TEGRA124_CLK_DSIALP, TEGRA124_CLK_PLL_P, 68000000, 0 },
1305*4882a593Smuzhiyun 	{ TEGRA124_CLK_DSIBLP, TEGRA124_CLK_PLL_P, 68000000, 0 },
1306*4882a593Smuzhiyun 	{ TEGRA124_CLK_SCLK, TEGRA124_CLK_PLL_P_OUT2, 102000000, 0 },
1307*4882a593Smuzhiyun 	{ TEGRA124_CLK_DFLL_SOC, TEGRA124_CLK_PLL_P, 51000000, 1 },
1308*4882a593Smuzhiyun 	{ TEGRA124_CLK_DFLL_REF, TEGRA124_CLK_PLL_P, 51000000, 1 },
1309*4882a593Smuzhiyun 	{ TEGRA124_CLK_PLL_C, TEGRA124_CLK_CLK_MAX, 768000000, 0 },
1310*4882a593Smuzhiyun 	{ TEGRA124_CLK_PLL_C_OUT1, TEGRA124_CLK_CLK_MAX, 100000000, 0 },
1311*4882a593Smuzhiyun 	{ TEGRA124_CLK_SBC4, TEGRA124_CLK_PLL_P, 12000000, 1 },
1312*4882a593Smuzhiyun 	{ TEGRA124_CLK_TSEC, TEGRA124_CLK_PLL_C3, 0, 0 },
1313*4882a593Smuzhiyun 	{ TEGRA124_CLK_MSENC, TEGRA124_CLK_PLL_C3, 0, 0 },
1314*4882a593Smuzhiyun 	{ TEGRA124_CLK_PLL_RE_VCO, TEGRA124_CLK_CLK_MAX, 672000000, 0 },
1315*4882a593Smuzhiyun 	{ TEGRA124_CLK_XUSB_SS_SRC, TEGRA124_CLK_PLL_U_480M, 120000000, 0 },
1316*4882a593Smuzhiyun 	{ TEGRA124_CLK_XUSB_FS_SRC, TEGRA124_CLK_PLL_U_48M, 48000000, 0 },
1317*4882a593Smuzhiyun 	{ TEGRA124_CLK_XUSB_HS_SRC, TEGRA124_CLK_PLL_U_60M, 60000000, 0 },
1318*4882a593Smuzhiyun 	{ TEGRA124_CLK_XUSB_FALCON_SRC, TEGRA124_CLK_PLL_RE_OUT, 224000000, 0 },
1319*4882a593Smuzhiyun 	{ TEGRA124_CLK_XUSB_HOST_SRC, TEGRA124_CLK_PLL_RE_OUT, 112000000, 0 },
1320*4882a593Smuzhiyun 	{ TEGRA124_CLK_SATA, TEGRA124_CLK_PLL_P, 104000000, 0 },
1321*4882a593Smuzhiyun 	{ TEGRA124_CLK_SATA_OOB, TEGRA124_CLK_PLL_P, 204000000, 0 },
1322*4882a593Smuzhiyun 	{ TEGRA124_CLK_MSELECT, TEGRA124_CLK_CLK_MAX, 0, 1 },
1323*4882a593Smuzhiyun 	{ TEGRA124_CLK_CSITE, TEGRA124_CLK_CLK_MAX, 0, 1 },
1324*4882a593Smuzhiyun 	{ TEGRA124_CLK_TSENSOR, TEGRA124_CLK_CLK_M, 400000, 0 },
1325*4882a593Smuzhiyun 	{ TEGRA124_CLK_VIC03, TEGRA124_CLK_PLL_C3, 0, 0 },
1326*4882a593Smuzhiyun 	{ TEGRA124_CLK_SPDIF_IN_SYNC, TEGRA124_CLK_CLK_MAX, 24576000, 0 },
1327*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S0_SYNC, TEGRA124_CLK_CLK_MAX, 24576000, 0 },
1328*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S1_SYNC, TEGRA124_CLK_CLK_MAX, 24576000, 0 },
1329*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S2_SYNC, TEGRA124_CLK_CLK_MAX, 24576000, 0 },
1330*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S3_SYNC, TEGRA124_CLK_CLK_MAX, 24576000, 0 },
1331*4882a593Smuzhiyun 	{ TEGRA124_CLK_I2S4_SYNC, TEGRA124_CLK_CLK_MAX, 24576000, 0 },
1332*4882a593Smuzhiyun 	{ TEGRA124_CLK_VIMCLK_SYNC, TEGRA124_CLK_CLK_MAX, 24576000, 0 },
1333*4882a593Smuzhiyun 	/* must be the last entry */
1334*4882a593Smuzhiyun 	{ TEGRA124_CLK_CLK_MAX, TEGRA124_CLK_CLK_MAX, 0, 0 },
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun static struct tegra_clk_init_table tegra124_init_table[] __initdata = {
1338*4882a593Smuzhiyun 	{ TEGRA124_CLK_SOC_THERM, TEGRA124_CLK_PLL_P, 51000000, 0 },
1339*4882a593Smuzhiyun 	{ TEGRA124_CLK_CCLK_G, TEGRA124_CLK_CLK_MAX, 0, 1 },
1340*4882a593Smuzhiyun 	{ TEGRA124_CLK_HDA, TEGRA124_CLK_PLL_P, 102000000, 0 },
1341*4882a593Smuzhiyun 	{ TEGRA124_CLK_HDA2CODEC_2X, TEGRA124_CLK_PLL_P, 48000000, 0 },
1342*4882a593Smuzhiyun 	/* must be the last entry */
1343*4882a593Smuzhiyun 	{ TEGRA124_CLK_CLK_MAX, TEGRA124_CLK_CLK_MAX, 0, 0 },
1344*4882a593Smuzhiyun };
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun /* Tegra132 requires the SOC_THERM clock to remain active */
1347*4882a593Smuzhiyun static struct tegra_clk_init_table tegra132_init_table[] __initdata = {
1348*4882a593Smuzhiyun 	{ TEGRA124_CLK_SOC_THERM, TEGRA124_CLK_PLL_P, 51000000, 1 },
1349*4882a593Smuzhiyun 	/* must be the last entry */
1350*4882a593Smuzhiyun 	{ TEGRA124_CLK_CLK_MAX, TEGRA124_CLK_CLK_MAX, 0, 0 },
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun static struct tegra_audio_clk_info tegra124_audio_plls[] = {
1354*4882a593Smuzhiyun 	{ "pll_a", &pll_a_params, tegra_clk_pll_a, "pll_p_out1" },
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun /**
1358*4882a593Smuzhiyun  * tegra124_clock_apply_init_table - initialize clocks on Tegra124 SoCs
1359*4882a593Smuzhiyun  *
1360*4882a593Smuzhiyun  * Program an initial clock rate and enable or disable clocks needed
1361*4882a593Smuzhiyun  * by the rest of the kernel, for Tegra124 SoCs.  It is intended to be
1362*4882a593Smuzhiyun  * called by assigning a pointer to it to tegra_clk_apply_init_table -
1363*4882a593Smuzhiyun  * this will be called as an arch_initcall.  No return value.
1364*4882a593Smuzhiyun  */
tegra124_clock_apply_init_table(void)1365*4882a593Smuzhiyun static void __init tegra124_clock_apply_init_table(void)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun 	tegra_init_from_table(common_init_table, clks, TEGRA124_CLK_CLK_MAX);
1368*4882a593Smuzhiyun 	tegra_init_from_table(tegra124_init_table, clks, TEGRA124_CLK_CLK_MAX);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun /**
1372*4882a593Smuzhiyun  * tegra124_car_barrier - wait for pending writes to the CAR to complete
1373*4882a593Smuzhiyun  *
1374*4882a593Smuzhiyun  * Wait for any outstanding writes to the CAR MMIO space from this CPU
1375*4882a593Smuzhiyun  * to complete before continuing execution.  No return value.
1376*4882a593Smuzhiyun  */
tegra124_car_barrier(void)1377*4882a593Smuzhiyun static void tegra124_car_barrier(void)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun 	readl_relaxed(clk_base + RST_DFLL_DVCO);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun /**
1383*4882a593Smuzhiyun  * tegra124_clock_assert_dfll_dvco_reset - assert the DFLL's DVCO reset
1384*4882a593Smuzhiyun  *
1385*4882a593Smuzhiyun  * Assert the reset line of the DFLL's DVCO.  No return value.
1386*4882a593Smuzhiyun  */
tegra124_clock_assert_dfll_dvco_reset(void)1387*4882a593Smuzhiyun static void tegra124_clock_assert_dfll_dvco_reset(void)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun 	u32 v;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	v = readl_relaxed(clk_base + RST_DFLL_DVCO);
1392*4882a593Smuzhiyun 	v |= (1 << DVFS_DFLL_RESET_SHIFT);
1393*4882a593Smuzhiyun 	writel_relaxed(v, clk_base + RST_DFLL_DVCO);
1394*4882a593Smuzhiyun 	tegra124_car_barrier();
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun /**
1398*4882a593Smuzhiyun  * tegra124_clock_deassert_dfll_dvco_reset - deassert the DFLL's DVCO reset
1399*4882a593Smuzhiyun  *
1400*4882a593Smuzhiyun  * Deassert the reset line of the DFLL's DVCO, allowing the DVCO to
1401*4882a593Smuzhiyun  * operate.  No return value.
1402*4882a593Smuzhiyun  */
tegra124_clock_deassert_dfll_dvco_reset(void)1403*4882a593Smuzhiyun static void tegra124_clock_deassert_dfll_dvco_reset(void)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun 	u32 v;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	v = readl_relaxed(clk_base + RST_DFLL_DVCO);
1408*4882a593Smuzhiyun 	v &= ~(1 << DVFS_DFLL_RESET_SHIFT);
1409*4882a593Smuzhiyun 	writel_relaxed(v, clk_base + RST_DFLL_DVCO);
1410*4882a593Smuzhiyun 	tegra124_car_barrier();
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun 
tegra124_reset_assert(unsigned long id)1413*4882a593Smuzhiyun static int tegra124_reset_assert(unsigned long id)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun 	if (id == TEGRA124_RST_DFLL_DVCO)
1416*4882a593Smuzhiyun 		tegra124_clock_assert_dfll_dvco_reset();
1417*4882a593Smuzhiyun 	else
1418*4882a593Smuzhiyun 		return -EINVAL;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	return 0;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
tegra124_reset_deassert(unsigned long id)1423*4882a593Smuzhiyun static int tegra124_reset_deassert(unsigned long id)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	if (id == TEGRA124_RST_DFLL_DVCO)
1426*4882a593Smuzhiyun 		tegra124_clock_deassert_dfll_dvco_reset();
1427*4882a593Smuzhiyun 	else
1428*4882a593Smuzhiyun 		return -EINVAL;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	return 0;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun /**
1434*4882a593Smuzhiyun  * tegra132_clock_apply_init_table - initialize clocks on Tegra132 SoCs
1435*4882a593Smuzhiyun  *
1436*4882a593Smuzhiyun  * Program an initial clock rate and enable or disable clocks needed
1437*4882a593Smuzhiyun  * by the rest of the kernel, for Tegra132 SoCs.  It is intended to be
1438*4882a593Smuzhiyun  * called by assigning a pointer to it to tegra_clk_apply_init_table -
1439*4882a593Smuzhiyun  * this will be called as an arch_initcall.  No return value.
1440*4882a593Smuzhiyun  */
tegra132_clock_apply_init_table(void)1441*4882a593Smuzhiyun static void __init tegra132_clock_apply_init_table(void)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	tegra_init_from_table(common_init_table, clks, TEGRA124_CLK_CLK_MAX);
1444*4882a593Smuzhiyun 	tegra_init_from_table(tegra132_init_table, clks, TEGRA124_CLK_CLK_MAX);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun /**
1448*4882a593Smuzhiyun  * tegra124_132_clock_init_pre - clock initialization preamble for T124/T132
1449*4882a593Smuzhiyun  * @np: struct device_node * of the DT node for the SoC CAR IP block
1450*4882a593Smuzhiyun  *
1451*4882a593Smuzhiyun  * Register most of the clocks controlled by the CAR IP block.
1452*4882a593Smuzhiyun  * Everything in this function should be common to Tegra124 and Tegra132.
1453*4882a593Smuzhiyun  * No return value.
1454*4882a593Smuzhiyun  */
tegra124_132_clock_init_pre(struct device_node * np)1455*4882a593Smuzhiyun static void __init tegra124_132_clock_init_pre(struct device_node *np)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun 	struct device_node *node;
1458*4882a593Smuzhiyun 	u32 plld_base;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	clk_base = of_iomap(np, 0);
1461*4882a593Smuzhiyun 	if (!clk_base) {
1462*4882a593Smuzhiyun 		pr_err("ioremap tegra124/tegra132 CAR failed\n");
1463*4882a593Smuzhiyun 		return;
1464*4882a593Smuzhiyun 	}
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	node = of_find_matching_node(NULL, pmc_match);
1467*4882a593Smuzhiyun 	if (!node) {
1468*4882a593Smuzhiyun 		pr_err("Failed to find pmc node\n");
1469*4882a593Smuzhiyun 		WARN_ON(1);
1470*4882a593Smuzhiyun 		return;
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	pmc_base = of_iomap(node, 0);
1474*4882a593Smuzhiyun 	if (!pmc_base) {
1475*4882a593Smuzhiyun 		pr_err("Can't map pmc registers\n");
1476*4882a593Smuzhiyun 		WARN_ON(1);
1477*4882a593Smuzhiyun 		return;
1478*4882a593Smuzhiyun 	}
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	clks = tegra_clk_init(clk_base, TEGRA124_CLK_CLK_MAX,
1481*4882a593Smuzhiyun 			      TEGRA124_CAR_BANK_COUNT);
1482*4882a593Smuzhiyun 	if (!clks)
1483*4882a593Smuzhiyun 		return;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	if (tegra_osc_clk_init(clk_base, tegra124_clks, tegra124_input_freq,
1486*4882a593Smuzhiyun 			       ARRAY_SIZE(tegra124_input_freq), 1, &osc_freq,
1487*4882a593Smuzhiyun 			       &pll_ref_freq) < 0)
1488*4882a593Smuzhiyun 		return;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	tegra_fixed_clk_init(tegra124_clks);
1491*4882a593Smuzhiyun 	tegra124_pll_init(clk_base, pmc_base);
1492*4882a593Smuzhiyun 	tegra124_periph_clk_init(clk_base, pmc_base);
1493*4882a593Smuzhiyun 	tegra_audio_clk_init(clk_base, pmc_base, tegra124_clks,
1494*4882a593Smuzhiyun 			     tegra124_audio_plls,
1495*4882a593Smuzhiyun 			     ARRAY_SIZE(tegra124_audio_plls), 24576000);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	/* For Tegra124 & Tegra132, PLLD is the only source for DSIA & DSIB */
1498*4882a593Smuzhiyun 	plld_base = readl(clk_base + PLLD_BASE);
1499*4882a593Smuzhiyun 	plld_base &= ~BIT(25);
1500*4882a593Smuzhiyun 	writel(plld_base, clk_base + PLLD_BASE);
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun /**
1504*4882a593Smuzhiyun  * tegra124_132_clock_init_post - clock initialization postamble for T124/T132
1505*4882a593Smuzhiyun  * @np: struct device_node * of the DT node for the SoC CAR IP block
1506*4882a593Smuzhiyun  *
1507*4882a593Smuzhiyun  * Register most of the clocks controlled by the CAR IP block.
1508*4882a593Smuzhiyun  * Everything in this function should be common to Tegra124
1509*4882a593Smuzhiyun  * and Tegra132.  This function must be called after
1510*4882a593Smuzhiyun  * tegra124_132_clock_init_pre(), otherwise clk_base will not be set.
1511*4882a593Smuzhiyun  * No return value.
1512*4882a593Smuzhiyun  */
tegra124_132_clock_init_post(struct device_node * np)1513*4882a593Smuzhiyun static void __init tegra124_132_clock_init_post(struct device_node *np)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun 	tegra_super_clk_gen4_init(clk_base, pmc_base, tegra124_clks,
1516*4882a593Smuzhiyun 				  &pll_x_params);
1517*4882a593Smuzhiyun 	tegra_init_special_resets(1, tegra124_reset_assert,
1518*4882a593Smuzhiyun 				  tegra124_reset_deassert);
1519*4882a593Smuzhiyun 	tegra_add_of_provider(np, of_clk_src_onecell_get);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	clks[TEGRA124_CLK_EMC] = tegra_clk_register_emc(clk_base, np,
1522*4882a593Smuzhiyun 							&emc_lock);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	tegra_cpu_car_ops = &tegra124_cpu_car_ops;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun /**
1530*4882a593Smuzhiyun  * tegra124_clock_init - Tegra124-specific clock initialization
1531*4882a593Smuzhiyun  * @np: struct device_node * of the DT node for the SoC CAR IP block
1532*4882a593Smuzhiyun  *
1533*4882a593Smuzhiyun  * Register most SoC clocks for the Tegra124 system-on-chip.  Most of
1534*4882a593Smuzhiyun  * this code is shared between the Tegra124 and Tegra132 SoCs,
1535*4882a593Smuzhiyun  * although some of the initial clock settings and CPU clocks differ.
1536*4882a593Smuzhiyun  * Intended to be called by the OF init code when a DT node with the
1537*4882a593Smuzhiyun  * "nvidia,tegra124-car" string is encountered, and declared with
1538*4882a593Smuzhiyun  * CLK_OF_DECLARE.  No return value.
1539*4882a593Smuzhiyun  */
tegra124_clock_init(struct device_node * np)1540*4882a593Smuzhiyun static void __init tegra124_clock_init(struct device_node *np)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	tegra124_132_clock_init_pre(np);
1543*4882a593Smuzhiyun 	tegra_clk_apply_init_table = tegra124_clock_apply_init_table;
1544*4882a593Smuzhiyun 	tegra124_132_clock_init_post(np);
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun /**
1548*4882a593Smuzhiyun  * tegra132_clock_init - Tegra132-specific clock initialization
1549*4882a593Smuzhiyun  * @np: struct device_node * of the DT node for the SoC CAR IP block
1550*4882a593Smuzhiyun  *
1551*4882a593Smuzhiyun  * Register most SoC clocks for the Tegra132 system-on-chip.  Most of
1552*4882a593Smuzhiyun  * this code is shared between the Tegra124 and Tegra132 SoCs,
1553*4882a593Smuzhiyun  * although some of the initial clock settings and CPU clocks differ.
1554*4882a593Smuzhiyun  * Intended to be called by the OF init code when a DT node with the
1555*4882a593Smuzhiyun  * "nvidia,tegra132-car" string is encountered, and declared with
1556*4882a593Smuzhiyun  * CLK_OF_DECLARE.  No return value.
1557*4882a593Smuzhiyun  */
tegra132_clock_init(struct device_node * np)1558*4882a593Smuzhiyun static void __init tegra132_clock_init(struct device_node *np)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun 	tegra124_132_clock_init_pre(np);
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	/*
1563*4882a593Smuzhiyun 	 * On Tegra132, these clocks are controlled by the
1564*4882a593Smuzhiyun 	 * CLUSTER_clocks IP block, located in the CPU complex
1565*4882a593Smuzhiyun 	 */
1566*4882a593Smuzhiyun 	tegra124_clks[tegra_clk_cclk_g].present = false;
1567*4882a593Smuzhiyun 	tegra124_clks[tegra_clk_cclk_lp].present = false;
1568*4882a593Smuzhiyun 	tegra124_clks[tegra_clk_pll_x].present = false;
1569*4882a593Smuzhiyun 	tegra124_clks[tegra_clk_pll_x_out0].present = false;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	tegra_clk_apply_init_table = tegra132_clock_apply_init_table;
1572*4882a593Smuzhiyun 	tegra124_132_clock_init_post(np);
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun CLK_OF_DECLARE(tegra124, "nvidia,tegra124-car", tegra124_clock_init);
1575*4882a593Smuzhiyun CLK_OF_DECLARE(tegra132, "nvidia,tegra132-car", tegra132_clock_init);
1576