1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Tegra124 DFLL FCPU clock source driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012-2019 NVIDIA Corporation. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Aleksandr Frid <afrid@nvidia.com>
8*4882a593Smuzhiyun * Paul Walmsley <pwalmsley@nvidia.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/cpu.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "clk.h"
21*4882a593Smuzhiyun #include "clk-dfll.h"
22*4882a593Smuzhiyun #include "cvb.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct dfll_fcpu_data {
25*4882a593Smuzhiyun const unsigned long *cpu_max_freq_table;
26*4882a593Smuzhiyun unsigned int cpu_max_freq_table_size;
27*4882a593Smuzhiyun const struct cvb_table *cpu_cvb_tables;
28*4882a593Smuzhiyun unsigned int cpu_cvb_tables_size;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Maximum CPU frequency, indexed by CPU speedo id */
32*4882a593Smuzhiyun static const unsigned long tegra124_cpu_max_freq_table[] = {
33*4882a593Smuzhiyun [0] = 2014500000UL,
34*4882a593Smuzhiyun [1] = 2320500000UL,
35*4882a593Smuzhiyun [2] = 2116500000UL,
36*4882a593Smuzhiyun [3] = 2524500000UL,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const struct cvb_table tegra124_cpu_cvb_tables[] = {
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun .speedo_id = -1,
42*4882a593Smuzhiyun .process_id = -1,
43*4882a593Smuzhiyun .min_millivolts = 900,
44*4882a593Smuzhiyun .max_millivolts = 1260,
45*4882a593Smuzhiyun .speedo_scale = 100,
46*4882a593Smuzhiyun .voltage_scale = 1000,
47*4882a593Smuzhiyun .entries = {
48*4882a593Smuzhiyun { 204000000UL, { 1112619, -29295, 402 } },
49*4882a593Smuzhiyun { 306000000UL, { 1150460, -30585, 402 } },
50*4882a593Smuzhiyun { 408000000UL, { 1190122, -31865, 402 } },
51*4882a593Smuzhiyun { 510000000UL, { 1231606, -33155, 402 } },
52*4882a593Smuzhiyun { 612000000UL, { 1274912, -34435, 402 } },
53*4882a593Smuzhiyun { 714000000UL, { 1320040, -35725, 402 } },
54*4882a593Smuzhiyun { 816000000UL, { 1366990, -37005, 402 } },
55*4882a593Smuzhiyun { 918000000UL, { 1415762, -38295, 402 } },
56*4882a593Smuzhiyun { 1020000000UL, { 1466355, -39575, 402 } },
57*4882a593Smuzhiyun { 1122000000UL, { 1518771, -40865, 402 } },
58*4882a593Smuzhiyun { 1224000000UL, { 1573009, -42145, 402 } },
59*4882a593Smuzhiyun { 1326000000UL, { 1629068, -43435, 402 } },
60*4882a593Smuzhiyun { 1428000000UL, { 1686950, -44715, 402 } },
61*4882a593Smuzhiyun { 1530000000UL, { 1746653, -46005, 402 } },
62*4882a593Smuzhiyun { 1632000000UL, { 1808179, -47285, 402 } },
63*4882a593Smuzhiyun { 1734000000UL, { 1871526, -48575, 402 } },
64*4882a593Smuzhiyun { 1836000000UL, { 1936696, -49855, 402 } },
65*4882a593Smuzhiyun { 1938000000UL, { 2003687, -51145, 402 } },
66*4882a593Smuzhiyun { 2014500000UL, { 2054787, -52095, 402 } },
67*4882a593Smuzhiyun { 2116500000UL, { 2124957, -53385, 402 } },
68*4882a593Smuzhiyun { 2218500000UL, { 2196950, -54665, 402 } },
69*4882a593Smuzhiyun { 2320500000UL, { 2270765, -55955, 402 } },
70*4882a593Smuzhiyun { 2422500000UL, { 2346401, -57235, 402 } },
71*4882a593Smuzhiyun { 2524500000UL, { 2437299, -58535, 402 } },
72*4882a593Smuzhiyun { 0UL, { 0, 0, 0 } },
73*4882a593Smuzhiyun },
74*4882a593Smuzhiyun .cpu_dfll_data = {
75*4882a593Smuzhiyun .tune0_low = 0x005020ff,
76*4882a593Smuzhiyun .tune0_high = 0x005040ff,
77*4882a593Smuzhiyun .tune1 = 0x00000060,
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun },
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const unsigned long tegra210_cpu_max_freq_table[] = {
83*4882a593Smuzhiyun [0] = 1912500000UL,
84*4882a593Smuzhiyun [1] = 1912500000UL,
85*4882a593Smuzhiyun [2] = 2218500000UL,
86*4882a593Smuzhiyun [3] = 1785000000UL,
87*4882a593Smuzhiyun [4] = 1632000000UL,
88*4882a593Smuzhiyun [5] = 1912500000UL,
89*4882a593Smuzhiyun [6] = 2014500000UL,
90*4882a593Smuzhiyun [7] = 1734000000UL,
91*4882a593Smuzhiyun [8] = 1683000000UL,
92*4882a593Smuzhiyun [9] = 1555500000UL,
93*4882a593Smuzhiyun [10] = 1504500000UL,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define CPU_CVB_TABLE \
97*4882a593Smuzhiyun .speedo_scale = 100, \
98*4882a593Smuzhiyun .voltage_scale = 1000, \
99*4882a593Smuzhiyun .entries = { \
100*4882a593Smuzhiyun { 204000000UL, { 1007452, -23865, 370 } }, \
101*4882a593Smuzhiyun { 306000000UL, { 1052709, -24875, 370 } }, \
102*4882a593Smuzhiyun { 408000000UL, { 1099069, -25895, 370 } }, \
103*4882a593Smuzhiyun { 510000000UL, { 1146534, -26905, 370 } }, \
104*4882a593Smuzhiyun { 612000000UL, { 1195102, -27915, 370 } }, \
105*4882a593Smuzhiyun { 714000000UL, { 1244773, -28925, 370 } }, \
106*4882a593Smuzhiyun { 816000000UL, { 1295549, -29935, 370 } }, \
107*4882a593Smuzhiyun { 918000000UL, { 1347428, -30955, 370 } }, \
108*4882a593Smuzhiyun { 1020000000UL, { 1400411, -31965, 370 } }, \
109*4882a593Smuzhiyun { 1122000000UL, { 1454497, -32975, 370 } }, \
110*4882a593Smuzhiyun { 1224000000UL, { 1509687, -33985, 370 } }, \
111*4882a593Smuzhiyun { 1326000000UL, { 1565981, -35005, 370 } }, \
112*4882a593Smuzhiyun { 1428000000UL, { 1623379, -36015, 370 } }, \
113*4882a593Smuzhiyun { 1530000000UL, { 1681880, -37025, 370 } }, \
114*4882a593Smuzhiyun { 1632000000UL, { 1741485, -38035, 370 } }, \
115*4882a593Smuzhiyun { 1734000000UL, { 1802194, -39055, 370 } }, \
116*4882a593Smuzhiyun { 1836000000UL, { 1864006, -40065, 370 } }, \
117*4882a593Smuzhiyun { 1912500000UL, { 1910780, -40815, 370 } }, \
118*4882a593Smuzhiyun { 2014500000UL, { 1227000, 0, 0 } }, \
119*4882a593Smuzhiyun { 2218500000UL, { 1227000, 0, 0 } }, \
120*4882a593Smuzhiyun { 0UL, { 0, 0, 0 } }, \
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define CPU_CVB_TABLE_XA \
124*4882a593Smuzhiyun .speedo_scale = 100, \
125*4882a593Smuzhiyun .voltage_scale = 1000, \
126*4882a593Smuzhiyun .entries = { \
127*4882a593Smuzhiyun { 204000000UL, { 1250024, -39785, 565 } }, \
128*4882a593Smuzhiyun { 306000000UL, { 1297556, -41145, 565 } }, \
129*4882a593Smuzhiyun { 408000000UL, { 1346718, -42505, 565 } }, \
130*4882a593Smuzhiyun { 510000000UL, { 1397511, -43855, 565 } }, \
131*4882a593Smuzhiyun { 612000000UL, { 1449933, -45215, 565 } }, \
132*4882a593Smuzhiyun { 714000000UL, { 1503986, -46575, 565 } }, \
133*4882a593Smuzhiyun { 816000000UL, { 1559669, -47935, 565 } }, \
134*4882a593Smuzhiyun { 918000000UL, { 1616982, -49295, 565 } }, \
135*4882a593Smuzhiyun { 1020000000UL, { 1675926, -50645, 565 } }, \
136*4882a593Smuzhiyun { 1122000000UL, { 1736500, -52005, 565 } }, \
137*4882a593Smuzhiyun { 1224000000UL, { 1798704, -53365, 565 } }, \
138*4882a593Smuzhiyun { 1326000000UL, { 1862538, -54725, 565 } }, \
139*4882a593Smuzhiyun { 1428000000UL, { 1928003, -56085, 565 } }, \
140*4882a593Smuzhiyun { 1530000000UL, { 1995097, -57435, 565 } }, \
141*4882a593Smuzhiyun { 1606500000UL, { 2046149, -58445, 565 } }, \
142*4882a593Smuzhiyun { 1632000000UL, { 2063822, -58795, 565 } }, \
143*4882a593Smuzhiyun { 0UL, { 0, 0, 0 } }, \
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define CPU_CVB_TABLE_EUCM1 \
147*4882a593Smuzhiyun .speedo_scale = 100, \
148*4882a593Smuzhiyun .voltage_scale = 1000, \
149*4882a593Smuzhiyun .entries = { \
150*4882a593Smuzhiyun { 204000000UL, { 734429, 0, 0 } }, \
151*4882a593Smuzhiyun { 306000000UL, { 768191, 0, 0 } }, \
152*4882a593Smuzhiyun { 408000000UL, { 801953, 0, 0 } }, \
153*4882a593Smuzhiyun { 510000000UL, { 835715, 0, 0 } }, \
154*4882a593Smuzhiyun { 612000000UL, { 869477, 0, 0 } }, \
155*4882a593Smuzhiyun { 714000000UL, { 903239, 0, 0 } }, \
156*4882a593Smuzhiyun { 816000000UL, { 937001, 0, 0 } }, \
157*4882a593Smuzhiyun { 918000000UL, { 970763, 0, 0 } }, \
158*4882a593Smuzhiyun { 1020000000UL, { 1004525, 0, 0 } }, \
159*4882a593Smuzhiyun { 1122000000UL, { 1038287, 0, 0 } }, \
160*4882a593Smuzhiyun { 1224000000UL, { 1072049, 0, 0 } }, \
161*4882a593Smuzhiyun { 1326000000UL, { 1105811, 0, 0 } }, \
162*4882a593Smuzhiyun { 1428000000UL, { 1130000, 0, 0 } }, \
163*4882a593Smuzhiyun { 1555500000UL, { 1130000, 0, 0 } }, \
164*4882a593Smuzhiyun { 1632000000UL, { 1170000, 0, 0 } }, \
165*4882a593Smuzhiyun { 1734000000UL, { 1227500, 0, 0 } }, \
166*4882a593Smuzhiyun { 0UL, { 0, 0, 0 } }, \
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define CPU_CVB_TABLE_EUCM2 \
170*4882a593Smuzhiyun .speedo_scale = 100, \
171*4882a593Smuzhiyun .voltage_scale = 1000, \
172*4882a593Smuzhiyun .entries = { \
173*4882a593Smuzhiyun { 204000000UL, { 742283, 0, 0 } }, \
174*4882a593Smuzhiyun { 306000000UL, { 776249, 0, 0 } }, \
175*4882a593Smuzhiyun { 408000000UL, { 810215, 0, 0 } }, \
176*4882a593Smuzhiyun { 510000000UL, { 844181, 0, 0 } }, \
177*4882a593Smuzhiyun { 612000000UL, { 878147, 0, 0 } }, \
178*4882a593Smuzhiyun { 714000000UL, { 912113, 0, 0 } }, \
179*4882a593Smuzhiyun { 816000000UL, { 946079, 0, 0 } }, \
180*4882a593Smuzhiyun { 918000000UL, { 980045, 0, 0 } }, \
181*4882a593Smuzhiyun { 1020000000UL, { 1014011, 0, 0 } }, \
182*4882a593Smuzhiyun { 1122000000UL, { 1047977, 0, 0 } }, \
183*4882a593Smuzhiyun { 1224000000UL, { 1081943, 0, 0 } }, \
184*4882a593Smuzhiyun { 1326000000UL, { 1090000, 0, 0 } }, \
185*4882a593Smuzhiyun { 1479000000UL, { 1090000, 0, 0 } }, \
186*4882a593Smuzhiyun { 1555500000UL, { 1162000, 0, 0 } }, \
187*4882a593Smuzhiyun { 1683000000UL, { 1195000, 0, 0 } }, \
188*4882a593Smuzhiyun { 0UL, { 0, 0, 0 } }, \
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define CPU_CVB_TABLE_EUCM2_JOINT_RAIL \
192*4882a593Smuzhiyun .speedo_scale = 100, \
193*4882a593Smuzhiyun .voltage_scale = 1000, \
194*4882a593Smuzhiyun .entries = { \
195*4882a593Smuzhiyun { 204000000UL, { 742283, 0, 0 } }, \
196*4882a593Smuzhiyun { 306000000UL, { 776249, 0, 0 } }, \
197*4882a593Smuzhiyun { 408000000UL, { 810215, 0, 0 } }, \
198*4882a593Smuzhiyun { 510000000UL, { 844181, 0, 0 } }, \
199*4882a593Smuzhiyun { 612000000UL, { 878147, 0, 0 } }, \
200*4882a593Smuzhiyun { 714000000UL, { 912113, 0, 0 } }, \
201*4882a593Smuzhiyun { 816000000UL, { 946079, 0, 0 } }, \
202*4882a593Smuzhiyun { 918000000UL, { 980045, 0, 0 } }, \
203*4882a593Smuzhiyun { 1020000000UL, { 1014011, 0, 0 } }, \
204*4882a593Smuzhiyun { 1122000000UL, { 1047977, 0, 0 } }, \
205*4882a593Smuzhiyun { 1224000000UL, { 1081943, 0, 0 } }, \
206*4882a593Smuzhiyun { 1326000000UL, { 1090000, 0, 0 } }, \
207*4882a593Smuzhiyun { 1479000000UL, { 1090000, 0, 0 } }, \
208*4882a593Smuzhiyun { 1504500000UL, { 1120000, 0, 0 } }, \
209*4882a593Smuzhiyun { 0UL, { 0, 0, 0 } }, \
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define CPU_CVB_TABLE_ODN \
213*4882a593Smuzhiyun .speedo_scale = 100, \
214*4882a593Smuzhiyun .voltage_scale = 1000, \
215*4882a593Smuzhiyun .entries = { \
216*4882a593Smuzhiyun { 204000000UL, { 721094, 0, 0 } }, \
217*4882a593Smuzhiyun { 306000000UL, { 754040, 0, 0 } }, \
218*4882a593Smuzhiyun { 408000000UL, { 786986, 0, 0 } }, \
219*4882a593Smuzhiyun { 510000000UL, { 819932, 0, 0 } }, \
220*4882a593Smuzhiyun { 612000000UL, { 852878, 0, 0 } }, \
221*4882a593Smuzhiyun { 714000000UL, { 885824, 0, 0 } }, \
222*4882a593Smuzhiyun { 816000000UL, { 918770, 0, 0 } }, \
223*4882a593Smuzhiyun { 918000000UL, { 915716, 0, 0 } }, \
224*4882a593Smuzhiyun { 1020000000UL, { 984662, 0, 0 } }, \
225*4882a593Smuzhiyun { 1122000000UL, { 1017608, 0, 0 } }, \
226*4882a593Smuzhiyun { 1224000000UL, { 1050554, 0, 0 } }, \
227*4882a593Smuzhiyun { 1326000000UL, { 1083500, 0, 0 } }, \
228*4882a593Smuzhiyun { 1428000000UL, { 1116446, 0, 0 } }, \
229*4882a593Smuzhiyun { 1581000000UL, { 1130000, 0, 0 } }, \
230*4882a593Smuzhiyun { 1683000000UL, { 1168000, 0, 0 } }, \
231*4882a593Smuzhiyun { 1785000000UL, { 1227500, 0, 0 } }, \
232*4882a593Smuzhiyun { 0UL, { 0, 0, 0 } }, \
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static struct cvb_table tegra210_cpu_cvb_tables[] = {
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun .speedo_id = 10,
238*4882a593Smuzhiyun .process_id = 0,
239*4882a593Smuzhiyun .min_millivolts = 840,
240*4882a593Smuzhiyun .max_millivolts = 1120,
241*4882a593Smuzhiyun CPU_CVB_TABLE_EUCM2_JOINT_RAIL,
242*4882a593Smuzhiyun .cpu_dfll_data = {
243*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
244*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
245*4882a593Smuzhiyun .tune1 = 0x20091d9,
246*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun },
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun .speedo_id = 10,
251*4882a593Smuzhiyun .process_id = 1,
252*4882a593Smuzhiyun .min_millivolts = 840,
253*4882a593Smuzhiyun .max_millivolts = 1120,
254*4882a593Smuzhiyun CPU_CVB_TABLE_EUCM2_JOINT_RAIL,
255*4882a593Smuzhiyun .cpu_dfll_data = {
256*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
257*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
258*4882a593Smuzhiyun .tune1 = 0x20091d9,
259*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun },
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun .speedo_id = 9,
264*4882a593Smuzhiyun .process_id = 0,
265*4882a593Smuzhiyun .min_millivolts = 900,
266*4882a593Smuzhiyun .max_millivolts = 1162,
267*4882a593Smuzhiyun CPU_CVB_TABLE_EUCM2,
268*4882a593Smuzhiyun .cpu_dfll_data = {
269*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
270*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
271*4882a593Smuzhiyun .tune1 = 0x20091d9,
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun .speedo_id = 9,
276*4882a593Smuzhiyun .process_id = 1,
277*4882a593Smuzhiyun .min_millivolts = 900,
278*4882a593Smuzhiyun .max_millivolts = 1162,
279*4882a593Smuzhiyun CPU_CVB_TABLE_EUCM2,
280*4882a593Smuzhiyun .cpu_dfll_data = {
281*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
282*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
283*4882a593Smuzhiyun .tune1 = 0x20091d9,
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun .speedo_id = 8,
288*4882a593Smuzhiyun .process_id = 0,
289*4882a593Smuzhiyun .min_millivolts = 900,
290*4882a593Smuzhiyun .max_millivolts = 1195,
291*4882a593Smuzhiyun CPU_CVB_TABLE_EUCM2,
292*4882a593Smuzhiyun .cpu_dfll_data = {
293*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
294*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
295*4882a593Smuzhiyun .tune1 = 0x20091d9,
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun },
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun .speedo_id = 8,
300*4882a593Smuzhiyun .process_id = 1,
301*4882a593Smuzhiyun .min_millivolts = 900,
302*4882a593Smuzhiyun .max_millivolts = 1195,
303*4882a593Smuzhiyun CPU_CVB_TABLE_EUCM2,
304*4882a593Smuzhiyun .cpu_dfll_data = {
305*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
306*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
307*4882a593Smuzhiyun .tune1 = 0x20091d9,
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun },
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun .speedo_id = 7,
312*4882a593Smuzhiyun .process_id = 0,
313*4882a593Smuzhiyun .min_millivolts = 841,
314*4882a593Smuzhiyun .max_millivolts = 1227,
315*4882a593Smuzhiyun CPU_CVB_TABLE_EUCM1,
316*4882a593Smuzhiyun .cpu_dfll_data = {
317*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
318*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
319*4882a593Smuzhiyun .tune1 = 0x20091d9,
320*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun },
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun .speedo_id = 7,
325*4882a593Smuzhiyun .process_id = 1,
326*4882a593Smuzhiyun .min_millivolts = 841,
327*4882a593Smuzhiyun .max_millivolts = 1227,
328*4882a593Smuzhiyun CPU_CVB_TABLE_EUCM1,
329*4882a593Smuzhiyun .cpu_dfll_data = {
330*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
331*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
332*4882a593Smuzhiyun .tune1 = 0x20091d9,
333*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun },
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun .speedo_id = 6,
338*4882a593Smuzhiyun .process_id = 0,
339*4882a593Smuzhiyun .min_millivolts = 870,
340*4882a593Smuzhiyun .max_millivolts = 1150,
341*4882a593Smuzhiyun CPU_CVB_TABLE,
342*4882a593Smuzhiyun .cpu_dfll_data = {
343*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
344*4882a593Smuzhiyun .tune1 = 0x20091d9,
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun },
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun .speedo_id = 6,
349*4882a593Smuzhiyun .process_id = 1,
350*4882a593Smuzhiyun .min_millivolts = 870,
351*4882a593Smuzhiyun .max_millivolts = 1150,
352*4882a593Smuzhiyun CPU_CVB_TABLE,
353*4882a593Smuzhiyun .cpu_dfll_data = {
354*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
355*4882a593Smuzhiyun .tune1 = 0x25501d0,
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun },
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun .speedo_id = 5,
360*4882a593Smuzhiyun .process_id = 0,
361*4882a593Smuzhiyun .min_millivolts = 818,
362*4882a593Smuzhiyun .max_millivolts = 1227,
363*4882a593Smuzhiyun CPU_CVB_TABLE,
364*4882a593Smuzhiyun .cpu_dfll_data = {
365*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
366*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
367*4882a593Smuzhiyun .tune1 = 0x20091d9,
368*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun },
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun .speedo_id = 5,
373*4882a593Smuzhiyun .process_id = 1,
374*4882a593Smuzhiyun .min_millivolts = 818,
375*4882a593Smuzhiyun .max_millivolts = 1227,
376*4882a593Smuzhiyun CPU_CVB_TABLE,
377*4882a593Smuzhiyun .cpu_dfll_data = {
378*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
379*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
380*4882a593Smuzhiyun .tune1 = 0x25501d0,
381*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun },
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun .speedo_id = 4,
386*4882a593Smuzhiyun .process_id = -1,
387*4882a593Smuzhiyun .min_millivolts = 918,
388*4882a593Smuzhiyun .max_millivolts = 1113,
389*4882a593Smuzhiyun CPU_CVB_TABLE_XA,
390*4882a593Smuzhiyun .cpu_dfll_data = {
391*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
392*4882a593Smuzhiyun .tune1 = 0x17711BD,
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun },
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun .speedo_id = 3,
397*4882a593Smuzhiyun .process_id = 0,
398*4882a593Smuzhiyun .min_millivolts = 825,
399*4882a593Smuzhiyun .max_millivolts = 1227,
400*4882a593Smuzhiyun CPU_CVB_TABLE_ODN,
401*4882a593Smuzhiyun .cpu_dfll_data = {
402*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
403*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
404*4882a593Smuzhiyun .tune1 = 0x20091d9,
405*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun },
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun .speedo_id = 3,
410*4882a593Smuzhiyun .process_id = 1,
411*4882a593Smuzhiyun .min_millivolts = 825,
412*4882a593Smuzhiyun .max_millivolts = 1227,
413*4882a593Smuzhiyun CPU_CVB_TABLE_ODN,
414*4882a593Smuzhiyun .cpu_dfll_data = {
415*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
416*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
417*4882a593Smuzhiyun .tune1 = 0x25501d0,
418*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun },
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun .speedo_id = 2,
423*4882a593Smuzhiyun .process_id = 0,
424*4882a593Smuzhiyun .min_millivolts = 870,
425*4882a593Smuzhiyun .max_millivolts = 1227,
426*4882a593Smuzhiyun CPU_CVB_TABLE,
427*4882a593Smuzhiyun .cpu_dfll_data = {
428*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
429*4882a593Smuzhiyun .tune1 = 0x20091d9,
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun },
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun .speedo_id = 2,
434*4882a593Smuzhiyun .process_id = 1,
435*4882a593Smuzhiyun .min_millivolts = 870,
436*4882a593Smuzhiyun .max_millivolts = 1227,
437*4882a593Smuzhiyun CPU_CVB_TABLE,
438*4882a593Smuzhiyun .cpu_dfll_data = {
439*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
440*4882a593Smuzhiyun .tune1 = 0x25501d0,
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun },
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun .speedo_id = 1,
445*4882a593Smuzhiyun .process_id = 0,
446*4882a593Smuzhiyun .min_millivolts = 837,
447*4882a593Smuzhiyun .max_millivolts = 1227,
448*4882a593Smuzhiyun CPU_CVB_TABLE,
449*4882a593Smuzhiyun .cpu_dfll_data = {
450*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
451*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
452*4882a593Smuzhiyun .tune1 = 0x20091d9,
453*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun },
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun .speedo_id = 1,
458*4882a593Smuzhiyun .process_id = 1,
459*4882a593Smuzhiyun .min_millivolts = 837,
460*4882a593Smuzhiyun .max_millivolts = 1227,
461*4882a593Smuzhiyun CPU_CVB_TABLE,
462*4882a593Smuzhiyun .cpu_dfll_data = {
463*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
464*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
465*4882a593Smuzhiyun .tune1 = 0x25501d0,
466*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun },
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun .speedo_id = 0,
471*4882a593Smuzhiyun .process_id = 0,
472*4882a593Smuzhiyun .min_millivolts = 850,
473*4882a593Smuzhiyun .max_millivolts = 1170,
474*4882a593Smuzhiyun CPU_CVB_TABLE,
475*4882a593Smuzhiyun .cpu_dfll_data = {
476*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
477*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
478*4882a593Smuzhiyun .tune1 = 0x20091d9,
479*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun },
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun .speedo_id = 0,
484*4882a593Smuzhiyun .process_id = 1,
485*4882a593Smuzhiyun .min_millivolts = 850,
486*4882a593Smuzhiyun .max_millivolts = 1170,
487*4882a593Smuzhiyun CPU_CVB_TABLE,
488*4882a593Smuzhiyun .cpu_dfll_data = {
489*4882a593Smuzhiyun .tune0_low = 0xffead0ff,
490*4882a593Smuzhiyun .tune0_high = 0xffead0ff,
491*4882a593Smuzhiyun .tune1 = 0x25501d0,
492*4882a593Smuzhiyun .tune_high_min_millivolts = 864,
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun },
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static const struct dfll_fcpu_data tegra124_dfll_fcpu_data = {
498*4882a593Smuzhiyun .cpu_max_freq_table = tegra124_cpu_max_freq_table,
499*4882a593Smuzhiyun .cpu_max_freq_table_size = ARRAY_SIZE(tegra124_cpu_max_freq_table),
500*4882a593Smuzhiyun .cpu_cvb_tables = tegra124_cpu_cvb_tables,
501*4882a593Smuzhiyun .cpu_cvb_tables_size = ARRAY_SIZE(tegra124_cpu_cvb_tables)
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const struct dfll_fcpu_data tegra210_dfll_fcpu_data = {
505*4882a593Smuzhiyun .cpu_max_freq_table = tegra210_cpu_max_freq_table,
506*4882a593Smuzhiyun .cpu_max_freq_table_size = ARRAY_SIZE(tegra210_cpu_max_freq_table),
507*4882a593Smuzhiyun .cpu_cvb_tables = tegra210_cpu_cvb_tables,
508*4882a593Smuzhiyun .cpu_cvb_tables_size = ARRAY_SIZE(tegra210_cpu_cvb_tables),
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static const struct of_device_id tegra124_dfll_fcpu_of_match[] = {
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun .compatible = "nvidia,tegra124-dfll",
514*4882a593Smuzhiyun .data = &tegra124_dfll_fcpu_data,
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun .compatible = "nvidia,tegra210-dfll",
518*4882a593Smuzhiyun .data = &tegra210_dfll_fcpu_data
519*4882a593Smuzhiyun },
520*4882a593Smuzhiyun { },
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
get_alignment_from_dt(struct device * dev,struct rail_alignment * align)523*4882a593Smuzhiyun static void get_alignment_from_dt(struct device *dev,
524*4882a593Smuzhiyun struct rail_alignment *align)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node,
527*4882a593Smuzhiyun "nvidia,pwm-voltage-step-microvolts",
528*4882a593Smuzhiyun &align->step_uv))
529*4882a593Smuzhiyun align->step_uv = 0;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node,
532*4882a593Smuzhiyun "nvidia,pwm-min-microvolts",
533*4882a593Smuzhiyun &align->offset_uv))
534*4882a593Smuzhiyun align->offset_uv = 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
get_alignment_from_regulator(struct device * dev,struct rail_alignment * align)537*4882a593Smuzhiyun static int get_alignment_from_regulator(struct device *dev,
538*4882a593Smuzhiyun struct rail_alignment *align)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun struct regulator *reg = devm_regulator_get(dev, "vdd-cpu");
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (IS_ERR(reg))
543*4882a593Smuzhiyun return PTR_ERR(reg);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun align->offset_uv = regulator_list_voltage(reg, 0);
546*4882a593Smuzhiyun align->step_uv = regulator_get_linear_step(reg);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun devm_regulator_put(reg);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
tegra124_dfll_fcpu_probe(struct platform_device * pdev)553*4882a593Smuzhiyun static int tegra124_dfll_fcpu_probe(struct platform_device *pdev)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun int process_id, speedo_id, speedo_value, err;
556*4882a593Smuzhiyun struct tegra_dfll_soc_data *soc;
557*4882a593Smuzhiyun const struct dfll_fcpu_data *fcpu_data;
558*4882a593Smuzhiyun struct rail_alignment align;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun fcpu_data = of_device_get_match_data(&pdev->dev);
561*4882a593Smuzhiyun if (!fcpu_data)
562*4882a593Smuzhiyun return -ENODEV;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun process_id = tegra_sku_info.cpu_process_id;
565*4882a593Smuzhiyun speedo_id = tegra_sku_info.cpu_speedo_id;
566*4882a593Smuzhiyun speedo_value = tegra_sku_info.cpu_speedo_value;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (speedo_id >= fcpu_data->cpu_max_freq_table_size) {
569*4882a593Smuzhiyun dev_err(&pdev->dev, "unknown max CPU freq for speedo_id=%d\n",
570*4882a593Smuzhiyun speedo_id);
571*4882a593Smuzhiyun return -ENODEV;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun soc = devm_kzalloc(&pdev->dev, sizeof(*soc), GFP_KERNEL);
575*4882a593Smuzhiyun if (!soc)
576*4882a593Smuzhiyun return -ENOMEM;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun soc->dev = get_cpu_device(0);
579*4882a593Smuzhiyun if (!soc->dev) {
580*4882a593Smuzhiyun dev_err(&pdev->dev, "no CPU0 device\n");
581*4882a593Smuzhiyun return -ENODEV;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (of_property_read_bool(pdev->dev.of_node, "nvidia,pwm-to-pmic")) {
585*4882a593Smuzhiyun get_alignment_from_dt(&pdev->dev, &align);
586*4882a593Smuzhiyun } else {
587*4882a593Smuzhiyun err = get_alignment_from_regulator(&pdev->dev, &align);
588*4882a593Smuzhiyun if (err)
589*4882a593Smuzhiyun return err;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun soc->max_freq = fcpu_data->cpu_max_freq_table[speedo_id];
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun soc->cvb = tegra_cvb_add_opp_table(soc->dev, fcpu_data->cpu_cvb_tables,
595*4882a593Smuzhiyun fcpu_data->cpu_cvb_tables_size,
596*4882a593Smuzhiyun &align, process_id, speedo_id,
597*4882a593Smuzhiyun speedo_value, soc->max_freq);
598*4882a593Smuzhiyun soc->alignment = align;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (IS_ERR(soc->cvb)) {
601*4882a593Smuzhiyun dev_err(&pdev->dev, "couldn't add OPP table: %ld\n",
602*4882a593Smuzhiyun PTR_ERR(soc->cvb));
603*4882a593Smuzhiyun return PTR_ERR(soc->cvb);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun err = tegra_dfll_register(pdev, soc);
607*4882a593Smuzhiyun if (err < 0) {
608*4882a593Smuzhiyun tegra_cvb_remove_opp_table(soc->dev, soc->cvb, soc->max_freq);
609*4882a593Smuzhiyun return err;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
tegra124_dfll_fcpu_remove(struct platform_device * pdev)615*4882a593Smuzhiyun static int tegra124_dfll_fcpu_remove(struct platform_device *pdev)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun struct tegra_dfll_soc_data *soc;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun soc = tegra_dfll_unregister(pdev);
620*4882a593Smuzhiyun if (IS_ERR(soc)) {
621*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to unregister DFLL: %ld\n",
622*4882a593Smuzhiyun PTR_ERR(soc));
623*4882a593Smuzhiyun return PTR_ERR(soc);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun tegra_cvb_remove_opp_table(soc->dev, soc->cvb, soc->max_freq);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun return 0;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static const struct dev_pm_ops tegra124_dfll_pm_ops = {
632*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(tegra_dfll_runtime_suspend,
633*4882a593Smuzhiyun tegra_dfll_runtime_resume, NULL)
634*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(tegra_dfll_suspend, tegra_dfll_resume)
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun static struct platform_driver tegra124_dfll_fcpu_driver = {
638*4882a593Smuzhiyun .probe = tegra124_dfll_fcpu_probe,
639*4882a593Smuzhiyun .remove = tegra124_dfll_fcpu_remove,
640*4882a593Smuzhiyun .driver = {
641*4882a593Smuzhiyun .name = "tegra124-dfll",
642*4882a593Smuzhiyun .of_match_table = tegra124_dfll_fcpu_of_match,
643*4882a593Smuzhiyun .pm = &tegra124_dfll_pm_ops,
644*4882a593Smuzhiyun },
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun builtin_platform_driver(tegra124_dfll_fcpu_driver);
647