1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/export.h>
12*4882a593Smuzhiyun #include <linux/clk/tegra.h>
13*4882a593Smuzhiyun #include <dt-bindings/clock/tegra114-car.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun #include "clk-id.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define RST_DFLL_DVCO 0x2F4
19*4882a593Smuzhiyun #define CPU_FINETRIM_SELECT 0x4d4 /* override default prop dlys */
20*4882a593Smuzhiyun #define CPU_FINETRIM_DR 0x4d8 /* rise->rise prop dly A */
21*4882a593Smuzhiyun #define CPU_FINETRIM_R 0x4e4 /* rise->rise prop dly inc A */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* RST_DFLL_DVCO bitfields */
24*4882a593Smuzhiyun #define DVFS_DFLL_RESET_SHIFT 0
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* CPU_FINETRIM_SELECT and CPU_FINETRIM_DR bitfields */
27*4882a593Smuzhiyun #define CPU_FINETRIM_1_FCPU_1 BIT(0) /* fcpu0 */
28*4882a593Smuzhiyun #define CPU_FINETRIM_1_FCPU_2 BIT(1) /* fcpu1 */
29*4882a593Smuzhiyun #define CPU_FINETRIM_1_FCPU_3 BIT(2) /* fcpu2 */
30*4882a593Smuzhiyun #define CPU_FINETRIM_1_FCPU_4 BIT(3) /* fcpu3 */
31*4882a593Smuzhiyun #define CPU_FINETRIM_1_FCPU_5 BIT(4) /* fl2 */
32*4882a593Smuzhiyun #define CPU_FINETRIM_1_FCPU_6 BIT(5) /* ftop */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* CPU_FINETRIM_R bitfields */
35*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_1_SHIFT 0 /* fcpu0 */
36*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_1_MASK (0x3 << CPU_FINETRIM_R_FCPU_1_SHIFT)
37*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_2_SHIFT 2 /* fcpu1 */
38*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_2_MASK (0x3 << CPU_FINETRIM_R_FCPU_2_SHIFT)
39*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_3_SHIFT 4 /* fcpu2 */
40*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_3_MASK (0x3 << CPU_FINETRIM_R_FCPU_3_SHIFT)
41*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_4_SHIFT 6 /* fcpu3 */
42*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_4_MASK (0x3 << CPU_FINETRIM_R_FCPU_4_SHIFT)
43*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_5_SHIFT 8 /* fl2 */
44*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_5_MASK (0x3 << CPU_FINETRIM_R_FCPU_5_SHIFT)
45*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_6_SHIFT 10 /* ftop */
46*4882a593Smuzhiyun #define CPU_FINETRIM_R_FCPU_6_MASK (0x3 << CPU_FINETRIM_R_FCPU_6_SHIFT)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define TEGRA114_CLK_PERIPH_BANKS 5
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PLLC_BASE 0x80
51*4882a593Smuzhiyun #define PLLC_MISC2 0x88
52*4882a593Smuzhiyun #define PLLC_MISC 0x8c
53*4882a593Smuzhiyun #define PLLC2_BASE 0x4e8
54*4882a593Smuzhiyun #define PLLC2_MISC 0x4ec
55*4882a593Smuzhiyun #define PLLC3_BASE 0x4fc
56*4882a593Smuzhiyun #define PLLC3_MISC 0x500
57*4882a593Smuzhiyun #define PLLM_BASE 0x90
58*4882a593Smuzhiyun #define PLLM_MISC 0x9c
59*4882a593Smuzhiyun #define PLLP_BASE 0xa0
60*4882a593Smuzhiyun #define PLLP_MISC 0xac
61*4882a593Smuzhiyun #define PLLX_BASE 0xe0
62*4882a593Smuzhiyun #define PLLX_MISC 0xe4
63*4882a593Smuzhiyun #define PLLX_MISC2 0x514
64*4882a593Smuzhiyun #define PLLX_MISC3 0x518
65*4882a593Smuzhiyun #define PLLD_BASE 0xd0
66*4882a593Smuzhiyun #define PLLD_MISC 0xdc
67*4882a593Smuzhiyun #define PLLD2_BASE 0x4b8
68*4882a593Smuzhiyun #define PLLD2_MISC 0x4bc
69*4882a593Smuzhiyun #define PLLE_BASE 0xe8
70*4882a593Smuzhiyun #define PLLE_MISC 0xec
71*4882a593Smuzhiyun #define PLLA_BASE 0xb0
72*4882a593Smuzhiyun #define PLLA_MISC 0xbc
73*4882a593Smuzhiyun #define PLLU_BASE 0xc0
74*4882a593Smuzhiyun #define PLLU_MISC 0xcc
75*4882a593Smuzhiyun #define PLLRE_BASE 0x4c4
76*4882a593Smuzhiyun #define PLLRE_MISC 0x4c8
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define PLL_MISC_LOCK_ENABLE 18
79*4882a593Smuzhiyun #define PLLC_MISC_LOCK_ENABLE 24
80*4882a593Smuzhiyun #define PLLDU_MISC_LOCK_ENABLE 22
81*4882a593Smuzhiyun #define PLLE_MISC_LOCK_ENABLE 9
82*4882a593Smuzhiyun #define PLLRE_MISC_LOCK_ENABLE 30
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define PLLC_IDDQ_BIT 26
85*4882a593Smuzhiyun #define PLLX_IDDQ_BIT 3
86*4882a593Smuzhiyun #define PLLRE_IDDQ_BIT 16
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define PLL_BASE_LOCK BIT(27)
89*4882a593Smuzhiyun #define PLLE_MISC_LOCK BIT(11)
90*4882a593Smuzhiyun #define PLLRE_MISC_LOCK BIT(24)
91*4882a593Smuzhiyun #define PLLCX_BASE_LOCK (BIT(26)|BIT(27))
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define PLLE_AUX 0x48c
94*4882a593Smuzhiyun #define PLLC_OUT 0x84
95*4882a593Smuzhiyun #define PLLM_OUT 0x94
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define OSC_CTRL 0x50
98*4882a593Smuzhiyun #define OSC_CTRL_OSC_FREQ_SHIFT 28
99*4882a593Smuzhiyun #define OSC_CTRL_PLL_REF_DIV_SHIFT 26
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define PLLXC_SW_MAX_P 6
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define CCLKG_BURST_POLICY 0x368
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define CLK_SOURCE_CSITE 0x1d4
106*4882a593Smuzhiyun #define CLK_SOURCE_EMC 0x19c
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* PLLM override registers */
109*4882a593Smuzhiyun #define PMC_PLLM_WB0_OVERRIDE 0x1dc
110*4882a593Smuzhiyun #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Tegra CPU clock and reset control regs */
113*4882a593Smuzhiyun #define CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define MUX8(_name, _parents, _offset, \
116*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id) \
117*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
118*4882a593Smuzhiyun 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
119*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
120*4882a593Smuzhiyun NULL)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
123*4882a593Smuzhiyun static struct cpu_clk_suspend_context {
124*4882a593Smuzhiyun u32 clk_csite_src;
125*4882a593Smuzhiyun u32 cclkg_burst;
126*4882a593Smuzhiyun u32 cclkg_divider;
127*4882a593Smuzhiyun } tegra114_cpu_clk_sctx;
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static void __iomem *clk_base;
131*4882a593Smuzhiyun static void __iomem *pmc_base;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_d_lock);
134*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_d2_lock);
135*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_u_lock);
136*4882a593Smuzhiyun static DEFINE_SPINLOCK(pll_re_lock);
137*4882a593Smuzhiyun static DEFINE_SPINLOCK(emc_lock);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct div_nmp pllxc_nmp = {
140*4882a593Smuzhiyun .divm_shift = 0,
141*4882a593Smuzhiyun .divm_width = 8,
142*4882a593Smuzhiyun .divn_shift = 8,
143*4882a593Smuzhiyun .divn_width = 8,
144*4882a593Smuzhiyun .divp_shift = 20,
145*4882a593Smuzhiyun .divp_width = 4,
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const struct pdiv_map pllxc_p[] = {
149*4882a593Smuzhiyun { .pdiv = 1, .hw_val = 0 },
150*4882a593Smuzhiyun { .pdiv = 2, .hw_val = 1 },
151*4882a593Smuzhiyun { .pdiv = 3, .hw_val = 2 },
152*4882a593Smuzhiyun { .pdiv = 4, .hw_val = 3 },
153*4882a593Smuzhiyun { .pdiv = 5, .hw_val = 4 },
154*4882a593Smuzhiyun { .pdiv = 6, .hw_val = 5 },
155*4882a593Smuzhiyun { .pdiv = 8, .hw_val = 6 },
156*4882a593Smuzhiyun { .pdiv = 10, .hw_val = 7 },
157*4882a593Smuzhiyun { .pdiv = 12, .hw_val = 8 },
158*4882a593Smuzhiyun { .pdiv = 16, .hw_val = 9 },
159*4882a593Smuzhiyun { .pdiv = 12, .hw_val = 10 },
160*4882a593Smuzhiyun { .pdiv = 16, .hw_val = 11 },
161*4882a593Smuzhiyun { .pdiv = 20, .hw_val = 12 },
162*4882a593Smuzhiyun { .pdiv = 24, .hw_val = 13 },
163*4882a593Smuzhiyun { .pdiv = 32, .hw_val = 14 },
164*4882a593Smuzhiyun { .pdiv = 0, .hw_val = 0 },
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
168*4882a593Smuzhiyun { 12000000, 624000000, 104, 1, 2, 0 },
169*4882a593Smuzhiyun { 12000000, 600000000, 100, 1, 2, 0 },
170*4882a593Smuzhiyun { 13000000, 600000000, 92, 1, 2, 0 }, /* actual: 598.0 MHz */
171*4882a593Smuzhiyun { 16800000, 600000000, 71, 1, 2, 0 }, /* actual: 596.4 MHz */
172*4882a593Smuzhiyun { 19200000, 600000000, 62, 1, 2, 0 }, /* actual: 595.2 MHz */
173*4882a593Smuzhiyun { 26000000, 600000000, 92, 2, 2, 0 }, /* actual: 598.0 MHz */
174*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c_params = {
178*4882a593Smuzhiyun .input_min = 12000000,
179*4882a593Smuzhiyun .input_max = 800000000,
180*4882a593Smuzhiyun .cf_min = 12000000,
181*4882a593Smuzhiyun .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
182*4882a593Smuzhiyun .vco_min = 600000000,
183*4882a593Smuzhiyun .vco_max = 1400000000,
184*4882a593Smuzhiyun .base_reg = PLLC_BASE,
185*4882a593Smuzhiyun .misc_reg = PLLC_MISC,
186*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
187*4882a593Smuzhiyun .lock_enable_bit_idx = PLLC_MISC_LOCK_ENABLE,
188*4882a593Smuzhiyun .lock_delay = 300,
189*4882a593Smuzhiyun .iddq_reg = PLLC_MISC,
190*4882a593Smuzhiyun .iddq_bit_idx = PLLC_IDDQ_BIT,
191*4882a593Smuzhiyun .max_p = PLLXC_SW_MAX_P,
192*4882a593Smuzhiyun .dyn_ramp_reg = PLLC_MISC2,
193*4882a593Smuzhiyun .stepa_shift = 17,
194*4882a593Smuzhiyun .stepb_shift = 9,
195*4882a593Smuzhiyun .pdiv_tohw = pllxc_p,
196*4882a593Smuzhiyun .div_nmp = &pllxc_nmp,
197*4882a593Smuzhiyun .freq_table = pll_c_freq_table,
198*4882a593Smuzhiyun .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static struct div_nmp pllcx_nmp = {
202*4882a593Smuzhiyun .divm_shift = 0,
203*4882a593Smuzhiyun .divm_width = 2,
204*4882a593Smuzhiyun .divn_shift = 8,
205*4882a593Smuzhiyun .divn_width = 8,
206*4882a593Smuzhiyun .divp_shift = 20,
207*4882a593Smuzhiyun .divp_width = 3,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const struct pdiv_map pllc_p[] = {
211*4882a593Smuzhiyun { .pdiv = 1, .hw_val = 0 },
212*4882a593Smuzhiyun { .pdiv = 2, .hw_val = 1 },
213*4882a593Smuzhiyun { .pdiv = 4, .hw_val = 3 },
214*4882a593Smuzhiyun { .pdiv = 8, .hw_val = 5 },
215*4882a593Smuzhiyun { .pdiv = 16, .hw_val = 7 },
216*4882a593Smuzhiyun { .pdiv = 0, .hw_val = 0 },
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = {
220*4882a593Smuzhiyun { 12000000, 600000000, 100, 1, 2, 0 },
221*4882a593Smuzhiyun { 13000000, 600000000, 92, 1, 2, 0 }, /* actual: 598.0 MHz */
222*4882a593Smuzhiyun { 16800000, 600000000, 71, 1, 2, 0 }, /* actual: 596.4 MHz */
223*4882a593Smuzhiyun { 19200000, 600000000, 62, 1, 2, 0 }, /* actual: 595.2 MHz */
224*4882a593Smuzhiyun { 26000000, 600000000, 92, 2, 2, 0 }, /* actual: 598.0 MHz */
225*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c2_params = {
229*4882a593Smuzhiyun .input_min = 12000000,
230*4882a593Smuzhiyun .input_max = 48000000,
231*4882a593Smuzhiyun .cf_min = 12000000,
232*4882a593Smuzhiyun .cf_max = 19200000,
233*4882a593Smuzhiyun .vco_min = 600000000,
234*4882a593Smuzhiyun .vco_max = 1200000000,
235*4882a593Smuzhiyun .base_reg = PLLC2_BASE,
236*4882a593Smuzhiyun .misc_reg = PLLC2_MISC,
237*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
238*4882a593Smuzhiyun .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
239*4882a593Smuzhiyun .lock_delay = 300,
240*4882a593Smuzhiyun .pdiv_tohw = pllc_p,
241*4882a593Smuzhiyun .div_nmp = &pllcx_nmp,
242*4882a593Smuzhiyun .max_p = 7,
243*4882a593Smuzhiyun .ext_misc_reg[0] = 0x4f0,
244*4882a593Smuzhiyun .ext_misc_reg[1] = 0x4f4,
245*4882a593Smuzhiyun .ext_misc_reg[2] = 0x4f8,
246*4882a593Smuzhiyun .freq_table = pll_cx_freq_table,
247*4882a593Smuzhiyun .flags = TEGRA_PLL_USE_LOCK,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_c3_params = {
251*4882a593Smuzhiyun .input_min = 12000000,
252*4882a593Smuzhiyun .input_max = 48000000,
253*4882a593Smuzhiyun .cf_min = 12000000,
254*4882a593Smuzhiyun .cf_max = 19200000,
255*4882a593Smuzhiyun .vco_min = 600000000,
256*4882a593Smuzhiyun .vco_max = 1200000000,
257*4882a593Smuzhiyun .base_reg = PLLC3_BASE,
258*4882a593Smuzhiyun .misc_reg = PLLC3_MISC,
259*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
260*4882a593Smuzhiyun .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
261*4882a593Smuzhiyun .lock_delay = 300,
262*4882a593Smuzhiyun .pdiv_tohw = pllc_p,
263*4882a593Smuzhiyun .div_nmp = &pllcx_nmp,
264*4882a593Smuzhiyun .max_p = 7,
265*4882a593Smuzhiyun .ext_misc_reg[0] = 0x504,
266*4882a593Smuzhiyun .ext_misc_reg[1] = 0x508,
267*4882a593Smuzhiyun .ext_misc_reg[2] = 0x50c,
268*4882a593Smuzhiyun .freq_table = pll_cx_freq_table,
269*4882a593Smuzhiyun .flags = TEGRA_PLL_USE_LOCK,
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static struct div_nmp pllm_nmp = {
273*4882a593Smuzhiyun .divm_shift = 0,
274*4882a593Smuzhiyun .divm_width = 8,
275*4882a593Smuzhiyun .override_divm_shift = 0,
276*4882a593Smuzhiyun .divn_shift = 8,
277*4882a593Smuzhiyun .divn_width = 8,
278*4882a593Smuzhiyun .override_divn_shift = 8,
279*4882a593Smuzhiyun .divp_shift = 20,
280*4882a593Smuzhiyun .divp_width = 1,
281*4882a593Smuzhiyun .override_divp_shift = 27,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct pdiv_map pllm_p[] = {
285*4882a593Smuzhiyun { .pdiv = 1, .hw_val = 0 },
286*4882a593Smuzhiyun { .pdiv = 2, .hw_val = 1 },
287*4882a593Smuzhiyun { .pdiv = 0, .hw_val = 0 },
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
291*4882a593Smuzhiyun { 12000000, 800000000, 66, 1, 1, 0 }, /* actual: 792.0 MHz */
292*4882a593Smuzhiyun { 13000000, 800000000, 61, 1, 1, 0 }, /* actual: 793.0 MHz */
293*4882a593Smuzhiyun { 16800000, 800000000, 47, 1, 1, 0 }, /* actual: 789.6 MHz */
294*4882a593Smuzhiyun { 19200000, 800000000, 41, 1, 1, 0 }, /* actual: 787.2 MHz */
295*4882a593Smuzhiyun { 26000000, 800000000, 61, 2, 1, 0 }, /* actual: 793.0 MHz */
296*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_m_params = {
300*4882a593Smuzhiyun .input_min = 12000000,
301*4882a593Smuzhiyun .input_max = 500000000,
302*4882a593Smuzhiyun .cf_min = 12000000,
303*4882a593Smuzhiyun .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
304*4882a593Smuzhiyun .vco_min = 400000000,
305*4882a593Smuzhiyun .vco_max = 1066000000,
306*4882a593Smuzhiyun .base_reg = PLLM_BASE,
307*4882a593Smuzhiyun .misc_reg = PLLM_MISC,
308*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
309*4882a593Smuzhiyun .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
310*4882a593Smuzhiyun .lock_delay = 300,
311*4882a593Smuzhiyun .max_p = 2,
312*4882a593Smuzhiyun .pdiv_tohw = pllm_p,
313*4882a593Smuzhiyun .div_nmp = &pllm_nmp,
314*4882a593Smuzhiyun .pmc_divnm_reg = PMC_PLLM_WB0_OVERRIDE,
315*4882a593Smuzhiyun .pmc_divp_reg = PMC_PLLM_WB0_OVERRIDE_2,
316*4882a593Smuzhiyun .freq_table = pll_m_freq_table,
317*4882a593Smuzhiyun .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE |
318*4882a593Smuzhiyun TEGRA_PLL_FIXED,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static struct div_nmp pllp_nmp = {
322*4882a593Smuzhiyun .divm_shift = 0,
323*4882a593Smuzhiyun .divm_width = 5,
324*4882a593Smuzhiyun .divn_shift = 8,
325*4882a593Smuzhiyun .divn_width = 10,
326*4882a593Smuzhiyun .divp_shift = 20,
327*4882a593Smuzhiyun .divp_width = 3,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
331*4882a593Smuzhiyun { 12000000, 216000000, 432, 12, 2, 8 },
332*4882a593Smuzhiyun { 13000000, 216000000, 432, 13, 2, 8 },
333*4882a593Smuzhiyun { 16800000, 216000000, 360, 14, 2, 8 },
334*4882a593Smuzhiyun { 19200000, 216000000, 360, 16, 2, 8 },
335*4882a593Smuzhiyun { 26000000, 216000000, 432, 26, 2, 8 },
336*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_p_params = {
340*4882a593Smuzhiyun .input_min = 2000000,
341*4882a593Smuzhiyun .input_max = 31000000,
342*4882a593Smuzhiyun .cf_min = 1000000,
343*4882a593Smuzhiyun .cf_max = 6000000,
344*4882a593Smuzhiyun .vco_min = 200000000,
345*4882a593Smuzhiyun .vco_max = 700000000,
346*4882a593Smuzhiyun .base_reg = PLLP_BASE,
347*4882a593Smuzhiyun .misc_reg = PLLP_MISC,
348*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
349*4882a593Smuzhiyun .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
350*4882a593Smuzhiyun .lock_delay = 300,
351*4882a593Smuzhiyun .div_nmp = &pllp_nmp,
352*4882a593Smuzhiyun .freq_table = pll_p_freq_table,
353*4882a593Smuzhiyun .flags = TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK |
354*4882a593Smuzhiyun TEGRA_PLL_HAS_LOCK_ENABLE,
355*4882a593Smuzhiyun .fixed_rate = 408000000,
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
359*4882a593Smuzhiyun { 9600000, 282240000, 147, 5, 1, 4 },
360*4882a593Smuzhiyun { 9600000, 368640000, 192, 5, 1, 4 },
361*4882a593Smuzhiyun { 9600000, 240000000, 200, 8, 1, 8 },
362*4882a593Smuzhiyun { 28800000, 282240000, 245, 25, 1, 8 },
363*4882a593Smuzhiyun { 28800000, 368640000, 320, 25, 1, 8 },
364*4882a593Smuzhiyun { 28800000, 240000000, 200, 24, 1, 8 },
365*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_a_params = {
370*4882a593Smuzhiyun .input_min = 2000000,
371*4882a593Smuzhiyun .input_max = 31000000,
372*4882a593Smuzhiyun .cf_min = 1000000,
373*4882a593Smuzhiyun .cf_max = 6000000,
374*4882a593Smuzhiyun .vco_min = 200000000,
375*4882a593Smuzhiyun .vco_max = 700000000,
376*4882a593Smuzhiyun .base_reg = PLLA_BASE,
377*4882a593Smuzhiyun .misc_reg = PLLA_MISC,
378*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
379*4882a593Smuzhiyun .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
380*4882a593Smuzhiyun .lock_delay = 300,
381*4882a593Smuzhiyun .div_nmp = &pllp_nmp,
382*4882a593Smuzhiyun .freq_table = pll_a_freq_table,
383*4882a593Smuzhiyun .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_USE_LOCK |
384*4882a593Smuzhiyun TEGRA_PLL_HAS_LOCK_ENABLE,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
388*4882a593Smuzhiyun { 12000000, 216000000, 864, 12, 4, 12 },
389*4882a593Smuzhiyun { 13000000, 216000000, 864, 13, 4, 12 },
390*4882a593Smuzhiyun { 16800000, 216000000, 720, 14, 4, 12 },
391*4882a593Smuzhiyun { 19200000, 216000000, 720, 16, 4, 12 },
392*4882a593Smuzhiyun { 26000000, 216000000, 864, 26, 4, 12 },
393*4882a593Smuzhiyun { 12000000, 594000000, 594, 12, 1, 12 },
394*4882a593Smuzhiyun { 13000000, 594000000, 594, 13, 1, 12 },
395*4882a593Smuzhiyun { 16800000, 594000000, 495, 14, 1, 12 },
396*4882a593Smuzhiyun { 19200000, 594000000, 495, 16, 1, 12 },
397*4882a593Smuzhiyun { 26000000, 594000000, 594, 26, 1, 12 },
398*4882a593Smuzhiyun { 12000000, 1000000000, 1000, 12, 1, 12 },
399*4882a593Smuzhiyun { 13000000, 1000000000, 1000, 13, 1, 12 },
400*4882a593Smuzhiyun { 19200000, 1000000000, 625, 12, 1, 12 },
401*4882a593Smuzhiyun { 26000000, 1000000000, 1000, 26, 1, 12 },
402*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_d_params = {
406*4882a593Smuzhiyun .input_min = 2000000,
407*4882a593Smuzhiyun .input_max = 40000000,
408*4882a593Smuzhiyun .cf_min = 1000000,
409*4882a593Smuzhiyun .cf_max = 6000000,
410*4882a593Smuzhiyun .vco_min = 500000000,
411*4882a593Smuzhiyun .vco_max = 1000000000,
412*4882a593Smuzhiyun .base_reg = PLLD_BASE,
413*4882a593Smuzhiyun .misc_reg = PLLD_MISC,
414*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
415*4882a593Smuzhiyun .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
416*4882a593Smuzhiyun .lock_delay = 1000,
417*4882a593Smuzhiyun .div_nmp = &pllp_nmp,
418*4882a593Smuzhiyun .freq_table = pll_d_freq_table,
419*4882a593Smuzhiyun .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
420*4882a593Smuzhiyun TEGRA_PLL_HAS_LOCK_ENABLE,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_d2_params = {
424*4882a593Smuzhiyun .input_min = 2000000,
425*4882a593Smuzhiyun .input_max = 40000000,
426*4882a593Smuzhiyun .cf_min = 1000000,
427*4882a593Smuzhiyun .cf_max = 6000000,
428*4882a593Smuzhiyun .vco_min = 500000000,
429*4882a593Smuzhiyun .vco_max = 1000000000,
430*4882a593Smuzhiyun .base_reg = PLLD2_BASE,
431*4882a593Smuzhiyun .misc_reg = PLLD2_MISC,
432*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
433*4882a593Smuzhiyun .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
434*4882a593Smuzhiyun .lock_delay = 1000,
435*4882a593Smuzhiyun .div_nmp = &pllp_nmp,
436*4882a593Smuzhiyun .freq_table = pll_d_freq_table,
437*4882a593Smuzhiyun .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
438*4882a593Smuzhiyun TEGRA_PLL_HAS_LOCK_ENABLE,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun static const struct pdiv_map pllu_p[] = {
442*4882a593Smuzhiyun { .pdiv = 1, .hw_val = 1 },
443*4882a593Smuzhiyun { .pdiv = 2, .hw_val = 0 },
444*4882a593Smuzhiyun { .pdiv = 0, .hw_val = 0 },
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun static struct div_nmp pllu_nmp = {
448*4882a593Smuzhiyun .divm_shift = 0,
449*4882a593Smuzhiyun .divm_width = 5,
450*4882a593Smuzhiyun .divn_shift = 8,
451*4882a593Smuzhiyun .divn_width = 10,
452*4882a593Smuzhiyun .divp_shift = 20,
453*4882a593Smuzhiyun .divp_width = 1,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
457*4882a593Smuzhiyun { 12000000, 480000000, 960, 12, 2, 12 },
458*4882a593Smuzhiyun { 13000000, 480000000, 960, 13, 2, 12 },
459*4882a593Smuzhiyun { 16800000, 480000000, 400, 7, 2, 5 },
460*4882a593Smuzhiyun { 19200000, 480000000, 200, 4, 2, 3 },
461*4882a593Smuzhiyun { 26000000, 480000000, 960, 26, 2, 12 },
462*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_u_params = {
466*4882a593Smuzhiyun .input_min = 2000000,
467*4882a593Smuzhiyun .input_max = 40000000,
468*4882a593Smuzhiyun .cf_min = 1000000,
469*4882a593Smuzhiyun .cf_max = 6000000,
470*4882a593Smuzhiyun .vco_min = 480000000,
471*4882a593Smuzhiyun .vco_max = 960000000,
472*4882a593Smuzhiyun .base_reg = PLLU_BASE,
473*4882a593Smuzhiyun .misc_reg = PLLU_MISC,
474*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
475*4882a593Smuzhiyun .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
476*4882a593Smuzhiyun .lock_delay = 1000,
477*4882a593Smuzhiyun .pdiv_tohw = pllu_p,
478*4882a593Smuzhiyun .div_nmp = &pllu_nmp,
479*4882a593Smuzhiyun .freq_table = pll_u_freq_table,
480*4882a593Smuzhiyun .flags = TEGRA_PLLU | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
481*4882a593Smuzhiyun TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
485*4882a593Smuzhiyun /* 1 GHz */
486*4882a593Smuzhiyun { 12000000, 1000000000, 83, 1, 1, 0 }, /* actual: 996.0 MHz */
487*4882a593Smuzhiyun { 13000000, 1000000000, 76, 1, 1, 0 }, /* actual: 988.0 MHz */
488*4882a593Smuzhiyun { 16800000, 1000000000, 59, 1, 1, 0 }, /* actual: 991.2 MHz */
489*4882a593Smuzhiyun { 19200000, 1000000000, 52, 1, 1, 0 }, /* actual: 998.4 MHz */
490*4882a593Smuzhiyun { 26000000, 1000000000, 76, 2, 1, 0 }, /* actual: 988.0 MHz */
491*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_x_params = {
495*4882a593Smuzhiyun .input_min = 12000000,
496*4882a593Smuzhiyun .input_max = 800000000,
497*4882a593Smuzhiyun .cf_min = 12000000,
498*4882a593Smuzhiyun .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
499*4882a593Smuzhiyun .vco_min = 700000000,
500*4882a593Smuzhiyun .vco_max = 2400000000U,
501*4882a593Smuzhiyun .base_reg = PLLX_BASE,
502*4882a593Smuzhiyun .misc_reg = PLLX_MISC,
503*4882a593Smuzhiyun .lock_mask = PLL_BASE_LOCK,
504*4882a593Smuzhiyun .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
505*4882a593Smuzhiyun .lock_delay = 300,
506*4882a593Smuzhiyun .iddq_reg = PLLX_MISC3,
507*4882a593Smuzhiyun .iddq_bit_idx = PLLX_IDDQ_BIT,
508*4882a593Smuzhiyun .max_p = PLLXC_SW_MAX_P,
509*4882a593Smuzhiyun .dyn_ramp_reg = PLLX_MISC2,
510*4882a593Smuzhiyun .stepa_shift = 16,
511*4882a593Smuzhiyun .stepb_shift = 24,
512*4882a593Smuzhiyun .pdiv_tohw = pllxc_p,
513*4882a593Smuzhiyun .div_nmp = &pllxc_nmp,
514*4882a593Smuzhiyun .freq_table = pll_x_freq_table,
515*4882a593Smuzhiyun .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
519*4882a593Smuzhiyun /* PLLE special case: use cpcon field to store cml divider value */
520*4882a593Smuzhiyun { 336000000, 100000000, 100, 21, 16, 11 },
521*4882a593Smuzhiyun { 312000000, 100000000, 200, 26, 24, 13 },
522*4882a593Smuzhiyun { 12000000, 100000000, 200, 1, 24, 13 },
523*4882a593Smuzhiyun { 0, 0, 0, 0, 0, 0 },
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const struct pdiv_map plle_p[] = {
527*4882a593Smuzhiyun { .pdiv = 1, .hw_val = 0 },
528*4882a593Smuzhiyun { .pdiv = 2, .hw_val = 1 },
529*4882a593Smuzhiyun { .pdiv = 3, .hw_val = 2 },
530*4882a593Smuzhiyun { .pdiv = 4, .hw_val = 3 },
531*4882a593Smuzhiyun { .pdiv = 5, .hw_val = 4 },
532*4882a593Smuzhiyun { .pdiv = 6, .hw_val = 5 },
533*4882a593Smuzhiyun { .pdiv = 8, .hw_val = 6 },
534*4882a593Smuzhiyun { .pdiv = 10, .hw_val = 7 },
535*4882a593Smuzhiyun { .pdiv = 12, .hw_val = 8 },
536*4882a593Smuzhiyun { .pdiv = 16, .hw_val = 9 },
537*4882a593Smuzhiyun { .pdiv = 12, .hw_val = 10 },
538*4882a593Smuzhiyun { .pdiv = 16, .hw_val = 11 },
539*4882a593Smuzhiyun { .pdiv = 20, .hw_val = 12 },
540*4882a593Smuzhiyun { .pdiv = 24, .hw_val = 13 },
541*4882a593Smuzhiyun { .pdiv = 32, .hw_val = 14 },
542*4882a593Smuzhiyun { .pdiv = 0, .hw_val = 0 }
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static struct div_nmp plle_nmp = {
546*4882a593Smuzhiyun .divm_shift = 0,
547*4882a593Smuzhiyun .divm_width = 8,
548*4882a593Smuzhiyun .divn_shift = 8,
549*4882a593Smuzhiyun .divn_width = 8,
550*4882a593Smuzhiyun .divp_shift = 24,
551*4882a593Smuzhiyun .divp_width = 4,
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_e_params = {
555*4882a593Smuzhiyun .input_min = 12000000,
556*4882a593Smuzhiyun .input_max = 1000000000,
557*4882a593Smuzhiyun .cf_min = 12000000,
558*4882a593Smuzhiyun .cf_max = 75000000,
559*4882a593Smuzhiyun .vco_min = 1600000000,
560*4882a593Smuzhiyun .vco_max = 2400000000U,
561*4882a593Smuzhiyun .base_reg = PLLE_BASE,
562*4882a593Smuzhiyun .misc_reg = PLLE_MISC,
563*4882a593Smuzhiyun .aux_reg = PLLE_AUX,
564*4882a593Smuzhiyun .lock_mask = PLLE_MISC_LOCK,
565*4882a593Smuzhiyun .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
566*4882a593Smuzhiyun .lock_delay = 300,
567*4882a593Smuzhiyun .pdiv_tohw = plle_p,
568*4882a593Smuzhiyun .div_nmp = &plle_nmp,
569*4882a593Smuzhiyun .freq_table = pll_e_freq_table,
570*4882a593Smuzhiyun .flags = TEGRA_PLL_FIXED | TEGRA_PLL_HAS_LOCK_ENABLE,
571*4882a593Smuzhiyun .fixed_rate = 100000000,
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static struct div_nmp pllre_nmp = {
575*4882a593Smuzhiyun .divm_shift = 0,
576*4882a593Smuzhiyun .divm_width = 8,
577*4882a593Smuzhiyun .divn_shift = 8,
578*4882a593Smuzhiyun .divn_width = 8,
579*4882a593Smuzhiyun .divp_shift = 16,
580*4882a593Smuzhiyun .divp_width = 4,
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static struct tegra_clk_pll_params pll_re_vco_params = {
584*4882a593Smuzhiyun .input_min = 12000000,
585*4882a593Smuzhiyun .input_max = 1000000000,
586*4882a593Smuzhiyun .cf_min = 12000000,
587*4882a593Smuzhiyun .cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
588*4882a593Smuzhiyun .vco_min = 300000000,
589*4882a593Smuzhiyun .vco_max = 600000000,
590*4882a593Smuzhiyun .base_reg = PLLRE_BASE,
591*4882a593Smuzhiyun .misc_reg = PLLRE_MISC,
592*4882a593Smuzhiyun .lock_mask = PLLRE_MISC_LOCK,
593*4882a593Smuzhiyun .lock_enable_bit_idx = PLLRE_MISC_LOCK_ENABLE,
594*4882a593Smuzhiyun .lock_delay = 300,
595*4882a593Smuzhiyun .iddq_reg = PLLRE_MISC,
596*4882a593Smuzhiyun .iddq_bit_idx = PLLRE_IDDQ_BIT,
597*4882a593Smuzhiyun .div_nmp = &pllre_nmp,
598*4882a593Smuzhiyun .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE |
599*4882a593Smuzhiyun TEGRA_PLL_LOCK_MISC,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* possible OSC frequencies in Hz */
603*4882a593Smuzhiyun static unsigned long tegra114_input_freq[] = {
604*4882a593Smuzhiyun [ 0] = 13000000,
605*4882a593Smuzhiyun [ 1] = 16800000,
606*4882a593Smuzhiyun [ 4] = 19200000,
607*4882a593Smuzhiyun [ 5] = 38400000,
608*4882a593Smuzhiyun [ 8] = 12000000,
609*4882a593Smuzhiyun [ 9] = 48000000,
610*4882a593Smuzhiyun [12] = 26000000,
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun #define MASK(x) (BIT(x) - 1)
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* peripheral mux definitions */
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static const char *mux_plld_out0_plld2_out0[] = {
618*4882a593Smuzhiyun "pll_d_out0", "pll_d2_out0",
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun #define mux_plld_out0_plld2_out0_idx NULL
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static const char *mux_pllmcp_clkm[] = {
623*4882a593Smuzhiyun "pll_m_out0", "pll_c_out0", "pll_p_out0", "clk_m", "pll_m_ud",
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const struct clk_div_table pll_re_div_table[] = {
627*4882a593Smuzhiyun { .val = 0, .div = 1 },
628*4882a593Smuzhiyun { .val = 1, .div = 2 },
629*4882a593Smuzhiyun { .val = 2, .div = 3 },
630*4882a593Smuzhiyun { .val = 3, .div = 4 },
631*4882a593Smuzhiyun { .val = 4, .div = 5 },
632*4882a593Smuzhiyun { .val = 5, .div = 6 },
633*4882a593Smuzhiyun { .val = 0, .div = 0 },
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static struct tegra_clk tegra114_clks[tegra_clk_max] __initdata = {
637*4882a593Smuzhiyun [tegra_clk_rtc] = { .dt_id = TEGRA114_CLK_RTC, .present = true },
638*4882a593Smuzhiyun [tegra_clk_timer] = { .dt_id = TEGRA114_CLK_TIMER, .present = true },
639*4882a593Smuzhiyun [tegra_clk_uarta] = { .dt_id = TEGRA114_CLK_UARTA, .present = true },
640*4882a593Smuzhiyun [tegra_clk_uartd] = { .dt_id = TEGRA114_CLK_UARTD, .present = true },
641*4882a593Smuzhiyun [tegra_clk_sdmmc2_8] = { .dt_id = TEGRA114_CLK_SDMMC2, .present = true },
642*4882a593Smuzhiyun [tegra_clk_i2s1] = { .dt_id = TEGRA114_CLK_I2S1, .present = true },
643*4882a593Smuzhiyun [tegra_clk_i2c1] = { .dt_id = TEGRA114_CLK_I2C1, .present = true },
644*4882a593Smuzhiyun [tegra_clk_ndflash] = { .dt_id = TEGRA114_CLK_NDFLASH, .present = true },
645*4882a593Smuzhiyun [tegra_clk_sdmmc1_8] = { .dt_id = TEGRA114_CLK_SDMMC1, .present = true },
646*4882a593Smuzhiyun [tegra_clk_sdmmc4_8] = { .dt_id = TEGRA114_CLK_SDMMC4, .present = true },
647*4882a593Smuzhiyun [tegra_clk_pwm] = { .dt_id = TEGRA114_CLK_PWM, .present = true },
648*4882a593Smuzhiyun [tegra_clk_i2s0] = { .dt_id = TEGRA114_CLK_I2S0, .present = true },
649*4882a593Smuzhiyun [tegra_clk_i2s2] = { .dt_id = TEGRA114_CLK_I2S2, .present = true },
650*4882a593Smuzhiyun [tegra_clk_epp_8] = { .dt_id = TEGRA114_CLK_EPP, .present = true },
651*4882a593Smuzhiyun [tegra_clk_gr2d_8] = { .dt_id = TEGRA114_CLK_GR2D, .present = true },
652*4882a593Smuzhiyun [tegra_clk_usbd] = { .dt_id = TEGRA114_CLK_USBD, .present = true },
653*4882a593Smuzhiyun [tegra_clk_isp] = { .dt_id = TEGRA114_CLK_ISP, .present = true },
654*4882a593Smuzhiyun [tegra_clk_gr3d_8] = { .dt_id = TEGRA114_CLK_GR3D, .present = true },
655*4882a593Smuzhiyun [tegra_clk_disp2] = { .dt_id = TEGRA114_CLK_DISP2, .present = true },
656*4882a593Smuzhiyun [tegra_clk_disp1] = { .dt_id = TEGRA114_CLK_DISP1, .present = true },
657*4882a593Smuzhiyun [tegra_clk_host1x_8] = { .dt_id = TEGRA114_CLK_HOST1X, .present = true },
658*4882a593Smuzhiyun [tegra_clk_vcp] = { .dt_id = TEGRA114_CLK_VCP, .present = true },
659*4882a593Smuzhiyun [tegra_clk_apbdma] = { .dt_id = TEGRA114_CLK_APBDMA, .present = true },
660*4882a593Smuzhiyun [tegra_clk_kbc] = { .dt_id = TEGRA114_CLK_KBC, .present = true },
661*4882a593Smuzhiyun [tegra_clk_kfuse] = { .dt_id = TEGRA114_CLK_KFUSE, .present = true },
662*4882a593Smuzhiyun [tegra_clk_sbc1_8] = { .dt_id = TEGRA114_CLK_SBC1, .present = true },
663*4882a593Smuzhiyun [tegra_clk_nor] = { .dt_id = TEGRA114_CLK_NOR, .present = true },
664*4882a593Smuzhiyun [tegra_clk_sbc2_8] = { .dt_id = TEGRA114_CLK_SBC2, .present = true },
665*4882a593Smuzhiyun [tegra_clk_sbc3_8] = { .dt_id = TEGRA114_CLK_SBC3, .present = true },
666*4882a593Smuzhiyun [tegra_clk_i2c5] = { .dt_id = TEGRA114_CLK_I2C5, .present = true },
667*4882a593Smuzhiyun [tegra_clk_mipi] = { .dt_id = TEGRA114_CLK_MIPI, .present = true },
668*4882a593Smuzhiyun [tegra_clk_hdmi] = { .dt_id = TEGRA114_CLK_HDMI, .present = true },
669*4882a593Smuzhiyun [tegra_clk_csi] = { .dt_id = TEGRA114_CLK_CSI, .present = true },
670*4882a593Smuzhiyun [tegra_clk_i2c2] = { .dt_id = TEGRA114_CLK_I2C2, .present = true },
671*4882a593Smuzhiyun [tegra_clk_uartc] = { .dt_id = TEGRA114_CLK_UARTC, .present = true },
672*4882a593Smuzhiyun [tegra_clk_emc] = { .dt_id = TEGRA114_CLK_EMC, .present = true },
673*4882a593Smuzhiyun [tegra_clk_usb2] = { .dt_id = TEGRA114_CLK_USB2, .present = true },
674*4882a593Smuzhiyun [tegra_clk_usb3] = { .dt_id = TEGRA114_CLK_USB3, .present = true },
675*4882a593Smuzhiyun [tegra_clk_vde_8] = { .dt_id = TEGRA114_CLK_VDE, .present = true },
676*4882a593Smuzhiyun [tegra_clk_bsea] = { .dt_id = TEGRA114_CLK_BSEA, .present = true },
677*4882a593Smuzhiyun [tegra_clk_bsev] = { .dt_id = TEGRA114_CLK_BSEV, .present = true },
678*4882a593Smuzhiyun [tegra_clk_i2c3] = { .dt_id = TEGRA114_CLK_I2C3, .present = true },
679*4882a593Smuzhiyun [tegra_clk_sbc4_8] = { .dt_id = TEGRA114_CLK_SBC4, .present = true },
680*4882a593Smuzhiyun [tegra_clk_sdmmc3_8] = { .dt_id = TEGRA114_CLK_SDMMC3, .present = true },
681*4882a593Smuzhiyun [tegra_clk_owr] = { .dt_id = TEGRA114_CLK_OWR, .present = true },
682*4882a593Smuzhiyun [tegra_clk_csite] = { .dt_id = TEGRA114_CLK_CSITE, .present = true },
683*4882a593Smuzhiyun [tegra_clk_la] = { .dt_id = TEGRA114_CLK_LA, .present = true },
684*4882a593Smuzhiyun [tegra_clk_trace] = { .dt_id = TEGRA114_CLK_TRACE, .present = true },
685*4882a593Smuzhiyun [tegra_clk_soc_therm] = { .dt_id = TEGRA114_CLK_SOC_THERM, .present = true },
686*4882a593Smuzhiyun [tegra_clk_dtv] = { .dt_id = TEGRA114_CLK_DTV, .present = true },
687*4882a593Smuzhiyun [tegra_clk_ndspeed] = { .dt_id = TEGRA114_CLK_NDSPEED, .present = true },
688*4882a593Smuzhiyun [tegra_clk_i2cslow] = { .dt_id = TEGRA114_CLK_I2CSLOW, .present = true },
689*4882a593Smuzhiyun [tegra_clk_tsec] = { .dt_id = TEGRA114_CLK_TSEC, .present = true },
690*4882a593Smuzhiyun [tegra_clk_xusb_host] = { .dt_id = TEGRA114_CLK_XUSB_HOST, .present = true },
691*4882a593Smuzhiyun [tegra_clk_msenc] = { .dt_id = TEGRA114_CLK_MSENC, .present = true },
692*4882a593Smuzhiyun [tegra_clk_csus] = { .dt_id = TEGRA114_CLK_CSUS, .present = true },
693*4882a593Smuzhiyun [tegra_clk_mselect] = { .dt_id = TEGRA114_CLK_MSELECT, .present = true },
694*4882a593Smuzhiyun [tegra_clk_tsensor] = { .dt_id = TEGRA114_CLK_TSENSOR, .present = true },
695*4882a593Smuzhiyun [tegra_clk_i2s3] = { .dt_id = TEGRA114_CLK_I2S3, .present = true },
696*4882a593Smuzhiyun [tegra_clk_i2s4] = { .dt_id = TEGRA114_CLK_I2S4, .present = true },
697*4882a593Smuzhiyun [tegra_clk_i2c4] = { .dt_id = TEGRA114_CLK_I2C4, .present = true },
698*4882a593Smuzhiyun [tegra_clk_sbc5_8] = { .dt_id = TEGRA114_CLK_SBC5, .present = true },
699*4882a593Smuzhiyun [tegra_clk_sbc6_8] = { .dt_id = TEGRA114_CLK_SBC6, .present = true },
700*4882a593Smuzhiyun [tegra_clk_d_audio] = { .dt_id = TEGRA114_CLK_D_AUDIO, .present = true },
701*4882a593Smuzhiyun [tegra_clk_apbif] = { .dt_id = TEGRA114_CLK_APBIF, .present = true },
702*4882a593Smuzhiyun [tegra_clk_dam0] = { .dt_id = TEGRA114_CLK_DAM0, .present = true },
703*4882a593Smuzhiyun [tegra_clk_dam1] = { .dt_id = TEGRA114_CLK_DAM1, .present = true },
704*4882a593Smuzhiyun [tegra_clk_dam2] = { .dt_id = TEGRA114_CLK_DAM2, .present = true },
705*4882a593Smuzhiyun [tegra_clk_hda2codec_2x] = { .dt_id = TEGRA114_CLK_HDA2CODEC_2X, .present = true },
706*4882a593Smuzhiyun [tegra_clk_audio0_2x] = { .dt_id = TEGRA114_CLK_AUDIO0_2X, .present = true },
707*4882a593Smuzhiyun [tegra_clk_audio1_2x] = { .dt_id = TEGRA114_CLK_AUDIO1_2X, .present = true },
708*4882a593Smuzhiyun [tegra_clk_audio2_2x] = { .dt_id = TEGRA114_CLK_AUDIO2_2X, .present = true },
709*4882a593Smuzhiyun [tegra_clk_audio3_2x] = { .dt_id = TEGRA114_CLK_AUDIO3_2X, .present = true },
710*4882a593Smuzhiyun [tegra_clk_audio4_2x] = { .dt_id = TEGRA114_CLK_AUDIO4_2X, .present = true },
711*4882a593Smuzhiyun [tegra_clk_spdif_2x] = { .dt_id = TEGRA114_CLK_SPDIF_2X, .present = true },
712*4882a593Smuzhiyun [tegra_clk_actmon] = { .dt_id = TEGRA114_CLK_ACTMON, .present = true },
713*4882a593Smuzhiyun [tegra_clk_extern1] = { .dt_id = TEGRA114_CLK_EXTERN1, .present = true },
714*4882a593Smuzhiyun [tegra_clk_extern2] = { .dt_id = TEGRA114_CLK_EXTERN2, .present = true },
715*4882a593Smuzhiyun [tegra_clk_extern3] = { .dt_id = TEGRA114_CLK_EXTERN3, .present = true },
716*4882a593Smuzhiyun [tegra_clk_hda] = { .dt_id = TEGRA114_CLK_HDA, .present = true },
717*4882a593Smuzhiyun [tegra_clk_se] = { .dt_id = TEGRA114_CLK_SE, .present = true },
718*4882a593Smuzhiyun [tegra_clk_hda2hdmi] = { .dt_id = TEGRA114_CLK_HDA2HDMI, .present = true },
719*4882a593Smuzhiyun [tegra_clk_cilab] = { .dt_id = TEGRA114_CLK_CILAB, .present = true },
720*4882a593Smuzhiyun [tegra_clk_cilcd] = { .dt_id = TEGRA114_CLK_CILCD, .present = true },
721*4882a593Smuzhiyun [tegra_clk_cile] = { .dt_id = TEGRA114_CLK_CILE, .present = true },
722*4882a593Smuzhiyun [tegra_clk_dsialp] = { .dt_id = TEGRA114_CLK_DSIALP, .present = true },
723*4882a593Smuzhiyun [tegra_clk_dsiblp] = { .dt_id = TEGRA114_CLK_DSIBLP, .present = true },
724*4882a593Smuzhiyun [tegra_clk_dds] = { .dt_id = TEGRA114_CLK_DDS, .present = true },
725*4882a593Smuzhiyun [tegra_clk_dp2] = { .dt_id = TEGRA114_CLK_DP2, .present = true },
726*4882a593Smuzhiyun [tegra_clk_amx] = { .dt_id = TEGRA114_CLK_AMX, .present = true },
727*4882a593Smuzhiyun [tegra_clk_adx] = { .dt_id = TEGRA114_CLK_ADX, .present = true },
728*4882a593Smuzhiyun [tegra_clk_xusb_ss] = { .dt_id = TEGRA114_CLK_XUSB_SS, .present = true },
729*4882a593Smuzhiyun [tegra_clk_uartb] = { .dt_id = TEGRA114_CLK_UARTB, .present = true },
730*4882a593Smuzhiyun [tegra_clk_vfir] = { .dt_id = TEGRA114_CLK_VFIR, .present = true },
731*4882a593Smuzhiyun [tegra_clk_spdif_in] = { .dt_id = TEGRA114_CLK_SPDIF_IN, .present = true },
732*4882a593Smuzhiyun [tegra_clk_spdif_out] = { .dt_id = TEGRA114_CLK_SPDIF_OUT, .present = true },
733*4882a593Smuzhiyun [tegra_clk_vi_8] = { .dt_id = TEGRA114_CLK_VI, .present = true },
734*4882a593Smuzhiyun [tegra_clk_fuse] = { .dt_id = TEGRA114_CLK_FUSE, .present = true },
735*4882a593Smuzhiyun [tegra_clk_fuse_burn] = { .dt_id = TEGRA114_CLK_FUSE_BURN, .present = true },
736*4882a593Smuzhiyun [tegra_clk_clk_32k] = { .dt_id = TEGRA114_CLK_CLK_32K, .present = true },
737*4882a593Smuzhiyun [tegra_clk_clk_m] = { .dt_id = TEGRA114_CLK_CLK_M, .present = true },
738*4882a593Smuzhiyun [tegra_clk_osc] = { .dt_id = TEGRA114_CLK_OSC, .present = true },
739*4882a593Smuzhiyun [tegra_clk_osc_div2] = { .dt_id = TEGRA114_CLK_OSC_DIV2, .present = true },
740*4882a593Smuzhiyun [tegra_clk_osc_div4] = { .dt_id = TEGRA114_CLK_OSC_DIV4, .present = true },
741*4882a593Smuzhiyun [tegra_clk_pll_ref] = { .dt_id = TEGRA114_CLK_PLL_REF, .present = true },
742*4882a593Smuzhiyun [tegra_clk_pll_c] = { .dt_id = TEGRA114_CLK_PLL_C, .present = true },
743*4882a593Smuzhiyun [tegra_clk_pll_c_out1] = { .dt_id = TEGRA114_CLK_PLL_C_OUT1, .present = true },
744*4882a593Smuzhiyun [tegra_clk_pll_c2] = { .dt_id = TEGRA114_CLK_PLL_C2, .present = true },
745*4882a593Smuzhiyun [tegra_clk_pll_c3] = { .dt_id = TEGRA114_CLK_PLL_C3, .present = true },
746*4882a593Smuzhiyun [tegra_clk_pll_m] = { .dt_id = TEGRA114_CLK_PLL_M, .present = true },
747*4882a593Smuzhiyun [tegra_clk_pll_m_out1] = { .dt_id = TEGRA114_CLK_PLL_M_OUT1, .present = true },
748*4882a593Smuzhiyun [tegra_clk_pll_p] = { .dt_id = TEGRA114_CLK_PLL_P, .present = true },
749*4882a593Smuzhiyun [tegra_clk_pll_p_out1] = { .dt_id = TEGRA114_CLK_PLL_P_OUT1, .present = true },
750*4882a593Smuzhiyun [tegra_clk_pll_p_out2_int] = { .dt_id = TEGRA114_CLK_PLL_P_OUT2, .present = true },
751*4882a593Smuzhiyun [tegra_clk_pll_p_out3] = { .dt_id = TEGRA114_CLK_PLL_P_OUT3, .present = true },
752*4882a593Smuzhiyun [tegra_clk_pll_p_out4] = { .dt_id = TEGRA114_CLK_PLL_P_OUT4, .present = true },
753*4882a593Smuzhiyun [tegra_clk_pll_a] = { .dt_id = TEGRA114_CLK_PLL_A, .present = true },
754*4882a593Smuzhiyun [tegra_clk_pll_a_out0] = { .dt_id = TEGRA114_CLK_PLL_A_OUT0, .present = true },
755*4882a593Smuzhiyun [tegra_clk_pll_d] = { .dt_id = TEGRA114_CLK_PLL_D, .present = true },
756*4882a593Smuzhiyun [tegra_clk_pll_d_out0] = { .dt_id = TEGRA114_CLK_PLL_D_OUT0, .present = true },
757*4882a593Smuzhiyun [tegra_clk_pll_d2] = { .dt_id = TEGRA114_CLK_PLL_D2, .present = true },
758*4882a593Smuzhiyun [tegra_clk_pll_d2_out0] = { .dt_id = TEGRA114_CLK_PLL_D2_OUT0, .present = true },
759*4882a593Smuzhiyun [tegra_clk_pll_u] = { .dt_id = TEGRA114_CLK_PLL_U, .present = true },
760*4882a593Smuzhiyun [tegra_clk_pll_u_480m] = { .dt_id = TEGRA114_CLK_PLL_U_480M, .present = true },
761*4882a593Smuzhiyun [tegra_clk_pll_u_60m] = { .dt_id = TEGRA114_CLK_PLL_U_60M, .present = true },
762*4882a593Smuzhiyun [tegra_clk_pll_u_48m] = { .dt_id = TEGRA114_CLK_PLL_U_48M, .present = true },
763*4882a593Smuzhiyun [tegra_clk_pll_u_12m] = { .dt_id = TEGRA114_CLK_PLL_U_12M, .present = true },
764*4882a593Smuzhiyun [tegra_clk_pll_x] = { .dt_id = TEGRA114_CLK_PLL_X, .present = true },
765*4882a593Smuzhiyun [tegra_clk_pll_x_out0] = { .dt_id = TEGRA114_CLK_PLL_X_OUT0, .present = true },
766*4882a593Smuzhiyun [tegra_clk_pll_re_vco] = { .dt_id = TEGRA114_CLK_PLL_RE_VCO, .present = true },
767*4882a593Smuzhiyun [tegra_clk_pll_re_out] = { .dt_id = TEGRA114_CLK_PLL_RE_OUT, .present = true },
768*4882a593Smuzhiyun [tegra_clk_pll_e_out0] = { .dt_id = TEGRA114_CLK_PLL_E_OUT0, .present = true },
769*4882a593Smuzhiyun [tegra_clk_spdif_in_sync] = { .dt_id = TEGRA114_CLK_SPDIF_IN_SYNC, .present = true },
770*4882a593Smuzhiyun [tegra_clk_i2s0_sync] = { .dt_id = TEGRA114_CLK_I2S0_SYNC, .present = true },
771*4882a593Smuzhiyun [tegra_clk_i2s1_sync] = { .dt_id = TEGRA114_CLK_I2S1_SYNC, .present = true },
772*4882a593Smuzhiyun [tegra_clk_i2s2_sync] = { .dt_id = TEGRA114_CLK_I2S2_SYNC, .present = true },
773*4882a593Smuzhiyun [tegra_clk_i2s3_sync] = { .dt_id = TEGRA114_CLK_I2S3_SYNC, .present = true },
774*4882a593Smuzhiyun [tegra_clk_i2s4_sync] = { .dt_id = TEGRA114_CLK_I2S4_SYNC, .present = true },
775*4882a593Smuzhiyun [tegra_clk_vimclk_sync] = { .dt_id = TEGRA114_CLK_VIMCLK_SYNC, .present = true },
776*4882a593Smuzhiyun [tegra_clk_audio0] = { .dt_id = TEGRA114_CLK_AUDIO0, .present = true },
777*4882a593Smuzhiyun [tegra_clk_audio1] = { .dt_id = TEGRA114_CLK_AUDIO1, .present = true },
778*4882a593Smuzhiyun [tegra_clk_audio2] = { .dt_id = TEGRA114_CLK_AUDIO2, .present = true },
779*4882a593Smuzhiyun [tegra_clk_audio3] = { .dt_id = TEGRA114_CLK_AUDIO3, .present = true },
780*4882a593Smuzhiyun [tegra_clk_audio4] = { .dt_id = TEGRA114_CLK_AUDIO4, .present = true },
781*4882a593Smuzhiyun [tegra_clk_spdif] = { .dt_id = TEGRA114_CLK_SPDIF, .present = true },
782*4882a593Smuzhiyun [tegra_clk_xusb_host_src] = { .dt_id = TEGRA114_CLK_XUSB_HOST_SRC, .present = true },
783*4882a593Smuzhiyun [tegra_clk_xusb_falcon_src] = { .dt_id = TEGRA114_CLK_XUSB_FALCON_SRC, .present = true },
784*4882a593Smuzhiyun [tegra_clk_xusb_fs_src] = { .dt_id = TEGRA114_CLK_XUSB_FS_SRC, .present = true },
785*4882a593Smuzhiyun [tegra_clk_xusb_ss_src] = { .dt_id = TEGRA114_CLK_XUSB_SS_SRC, .present = true },
786*4882a593Smuzhiyun [tegra_clk_xusb_ss_div2] = { .dt_id = TEGRA114_CLK_XUSB_SS_DIV2, .present = true},
787*4882a593Smuzhiyun [tegra_clk_xusb_dev_src] = { .dt_id = TEGRA114_CLK_XUSB_DEV_SRC, .present = true },
788*4882a593Smuzhiyun [tegra_clk_xusb_dev] = { .dt_id = TEGRA114_CLK_XUSB_DEV, .present = true },
789*4882a593Smuzhiyun [tegra_clk_xusb_hs_src] = { .dt_id = TEGRA114_CLK_XUSB_HS_SRC, .present = true },
790*4882a593Smuzhiyun [tegra_clk_sclk] = { .dt_id = TEGRA114_CLK_SCLK, .present = true },
791*4882a593Smuzhiyun [tegra_clk_hclk] = { .dt_id = TEGRA114_CLK_HCLK, .present = true },
792*4882a593Smuzhiyun [tegra_clk_pclk] = { .dt_id = TEGRA114_CLK_PCLK, .present = true },
793*4882a593Smuzhiyun [tegra_clk_cclk_g] = { .dt_id = TEGRA114_CLK_CCLK_G, .present = true },
794*4882a593Smuzhiyun [tegra_clk_cclk_lp] = { .dt_id = TEGRA114_CLK_CCLK_LP, .present = true },
795*4882a593Smuzhiyun [tegra_clk_dfll_ref] = { .dt_id = TEGRA114_CLK_DFLL_REF, .present = true },
796*4882a593Smuzhiyun [tegra_clk_dfll_soc] = { .dt_id = TEGRA114_CLK_DFLL_SOC, .present = true },
797*4882a593Smuzhiyun [tegra_clk_audio0_mux] = { .dt_id = TEGRA114_CLK_AUDIO0_MUX, .present = true },
798*4882a593Smuzhiyun [tegra_clk_audio1_mux] = { .dt_id = TEGRA114_CLK_AUDIO1_MUX, .present = true },
799*4882a593Smuzhiyun [tegra_clk_audio2_mux] = { .dt_id = TEGRA114_CLK_AUDIO2_MUX, .present = true },
800*4882a593Smuzhiyun [tegra_clk_audio3_mux] = { .dt_id = TEGRA114_CLK_AUDIO3_MUX, .present = true },
801*4882a593Smuzhiyun [tegra_clk_audio4_mux] = { .dt_id = TEGRA114_CLK_AUDIO4_MUX, .present = true },
802*4882a593Smuzhiyun [tegra_clk_spdif_mux] = { .dt_id = TEGRA114_CLK_SPDIF_MUX, .present = true },
803*4882a593Smuzhiyun [tegra_clk_dsia_mux] = { .dt_id = TEGRA114_CLK_DSIA_MUX, .present = true },
804*4882a593Smuzhiyun [tegra_clk_dsib_mux] = { .dt_id = TEGRA114_CLK_DSIB_MUX, .present = true },
805*4882a593Smuzhiyun [tegra_clk_cec] = { .dt_id = TEGRA114_CLK_CEC, .present = true },
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static struct tegra_devclk devclks[] __initdata = {
809*4882a593Smuzhiyun { .con_id = "clk_m", .dt_id = TEGRA114_CLK_CLK_M },
810*4882a593Smuzhiyun { .con_id = "pll_ref", .dt_id = TEGRA114_CLK_PLL_REF },
811*4882a593Smuzhiyun { .con_id = "clk_32k", .dt_id = TEGRA114_CLK_CLK_32K },
812*4882a593Smuzhiyun { .con_id = "osc", .dt_id = TEGRA114_CLK_OSC },
813*4882a593Smuzhiyun { .con_id = "osc_div2", .dt_id = TEGRA114_CLK_OSC_DIV2 },
814*4882a593Smuzhiyun { .con_id = "osc_div4", .dt_id = TEGRA114_CLK_OSC_DIV4 },
815*4882a593Smuzhiyun { .con_id = "pll_c", .dt_id = TEGRA114_CLK_PLL_C },
816*4882a593Smuzhiyun { .con_id = "pll_c_out1", .dt_id = TEGRA114_CLK_PLL_C_OUT1 },
817*4882a593Smuzhiyun { .con_id = "pll_c2", .dt_id = TEGRA114_CLK_PLL_C2 },
818*4882a593Smuzhiyun { .con_id = "pll_c3", .dt_id = TEGRA114_CLK_PLL_C3 },
819*4882a593Smuzhiyun { .con_id = "pll_p", .dt_id = TEGRA114_CLK_PLL_P },
820*4882a593Smuzhiyun { .con_id = "pll_p_out1", .dt_id = TEGRA114_CLK_PLL_P_OUT1 },
821*4882a593Smuzhiyun { .con_id = "pll_p_out2", .dt_id = TEGRA114_CLK_PLL_P_OUT2 },
822*4882a593Smuzhiyun { .con_id = "pll_p_out3", .dt_id = TEGRA114_CLK_PLL_P_OUT3 },
823*4882a593Smuzhiyun { .con_id = "pll_p_out4", .dt_id = TEGRA114_CLK_PLL_P_OUT4 },
824*4882a593Smuzhiyun { .con_id = "pll_m", .dt_id = TEGRA114_CLK_PLL_M },
825*4882a593Smuzhiyun { .con_id = "pll_m_out1", .dt_id = TEGRA114_CLK_PLL_M_OUT1 },
826*4882a593Smuzhiyun { .con_id = "pll_x", .dt_id = TEGRA114_CLK_PLL_X },
827*4882a593Smuzhiyun { .con_id = "pll_x_out0", .dt_id = TEGRA114_CLK_PLL_X_OUT0 },
828*4882a593Smuzhiyun { .con_id = "pll_u", .dt_id = TEGRA114_CLK_PLL_U },
829*4882a593Smuzhiyun { .con_id = "pll_u_480M", .dt_id = TEGRA114_CLK_PLL_U_480M },
830*4882a593Smuzhiyun { .con_id = "pll_u_60M", .dt_id = TEGRA114_CLK_PLL_U_60M },
831*4882a593Smuzhiyun { .con_id = "pll_u_48M", .dt_id = TEGRA114_CLK_PLL_U_48M },
832*4882a593Smuzhiyun { .con_id = "pll_u_12M", .dt_id = TEGRA114_CLK_PLL_U_12M },
833*4882a593Smuzhiyun { .con_id = "pll_d", .dt_id = TEGRA114_CLK_PLL_D },
834*4882a593Smuzhiyun { .con_id = "pll_d_out0", .dt_id = TEGRA114_CLK_PLL_D_OUT0 },
835*4882a593Smuzhiyun { .con_id = "pll_d2", .dt_id = TEGRA114_CLK_PLL_D2 },
836*4882a593Smuzhiyun { .con_id = "pll_d2_out0", .dt_id = TEGRA114_CLK_PLL_D2_OUT0 },
837*4882a593Smuzhiyun { .con_id = "pll_a", .dt_id = TEGRA114_CLK_PLL_A },
838*4882a593Smuzhiyun { .con_id = "pll_a_out0", .dt_id = TEGRA114_CLK_PLL_A_OUT0 },
839*4882a593Smuzhiyun { .con_id = "pll_re_vco", .dt_id = TEGRA114_CLK_PLL_RE_VCO },
840*4882a593Smuzhiyun { .con_id = "pll_re_out", .dt_id = TEGRA114_CLK_PLL_RE_OUT },
841*4882a593Smuzhiyun { .con_id = "pll_e_out0", .dt_id = TEGRA114_CLK_PLL_E_OUT0 },
842*4882a593Smuzhiyun { .con_id = "spdif_in_sync", .dt_id = TEGRA114_CLK_SPDIF_IN_SYNC },
843*4882a593Smuzhiyun { .con_id = "i2s0_sync", .dt_id = TEGRA114_CLK_I2S0_SYNC },
844*4882a593Smuzhiyun { .con_id = "i2s1_sync", .dt_id = TEGRA114_CLK_I2S1_SYNC },
845*4882a593Smuzhiyun { .con_id = "i2s2_sync", .dt_id = TEGRA114_CLK_I2S2_SYNC },
846*4882a593Smuzhiyun { .con_id = "i2s3_sync", .dt_id = TEGRA114_CLK_I2S3_SYNC },
847*4882a593Smuzhiyun { .con_id = "i2s4_sync", .dt_id = TEGRA114_CLK_I2S4_SYNC },
848*4882a593Smuzhiyun { .con_id = "vimclk_sync", .dt_id = TEGRA114_CLK_VIMCLK_SYNC },
849*4882a593Smuzhiyun { .con_id = "audio0", .dt_id = TEGRA114_CLK_AUDIO0 },
850*4882a593Smuzhiyun { .con_id = "audio1", .dt_id = TEGRA114_CLK_AUDIO1 },
851*4882a593Smuzhiyun { .con_id = "audio2", .dt_id = TEGRA114_CLK_AUDIO2 },
852*4882a593Smuzhiyun { .con_id = "audio3", .dt_id = TEGRA114_CLK_AUDIO3 },
853*4882a593Smuzhiyun { .con_id = "audio4", .dt_id = TEGRA114_CLK_AUDIO4 },
854*4882a593Smuzhiyun { .con_id = "spdif", .dt_id = TEGRA114_CLK_SPDIF },
855*4882a593Smuzhiyun { .con_id = "audio0_2x", .dt_id = TEGRA114_CLK_AUDIO0_2X },
856*4882a593Smuzhiyun { .con_id = "audio1_2x", .dt_id = TEGRA114_CLK_AUDIO1_2X },
857*4882a593Smuzhiyun { .con_id = "audio2_2x", .dt_id = TEGRA114_CLK_AUDIO2_2X },
858*4882a593Smuzhiyun { .con_id = "audio3_2x", .dt_id = TEGRA114_CLK_AUDIO3_2X },
859*4882a593Smuzhiyun { .con_id = "audio4_2x", .dt_id = TEGRA114_CLK_AUDIO4_2X },
860*4882a593Smuzhiyun { .con_id = "spdif_2x", .dt_id = TEGRA114_CLK_SPDIF_2X },
861*4882a593Smuzhiyun { .con_id = "extern1", .dt_id = TEGRA114_CLK_EXTERN1 },
862*4882a593Smuzhiyun { .con_id = "extern2", .dt_id = TEGRA114_CLK_EXTERN2 },
863*4882a593Smuzhiyun { .con_id = "extern3", .dt_id = TEGRA114_CLK_EXTERN3 },
864*4882a593Smuzhiyun { .con_id = "cclk_g", .dt_id = TEGRA114_CLK_CCLK_G },
865*4882a593Smuzhiyun { .con_id = "cclk_lp", .dt_id = TEGRA114_CLK_CCLK_LP },
866*4882a593Smuzhiyun { .con_id = "sclk", .dt_id = TEGRA114_CLK_SCLK },
867*4882a593Smuzhiyun { .con_id = "hclk", .dt_id = TEGRA114_CLK_HCLK },
868*4882a593Smuzhiyun { .con_id = "pclk", .dt_id = TEGRA114_CLK_PCLK },
869*4882a593Smuzhiyun { .con_id = "fuse", .dt_id = TEGRA114_CLK_FUSE },
870*4882a593Smuzhiyun { .dev_id = "rtc-tegra", .dt_id = TEGRA114_CLK_RTC },
871*4882a593Smuzhiyun { .dev_id = "timer", .dt_id = TEGRA114_CLK_TIMER },
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun static const char *mux_pllm_pllc2_c_c3_pllp_plla[] = {
875*4882a593Smuzhiyun "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0"
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun static u32 mux_pllm_pllc2_c_c3_pllp_plla_idx[] = {
878*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6,
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun static struct tegra_audio_clk_info tegra114_audio_plls[] = {
882*4882a593Smuzhiyun { "pll_a", &pll_a_params, tegra_clk_pll_a, "pll_p_out1" },
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun static struct clk **clks;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun static unsigned long osc_freq;
888*4882a593Smuzhiyun static unsigned long pll_ref_freq;
889*4882a593Smuzhiyun
tegra114_fixed_clk_init(void __iomem * clk_base)890*4882a593Smuzhiyun static void __init tegra114_fixed_clk_init(void __iomem *clk_base)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct clk *clk;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* clk_32k */
895*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, "clk_32k", NULL, 0, 32768);
896*4882a593Smuzhiyun clks[TEGRA114_CLK_CLK_32K] = clk;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
tegra114_pll_init(void __iomem * clk_base,void __iomem * pmc)899*4882a593Smuzhiyun static void __init tegra114_pll_init(void __iomem *clk_base,
900*4882a593Smuzhiyun void __iomem *pmc)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun struct clk *clk;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* PLLC */
905*4882a593Smuzhiyun clk = tegra_clk_register_pllxc("pll_c", "pll_ref", clk_base,
906*4882a593Smuzhiyun pmc, 0, &pll_c_params, NULL);
907*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_C] = clk;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* PLLC_OUT1 */
910*4882a593Smuzhiyun clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
911*4882a593Smuzhiyun clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
912*4882a593Smuzhiyun 8, 8, 1, NULL);
913*4882a593Smuzhiyun clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
914*4882a593Smuzhiyun clk_base + PLLC_OUT, 1, 0,
915*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0, NULL);
916*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_C_OUT1] = clk;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /* PLLC2 */
919*4882a593Smuzhiyun clk = tegra_clk_register_pllc("pll_c2", "pll_ref", clk_base, pmc, 0,
920*4882a593Smuzhiyun &pll_c2_params, NULL);
921*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_C2] = clk;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* PLLC3 */
924*4882a593Smuzhiyun clk = tegra_clk_register_pllc("pll_c3", "pll_ref", clk_base, pmc, 0,
925*4882a593Smuzhiyun &pll_c3_params, NULL);
926*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_C3] = clk;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* PLLM */
929*4882a593Smuzhiyun clk = tegra_clk_register_pllm("pll_m", "pll_ref", clk_base, pmc,
930*4882a593Smuzhiyun CLK_SET_RATE_GATE, &pll_m_params, NULL);
931*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_M] = clk;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* PLLM_OUT1 */
934*4882a593Smuzhiyun clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
935*4882a593Smuzhiyun clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
936*4882a593Smuzhiyun 8, 8, 1, NULL);
937*4882a593Smuzhiyun clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
938*4882a593Smuzhiyun clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
939*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0, NULL);
940*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_M_OUT1] = clk;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* PLLM_UD */
943*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m",
944*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 1);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* PLLU */
947*4882a593Smuzhiyun clk = tegra_clk_register_pllu_tegra114("pll_u", "pll_ref", clk_base, 0,
948*4882a593Smuzhiyun &pll_u_params, &pll_u_lock);
949*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_U] = clk;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* PLLU_480M */
952*4882a593Smuzhiyun clk = clk_register_gate(NULL, "pll_u_480M", "pll_u",
953*4882a593Smuzhiyun CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
954*4882a593Smuzhiyun 22, 0, &pll_u_lock);
955*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_U_480M] = clk;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* PLLU_60M */
958*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll_u_60M", "pll_u",
959*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 8);
960*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_U_60M] = clk;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* PLLU_48M */
963*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll_u_48M", "pll_u",
964*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 10);
965*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_U_48M] = clk;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* PLLU_12M */
968*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll_u_12M", "pll_u",
969*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 40);
970*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_U_12M] = clk;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* PLLD */
973*4882a593Smuzhiyun clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0,
974*4882a593Smuzhiyun &pll_d_params, &pll_d_lock);
975*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_D] = clk;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* PLLD_OUT0 */
978*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
979*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
980*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_D_OUT0] = clk;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* PLLD2 */
983*4882a593Smuzhiyun clk = tegra_clk_register_pll("pll_d2", "pll_ref", clk_base, pmc, 0,
984*4882a593Smuzhiyun &pll_d2_params, &pll_d2_lock);
985*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_D2] = clk;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* PLLD2_OUT0 */
988*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
989*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
990*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_D2_OUT0] = clk;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* PLLRE */
993*4882a593Smuzhiyun clk = tegra_clk_register_pllre("pll_re_vco", "pll_ref", clk_base, pmc,
994*4882a593Smuzhiyun 0, &pll_re_vco_params, &pll_re_lock, pll_ref_freq);
995*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_RE_VCO] = clk;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0,
998*4882a593Smuzhiyun clk_base + PLLRE_BASE, 16, 4, 0,
999*4882a593Smuzhiyun pll_re_div_table, &pll_re_lock);
1000*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_RE_OUT] = clk;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /* PLLE */
1003*4882a593Smuzhiyun clk = tegra_clk_register_plle_tegra114("pll_e_out0", "pll_ref",
1004*4882a593Smuzhiyun clk_base, 0, &pll_e_params, NULL);
1005*4882a593Smuzhiyun clks[TEGRA114_CLK_PLL_E_OUT0] = clk;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun #define CLK_SOURCE_VI_SENSOR 0x1a8
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static struct tegra_periph_init_data tegra_periph_clk_list[] = {
1011*4882a593Smuzhiyun MUX8("vi_sensor", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, TEGRA_PERIPH_NO_RESET, TEGRA114_CLK_VI_SENSOR),
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun
tegra114_periph_clk_init(void __iomem * clk_base,void __iomem * pmc_base)1014*4882a593Smuzhiyun static __init void tegra114_periph_clk_init(void __iomem *clk_base,
1015*4882a593Smuzhiyun void __iomem *pmc_base)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct clk *clk;
1018*4882a593Smuzhiyun struct tegra_periph_init_data *data;
1019*4882a593Smuzhiyun unsigned int i;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* xusb_ss_div2 */
1022*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "xusb_ss_div2", "xusb_ss_src", 0,
1023*4882a593Smuzhiyun 1, 2);
1024*4882a593Smuzhiyun clks[TEGRA114_CLK_XUSB_SS_DIV2] = clk;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* dsia mux */
1027*4882a593Smuzhiyun clk = clk_register_mux(NULL, "dsia_mux", mux_plld_out0_plld2_out0,
1028*4882a593Smuzhiyun ARRAY_SIZE(mux_plld_out0_plld2_out0),
1029*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT,
1030*4882a593Smuzhiyun clk_base + PLLD_BASE, 25, 1, 0, &pll_d_lock);
1031*4882a593Smuzhiyun clks[TEGRA114_CLK_DSIA_MUX] = clk;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* dsib mux */
1034*4882a593Smuzhiyun clk = clk_register_mux(NULL, "dsib_mux", mux_plld_out0_plld2_out0,
1035*4882a593Smuzhiyun ARRAY_SIZE(mux_plld_out0_plld2_out0),
1036*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT,
1037*4882a593Smuzhiyun clk_base + PLLD2_BASE, 25, 1, 0, &pll_d2_lock);
1038*4882a593Smuzhiyun clks[TEGRA114_CLK_DSIB_MUX] = clk;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun clk = tegra_clk_register_periph_gate("dsia", "dsia_mux", 0, clk_base,
1041*4882a593Smuzhiyun 0, 48, periph_clk_enb_refcnt);
1042*4882a593Smuzhiyun clks[TEGRA114_CLK_DSIA] = clk;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun clk = tegra_clk_register_periph_gate("dsib", "dsib_mux", 0, clk_base,
1045*4882a593Smuzhiyun 0, 82, periph_clk_enb_refcnt);
1046*4882a593Smuzhiyun clks[TEGRA114_CLK_DSIB] = clk;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* emc mux */
1049*4882a593Smuzhiyun clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
1050*4882a593Smuzhiyun ARRAY_SIZE(mux_pllmcp_clkm),
1051*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT,
1052*4882a593Smuzhiyun clk_base + CLK_SOURCE_EMC,
1053*4882a593Smuzhiyun 29, 3, 0, &emc_lock);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun clk = tegra_clk_register_mc("mc", "emc_mux", clk_base + CLK_SOURCE_EMC,
1056*4882a593Smuzhiyun &emc_lock);
1057*4882a593Smuzhiyun clks[TEGRA114_CLK_MC] = clk;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun clk = tegra_clk_register_periph_gate("mipi-cal", "clk_m", 0, clk_base,
1060*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 56,
1061*4882a593Smuzhiyun periph_clk_enb_refcnt);
1062*4882a593Smuzhiyun clks[TEGRA114_CLK_MIPI_CAL] = clk;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
1065*4882a593Smuzhiyun data = &tegra_periph_clk_list[i];
1066*4882a593Smuzhiyun clk = tegra_clk_register_periph_data(clk_base, data);
1067*4882a593Smuzhiyun clks[data->clk_id] = clk;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun tegra_periph_clk_init(clk_base, pmc_base, tegra114_clks,
1071*4882a593Smuzhiyun &pll_p_params);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* Tegra114 CPU clock and reset control functions */
tegra114_wait_cpu_in_reset(u32 cpu)1075*4882a593Smuzhiyun static void tegra114_wait_cpu_in_reset(u32 cpu)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun unsigned int reg;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun do {
1080*4882a593Smuzhiyun reg = readl(clk_base + CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
1081*4882a593Smuzhiyun cpu_relax();
1082*4882a593Smuzhiyun } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
tegra114_disable_cpu_clock(u32 cpu)1085*4882a593Smuzhiyun static void tegra114_disable_cpu_clock(u32 cpu)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun /* flow controller would take care in the power sequence. */
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tegra114_cpu_clock_suspend(void)1091*4882a593Smuzhiyun static void tegra114_cpu_clock_suspend(void)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun /* switch coresite to clk_m, save off original source */
1094*4882a593Smuzhiyun tegra114_cpu_clk_sctx.clk_csite_src =
1095*4882a593Smuzhiyun readl(clk_base + CLK_SOURCE_CSITE);
1096*4882a593Smuzhiyun writel(3 << 30, clk_base + CLK_SOURCE_CSITE);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun tegra114_cpu_clk_sctx.cclkg_burst =
1099*4882a593Smuzhiyun readl(clk_base + CCLKG_BURST_POLICY);
1100*4882a593Smuzhiyun tegra114_cpu_clk_sctx.cclkg_divider =
1101*4882a593Smuzhiyun readl(clk_base + CCLKG_BURST_POLICY + 4);
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
tegra114_cpu_clock_resume(void)1104*4882a593Smuzhiyun static void tegra114_cpu_clock_resume(void)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun writel(tegra114_cpu_clk_sctx.clk_csite_src,
1107*4882a593Smuzhiyun clk_base + CLK_SOURCE_CSITE);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun writel(tegra114_cpu_clk_sctx.cclkg_burst,
1110*4882a593Smuzhiyun clk_base + CCLKG_BURST_POLICY);
1111*4882a593Smuzhiyun writel(tegra114_cpu_clk_sctx.cclkg_divider,
1112*4882a593Smuzhiyun clk_base + CCLKG_BURST_POLICY + 4);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun #endif
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static struct tegra_cpu_car_ops tegra114_cpu_car_ops = {
1117*4882a593Smuzhiyun .wait_for_reset = tegra114_wait_cpu_in_reset,
1118*4882a593Smuzhiyun .disable_clock = tegra114_disable_cpu_clock,
1119*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1120*4882a593Smuzhiyun .suspend = tegra114_cpu_clock_suspend,
1121*4882a593Smuzhiyun .resume = tegra114_cpu_clock_resume,
1122*4882a593Smuzhiyun #endif
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun static const struct of_device_id pmc_match[] __initconst = {
1126*4882a593Smuzhiyun { .compatible = "nvidia,tegra114-pmc" },
1127*4882a593Smuzhiyun { },
1128*4882a593Smuzhiyun };
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /*
1131*4882a593Smuzhiyun * dfll_soc/dfll_ref apparently must be kept enabled, otherwise I2C5
1132*4882a593Smuzhiyun * breaks
1133*4882a593Smuzhiyun */
1134*4882a593Smuzhiyun static struct tegra_clk_init_table init_table[] __initdata = {
1135*4882a593Smuzhiyun { TEGRA114_CLK_UARTA, TEGRA114_CLK_PLL_P, 408000000, 0 },
1136*4882a593Smuzhiyun { TEGRA114_CLK_UARTB, TEGRA114_CLK_PLL_P, 408000000, 0 },
1137*4882a593Smuzhiyun { TEGRA114_CLK_UARTC, TEGRA114_CLK_PLL_P, 408000000, 0 },
1138*4882a593Smuzhiyun { TEGRA114_CLK_UARTD, TEGRA114_CLK_PLL_P, 408000000, 0 },
1139*4882a593Smuzhiyun { TEGRA114_CLK_PLL_A, TEGRA114_CLK_CLK_MAX, 564480000, 0 },
1140*4882a593Smuzhiyun { TEGRA114_CLK_PLL_A_OUT0, TEGRA114_CLK_CLK_MAX, 11289600, 0 },
1141*4882a593Smuzhiyun { TEGRA114_CLK_I2S0, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0 },
1142*4882a593Smuzhiyun { TEGRA114_CLK_I2S1, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0 },
1143*4882a593Smuzhiyun { TEGRA114_CLK_I2S2, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0 },
1144*4882a593Smuzhiyun { TEGRA114_CLK_I2S3, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0 },
1145*4882a593Smuzhiyun { TEGRA114_CLK_I2S4, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0 },
1146*4882a593Smuzhiyun { TEGRA114_CLK_HOST1X, TEGRA114_CLK_PLL_P, 136000000, 0 },
1147*4882a593Smuzhiyun { TEGRA114_CLK_DFLL_SOC, TEGRA114_CLK_PLL_P, 51000000, 1 },
1148*4882a593Smuzhiyun { TEGRA114_CLK_DFLL_REF, TEGRA114_CLK_PLL_P, 51000000, 1 },
1149*4882a593Smuzhiyun { TEGRA114_CLK_DISP1, TEGRA114_CLK_PLL_P, 0, 0 },
1150*4882a593Smuzhiyun { TEGRA114_CLK_DISP2, TEGRA114_CLK_PLL_P, 0, 0 },
1151*4882a593Smuzhiyun { TEGRA114_CLK_GR2D, TEGRA114_CLK_PLL_C2, 300000000, 0 },
1152*4882a593Smuzhiyun { TEGRA114_CLK_GR3D, TEGRA114_CLK_PLL_C2, 300000000, 0 },
1153*4882a593Smuzhiyun { TEGRA114_CLK_DSIALP, TEGRA114_CLK_PLL_P, 68000000, 0 },
1154*4882a593Smuzhiyun { TEGRA114_CLK_DSIBLP, TEGRA114_CLK_PLL_P, 68000000, 0 },
1155*4882a593Smuzhiyun { TEGRA114_CLK_PLL_RE_VCO, TEGRA114_CLK_CLK_MAX, 612000000, 0 },
1156*4882a593Smuzhiyun { TEGRA114_CLK_XUSB_SS_SRC, TEGRA114_CLK_PLL_RE_OUT, 122400000, 0 },
1157*4882a593Smuzhiyun { TEGRA114_CLK_XUSB_FS_SRC, TEGRA114_CLK_PLL_U_48M, 48000000, 0 },
1158*4882a593Smuzhiyun { TEGRA114_CLK_XUSB_HS_SRC, TEGRA114_CLK_XUSB_SS_DIV2, 61200000, 0 },
1159*4882a593Smuzhiyun { TEGRA114_CLK_XUSB_FALCON_SRC, TEGRA114_CLK_PLL_P, 204000000, 0 },
1160*4882a593Smuzhiyun { TEGRA114_CLK_XUSB_HOST_SRC, TEGRA114_CLK_PLL_P, 102000000, 0 },
1161*4882a593Smuzhiyun { TEGRA114_CLK_VDE, TEGRA114_CLK_CLK_MAX, 600000000, 0 },
1162*4882a593Smuzhiyun { TEGRA114_CLK_SPDIF_IN_SYNC, TEGRA114_CLK_CLK_MAX, 24000000, 0 },
1163*4882a593Smuzhiyun { TEGRA114_CLK_I2S0_SYNC, TEGRA114_CLK_CLK_MAX, 24000000, 0 },
1164*4882a593Smuzhiyun { TEGRA114_CLK_I2S1_SYNC, TEGRA114_CLK_CLK_MAX, 24000000, 0 },
1165*4882a593Smuzhiyun { TEGRA114_CLK_I2S2_SYNC, TEGRA114_CLK_CLK_MAX, 24000000, 0 },
1166*4882a593Smuzhiyun { TEGRA114_CLK_I2S3_SYNC, TEGRA114_CLK_CLK_MAX, 24000000, 0 },
1167*4882a593Smuzhiyun { TEGRA114_CLK_I2S4_SYNC, TEGRA114_CLK_CLK_MAX, 24000000, 0 },
1168*4882a593Smuzhiyun { TEGRA114_CLK_VIMCLK_SYNC, TEGRA114_CLK_CLK_MAX, 24000000, 0 },
1169*4882a593Smuzhiyun /* must be the last entry */
1170*4882a593Smuzhiyun { TEGRA114_CLK_CLK_MAX, TEGRA114_CLK_CLK_MAX, 0, 0 },
1171*4882a593Smuzhiyun };
1172*4882a593Smuzhiyun
tegra114_clock_apply_init_table(void)1173*4882a593Smuzhiyun static void __init tegra114_clock_apply_init_table(void)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun tegra_init_from_table(init_table, clks, TEGRA114_CLK_CLK_MAX);
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /**
1179*4882a593Smuzhiyun * tegra114_car_barrier - wait for pending writes to the CAR to complete
1180*4882a593Smuzhiyun *
1181*4882a593Smuzhiyun * Wait for any outstanding writes to the CAR MMIO space from this CPU
1182*4882a593Smuzhiyun * to complete before continuing execution. No return value.
1183*4882a593Smuzhiyun */
tegra114_car_barrier(void)1184*4882a593Smuzhiyun static void tegra114_car_barrier(void)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun wmb(); /* probably unnecessary */
1187*4882a593Smuzhiyun readl_relaxed(clk_base + CPU_FINETRIM_SELECT);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /**
1191*4882a593Smuzhiyun * tegra114_clock_tune_cpu_trimmers_high - use high-voltage propagation delays
1192*4882a593Smuzhiyun *
1193*4882a593Smuzhiyun * When the CPU rail voltage is in the high-voltage range, use the
1194*4882a593Smuzhiyun * built-in hardwired clock propagation delays in the CPU clock
1195*4882a593Smuzhiyun * shaper. No return value.
1196*4882a593Smuzhiyun */
tegra114_clock_tune_cpu_trimmers_high(void)1197*4882a593Smuzhiyun void tegra114_clock_tune_cpu_trimmers_high(void)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun u32 select = 0;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* Use hardwired rise->rise & fall->fall clock propagation delays */
1202*4882a593Smuzhiyun select |= ~(CPU_FINETRIM_1_FCPU_1 | CPU_FINETRIM_1_FCPU_2 |
1203*4882a593Smuzhiyun CPU_FINETRIM_1_FCPU_3 | CPU_FINETRIM_1_FCPU_4 |
1204*4882a593Smuzhiyun CPU_FINETRIM_1_FCPU_5 | CPU_FINETRIM_1_FCPU_6);
1205*4882a593Smuzhiyun writel_relaxed(select, clk_base + CPU_FINETRIM_SELECT);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun tegra114_car_barrier();
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun EXPORT_SYMBOL(tegra114_clock_tune_cpu_trimmers_high);
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun /**
1212*4882a593Smuzhiyun * tegra114_clock_tune_cpu_trimmers_low - use low-voltage propagation delays
1213*4882a593Smuzhiyun *
1214*4882a593Smuzhiyun * When the CPU rail voltage is in the low-voltage range, use the
1215*4882a593Smuzhiyun * extended clock propagation delays set by
1216*4882a593Smuzhiyun * tegra114_clock_tune_cpu_trimmers_init(). The intention is to
1217*4882a593Smuzhiyun * maintain the input clock duty cycle that the FCPU subsystem
1218*4882a593Smuzhiyun * expects. No return value.
1219*4882a593Smuzhiyun */
tegra114_clock_tune_cpu_trimmers_low(void)1220*4882a593Smuzhiyun void tegra114_clock_tune_cpu_trimmers_low(void)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun u32 select = 0;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun /*
1225*4882a593Smuzhiyun * Use software-specified rise->rise & fall->fall clock
1226*4882a593Smuzhiyun * propagation delays (from
1227*4882a593Smuzhiyun * tegra114_clock_tune_cpu_trimmers_init()
1228*4882a593Smuzhiyun */
1229*4882a593Smuzhiyun select |= (CPU_FINETRIM_1_FCPU_1 | CPU_FINETRIM_1_FCPU_2 |
1230*4882a593Smuzhiyun CPU_FINETRIM_1_FCPU_3 | CPU_FINETRIM_1_FCPU_4 |
1231*4882a593Smuzhiyun CPU_FINETRIM_1_FCPU_5 | CPU_FINETRIM_1_FCPU_6);
1232*4882a593Smuzhiyun writel_relaxed(select, clk_base + CPU_FINETRIM_SELECT);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun tegra114_car_barrier();
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun EXPORT_SYMBOL(tegra114_clock_tune_cpu_trimmers_low);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /**
1239*4882a593Smuzhiyun * tegra114_clock_tune_cpu_trimmers_init - set up and enable clk prop delays
1240*4882a593Smuzhiyun *
1241*4882a593Smuzhiyun * Program extended clock propagation delays into the FCPU clock
1242*4882a593Smuzhiyun * shaper and enable them. XXX Define the purpose - peak current
1243*4882a593Smuzhiyun * reduction? No return value.
1244*4882a593Smuzhiyun */
1245*4882a593Smuzhiyun /* XXX Initial voltage rail state assumption issues? */
tegra114_clock_tune_cpu_trimmers_init(void)1246*4882a593Smuzhiyun void tegra114_clock_tune_cpu_trimmers_init(void)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun u32 dr = 0, r = 0;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /* Increment the rise->rise clock delay by four steps */
1251*4882a593Smuzhiyun r |= (CPU_FINETRIM_R_FCPU_1_MASK | CPU_FINETRIM_R_FCPU_2_MASK |
1252*4882a593Smuzhiyun CPU_FINETRIM_R_FCPU_3_MASK | CPU_FINETRIM_R_FCPU_4_MASK |
1253*4882a593Smuzhiyun CPU_FINETRIM_R_FCPU_5_MASK | CPU_FINETRIM_R_FCPU_6_MASK);
1254*4882a593Smuzhiyun writel_relaxed(r, clk_base + CPU_FINETRIM_R);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /*
1257*4882a593Smuzhiyun * Use the rise->rise clock propagation delay specified in the
1258*4882a593Smuzhiyun * r field
1259*4882a593Smuzhiyun */
1260*4882a593Smuzhiyun dr |= (CPU_FINETRIM_1_FCPU_1 | CPU_FINETRIM_1_FCPU_2 |
1261*4882a593Smuzhiyun CPU_FINETRIM_1_FCPU_3 | CPU_FINETRIM_1_FCPU_4 |
1262*4882a593Smuzhiyun CPU_FINETRIM_1_FCPU_5 | CPU_FINETRIM_1_FCPU_6);
1263*4882a593Smuzhiyun writel_relaxed(dr, clk_base + CPU_FINETRIM_DR);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun tegra114_clock_tune_cpu_trimmers_low();
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun EXPORT_SYMBOL(tegra114_clock_tune_cpu_trimmers_init);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /**
1270*4882a593Smuzhiyun * tegra114_clock_assert_dfll_dvco_reset - assert the DFLL's DVCO reset
1271*4882a593Smuzhiyun *
1272*4882a593Smuzhiyun * Assert the reset line of the DFLL's DVCO. No return value.
1273*4882a593Smuzhiyun */
tegra114_clock_assert_dfll_dvco_reset(void)1274*4882a593Smuzhiyun void tegra114_clock_assert_dfll_dvco_reset(void)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun u32 v;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun v = readl_relaxed(clk_base + RST_DFLL_DVCO);
1279*4882a593Smuzhiyun v |= (1 << DVFS_DFLL_RESET_SHIFT);
1280*4882a593Smuzhiyun writel_relaxed(v, clk_base + RST_DFLL_DVCO);
1281*4882a593Smuzhiyun tegra114_car_barrier();
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun EXPORT_SYMBOL(tegra114_clock_assert_dfll_dvco_reset);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /**
1286*4882a593Smuzhiyun * tegra114_clock_deassert_dfll_dvco_reset - deassert the DFLL's DVCO reset
1287*4882a593Smuzhiyun *
1288*4882a593Smuzhiyun * Deassert the reset line of the DFLL's DVCO, allowing the DVCO to
1289*4882a593Smuzhiyun * operate. No return value.
1290*4882a593Smuzhiyun */
tegra114_clock_deassert_dfll_dvco_reset(void)1291*4882a593Smuzhiyun void tegra114_clock_deassert_dfll_dvco_reset(void)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun u32 v;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun v = readl_relaxed(clk_base + RST_DFLL_DVCO);
1296*4882a593Smuzhiyun v &= ~(1 << DVFS_DFLL_RESET_SHIFT);
1297*4882a593Smuzhiyun writel_relaxed(v, clk_base + RST_DFLL_DVCO);
1298*4882a593Smuzhiyun tegra114_car_barrier();
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun EXPORT_SYMBOL(tegra114_clock_deassert_dfll_dvco_reset);
1301*4882a593Smuzhiyun
tegra114_clock_init(struct device_node * np)1302*4882a593Smuzhiyun static void __init tegra114_clock_init(struct device_node *np)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun struct device_node *node;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun clk_base = of_iomap(np, 0);
1307*4882a593Smuzhiyun if (!clk_base) {
1308*4882a593Smuzhiyun pr_err("ioremap tegra114 CAR failed\n");
1309*4882a593Smuzhiyun return;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun node = of_find_matching_node(NULL, pmc_match);
1313*4882a593Smuzhiyun if (!node) {
1314*4882a593Smuzhiyun pr_err("Failed to find pmc node\n");
1315*4882a593Smuzhiyun WARN_ON(1);
1316*4882a593Smuzhiyun return;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun pmc_base = of_iomap(node, 0);
1320*4882a593Smuzhiyun of_node_put(node);
1321*4882a593Smuzhiyun if (!pmc_base) {
1322*4882a593Smuzhiyun pr_err("Can't map pmc registers\n");
1323*4882a593Smuzhiyun WARN_ON(1);
1324*4882a593Smuzhiyun return;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun clks = tegra_clk_init(clk_base, TEGRA114_CLK_CLK_MAX,
1328*4882a593Smuzhiyun TEGRA114_CLK_PERIPH_BANKS);
1329*4882a593Smuzhiyun if (!clks)
1330*4882a593Smuzhiyun return;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun if (tegra_osc_clk_init(clk_base, tegra114_clks, tegra114_input_freq,
1333*4882a593Smuzhiyun ARRAY_SIZE(tegra114_input_freq), 1, &osc_freq,
1334*4882a593Smuzhiyun &pll_ref_freq) < 0)
1335*4882a593Smuzhiyun return;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun tegra114_fixed_clk_init(clk_base);
1338*4882a593Smuzhiyun tegra114_pll_init(clk_base, pmc_base);
1339*4882a593Smuzhiyun tegra114_periph_clk_init(clk_base, pmc_base);
1340*4882a593Smuzhiyun tegra_audio_clk_init(clk_base, pmc_base, tegra114_clks,
1341*4882a593Smuzhiyun tegra114_audio_plls,
1342*4882a593Smuzhiyun ARRAY_SIZE(tegra114_audio_plls), 24000000);
1343*4882a593Smuzhiyun tegra_super_clk_gen4_init(clk_base, pmc_base, tegra114_clks,
1344*4882a593Smuzhiyun &pll_x_params);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun tegra_add_of_provider(np, of_clk_src_onecell_get);
1347*4882a593Smuzhiyun tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun tegra_clk_apply_init_table = tegra114_clock_apply_init_table;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun tegra_cpu_car_ops = &tegra114_cpu_car_ops;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun CLK_OF_DECLARE(tegra114, "nvidia,tegra114-car", tegra114_clock_init);
1354