1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/export.h>
12*4882a593Smuzhiyun #include <linux/clk/tegra.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun #include "clk-id.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define PLLX_BASE 0xe0
18*4882a593Smuzhiyun #define PLLX_MISC 0xe4
19*4882a593Smuzhiyun #define PLLX_MISC2 0x514
20*4882a593Smuzhiyun #define PLLX_MISC3 0x518
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define CCLKG_BURST_POLICY 0x368
23*4882a593Smuzhiyun #define CCLKLP_BURST_POLICY 0x370
24*4882a593Smuzhiyun #define SCLK_BURST_POLICY 0x028
25*4882a593Smuzhiyun #define SYSTEM_CLK_RATE 0x030
26*4882a593Smuzhiyun #define SCLK_DIVIDER 0x2c
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static DEFINE_SPINLOCK(sysrate_lock);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun enum tegra_super_gen {
31*4882a593Smuzhiyun gen4 = 4,
32*4882a593Smuzhiyun gen5,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct tegra_super_gen_info {
36*4882a593Smuzhiyun enum tegra_super_gen gen;
37*4882a593Smuzhiyun const char **sclk_parents;
38*4882a593Smuzhiyun const char **cclk_g_parents;
39*4882a593Smuzhiyun const char **cclk_lp_parents;
40*4882a593Smuzhiyun int num_sclk_parents;
41*4882a593Smuzhiyun int num_cclk_g_parents;
42*4882a593Smuzhiyun int num_cclk_lp_parents;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
46*4882a593Smuzhiyun "pll_p", "pll_p_out2", "unused",
47*4882a593Smuzhiyun "clk_32k", "pll_m_out1" };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
50*4882a593Smuzhiyun "pll_p", "pll_p_out4", "unused",
51*4882a593Smuzhiyun "unused", "pll_x", "unused", "unused",
52*4882a593Smuzhiyun "unused", "unused", "unused", "unused",
53*4882a593Smuzhiyun "dfllCPU_out" };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
56*4882a593Smuzhiyun "pll_p", "pll_p_out4", "unused",
57*4882a593Smuzhiyun "unused", "pll_x", "pll_x_out0" };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const struct tegra_super_gen_info tegra_super_gen_info_gen4 = {
60*4882a593Smuzhiyun .gen = gen4,
61*4882a593Smuzhiyun .sclk_parents = sclk_parents,
62*4882a593Smuzhiyun .cclk_g_parents = cclk_g_parents,
63*4882a593Smuzhiyun .cclk_lp_parents = cclk_lp_parents,
64*4882a593Smuzhiyun .num_sclk_parents = ARRAY_SIZE(sclk_parents),
65*4882a593Smuzhiyun .num_cclk_g_parents = ARRAY_SIZE(cclk_g_parents),
66*4882a593Smuzhiyun .num_cclk_lp_parents = ARRAY_SIZE(cclk_lp_parents),
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const char *sclk_parents_gen5[] = { "clk_m", "pll_c_out1", "pll_c4_out3",
70*4882a593Smuzhiyun "pll_p", "pll_p_out2", "pll_c4_out1",
71*4882a593Smuzhiyun "clk_32k", "pll_c4_out2" };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static const char *cclk_g_parents_gen5[] = { "clk_m", "unused", "clk_32k", "unused",
74*4882a593Smuzhiyun "pll_p", "pll_p_out4", "unused",
75*4882a593Smuzhiyun "unused", "pll_x", "unused", "unused",
76*4882a593Smuzhiyun "unused", "unused", "unused", "unused",
77*4882a593Smuzhiyun "dfllCPU_out" };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const char *cclk_lp_parents_gen5[] = { "clk_m", "unused", "clk_32k", "unused",
80*4882a593Smuzhiyun "pll_p", "pll_p_out4", "unused",
81*4882a593Smuzhiyun "unused", "pll_x", "unused", "unused",
82*4882a593Smuzhiyun "unused", "unused", "unused", "unused",
83*4882a593Smuzhiyun "dfllCPU_out" };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const struct tegra_super_gen_info tegra_super_gen_info_gen5 = {
86*4882a593Smuzhiyun .gen = gen5,
87*4882a593Smuzhiyun .sclk_parents = sclk_parents_gen5,
88*4882a593Smuzhiyun .cclk_g_parents = cclk_g_parents_gen5,
89*4882a593Smuzhiyun .cclk_lp_parents = cclk_lp_parents_gen5,
90*4882a593Smuzhiyun .num_sclk_parents = ARRAY_SIZE(sclk_parents_gen5),
91*4882a593Smuzhiyun .num_cclk_g_parents = ARRAY_SIZE(cclk_g_parents_gen5),
92*4882a593Smuzhiyun .num_cclk_lp_parents = ARRAY_SIZE(cclk_lp_parents_gen5),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
tegra_sclk_init(void __iomem * clk_base,struct tegra_clk * tegra_clks,const struct tegra_super_gen_info * gen_info)95*4882a593Smuzhiyun static void __init tegra_sclk_init(void __iomem *clk_base,
96*4882a593Smuzhiyun struct tegra_clk *tegra_clks,
97*4882a593Smuzhiyun const struct tegra_super_gen_info *gen_info)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct clk *clk;
100*4882a593Smuzhiyun struct clk **dt_clk;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* SCLK_MUX */
103*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_sclk_mux, tegra_clks);
104*4882a593Smuzhiyun if (dt_clk) {
105*4882a593Smuzhiyun clk = tegra_clk_register_super_mux("sclk_mux",
106*4882a593Smuzhiyun gen_info->sclk_parents,
107*4882a593Smuzhiyun gen_info->num_sclk_parents,
108*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
109*4882a593Smuzhiyun clk_base + SCLK_BURST_POLICY,
110*4882a593Smuzhiyun 0, 4, 0, 0, NULL);
111*4882a593Smuzhiyun *dt_clk = clk;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* SCLK */
115*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_sclk, tegra_clks);
116*4882a593Smuzhiyun if (dt_clk) {
117*4882a593Smuzhiyun clk = clk_register_divider(NULL, "sclk", "sclk_mux",
118*4882a593Smuzhiyun CLK_IS_CRITICAL,
119*4882a593Smuzhiyun clk_base + SCLK_DIVIDER, 0, 8,
120*4882a593Smuzhiyun 0, &sysrate_lock);
121*4882a593Smuzhiyun *dt_clk = clk;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun } else {
124*4882a593Smuzhiyun /* SCLK */
125*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_sclk, tegra_clks);
126*4882a593Smuzhiyun if (dt_clk) {
127*4882a593Smuzhiyun clk = tegra_clk_register_super_mux("sclk",
128*4882a593Smuzhiyun gen_info->sclk_parents,
129*4882a593Smuzhiyun gen_info->num_sclk_parents,
130*4882a593Smuzhiyun CLK_SET_RATE_PARENT |
131*4882a593Smuzhiyun CLK_IS_CRITICAL,
132*4882a593Smuzhiyun clk_base + SCLK_BURST_POLICY,
133*4882a593Smuzhiyun 0, 4, 0, 0, NULL);
134*4882a593Smuzhiyun *dt_clk = clk;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* HCLK */
139*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_hclk, tegra_clks);
140*4882a593Smuzhiyun if (dt_clk) {
141*4882a593Smuzhiyun clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
142*4882a593Smuzhiyun clk_base + SYSTEM_CLK_RATE, 4, 2, 0,
143*4882a593Smuzhiyun &sysrate_lock);
144*4882a593Smuzhiyun clk = clk_register_gate(NULL, "hclk", "hclk_div",
145*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
146*4882a593Smuzhiyun clk_base + SYSTEM_CLK_RATE,
147*4882a593Smuzhiyun 7, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
148*4882a593Smuzhiyun *dt_clk = clk;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* PCLK */
152*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pclk, tegra_clks);
153*4882a593Smuzhiyun if (!dt_clk)
154*4882a593Smuzhiyun return;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
157*4882a593Smuzhiyun clk_base + SYSTEM_CLK_RATE, 0, 2, 0,
158*4882a593Smuzhiyun &sysrate_lock);
159*4882a593Smuzhiyun clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT |
160*4882a593Smuzhiyun CLK_IS_CRITICAL, clk_base + SYSTEM_CLK_RATE,
161*4882a593Smuzhiyun 3, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
162*4882a593Smuzhiyun *dt_clk = clk;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
tegra_super_clk_init(void __iomem * clk_base,void __iomem * pmc_base,struct tegra_clk * tegra_clks,struct tegra_clk_pll_params * params,const struct tegra_super_gen_info * gen_info)165*4882a593Smuzhiyun static void __init tegra_super_clk_init(void __iomem *clk_base,
166*4882a593Smuzhiyun void __iomem *pmc_base,
167*4882a593Smuzhiyun struct tegra_clk *tegra_clks,
168*4882a593Smuzhiyun struct tegra_clk_pll_params *params,
169*4882a593Smuzhiyun const struct tegra_super_gen_info *gen_info)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct clk *clk;
172*4882a593Smuzhiyun struct clk **dt_clk;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* CCLKG */
175*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_cclk_g, tegra_clks);
176*4882a593Smuzhiyun if (dt_clk) {
177*4882a593Smuzhiyun if (gen_info->gen == gen5) {
178*4882a593Smuzhiyun clk = tegra_clk_register_super_mux("cclk_g",
179*4882a593Smuzhiyun gen_info->cclk_g_parents,
180*4882a593Smuzhiyun gen_info->num_cclk_g_parents,
181*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
182*4882a593Smuzhiyun clk_base + CCLKG_BURST_POLICY,
183*4882a593Smuzhiyun TEGRA210_CPU_CLK, 4, 8, 0, NULL);
184*4882a593Smuzhiyun } else {
185*4882a593Smuzhiyun clk = tegra_clk_register_super_mux("cclk_g",
186*4882a593Smuzhiyun gen_info->cclk_g_parents,
187*4882a593Smuzhiyun gen_info->num_cclk_g_parents,
188*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
189*4882a593Smuzhiyun clk_base + CCLKG_BURST_POLICY,
190*4882a593Smuzhiyun 0, 4, 0, 0, NULL);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun *dt_clk = clk;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* CCLKLP */
196*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_cclk_lp, tegra_clks);
197*4882a593Smuzhiyun if (dt_clk) {
198*4882a593Smuzhiyun if (gen_info->gen == gen5) {
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * TEGRA210_CPU_CLK flag is not needed for cclk_lp as
201*4882a593Smuzhiyun * cluster switching is not currently supported on
202*4882a593Smuzhiyun * Tegra210 and also cpu_lp is not used.
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun clk = tegra_clk_register_super_mux("cclk_lp",
205*4882a593Smuzhiyun gen_info->cclk_lp_parents,
206*4882a593Smuzhiyun gen_info->num_cclk_lp_parents,
207*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
208*4882a593Smuzhiyun clk_base + CCLKLP_BURST_POLICY,
209*4882a593Smuzhiyun 0, 4, 8, 0, NULL);
210*4882a593Smuzhiyun } else {
211*4882a593Smuzhiyun clk = tegra_clk_register_super_mux("cclk_lp",
212*4882a593Smuzhiyun gen_info->cclk_lp_parents,
213*4882a593Smuzhiyun gen_info->num_cclk_lp_parents,
214*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
215*4882a593Smuzhiyun clk_base + CCLKLP_BURST_POLICY,
216*4882a593Smuzhiyun TEGRA_DIVIDER_2, 4, 8, 9, NULL);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun *dt_clk = clk;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun tegra_sclk_init(clk_base, tegra_clks, gen_info);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
224*4882a593Smuzhiyun defined(CONFIG_ARCH_TEGRA_124_SOC) || \
225*4882a593Smuzhiyun defined(CONFIG_ARCH_TEGRA_210_SOC)
226*4882a593Smuzhiyun /* PLLX */
227*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pll_x, tegra_clks);
228*4882a593Smuzhiyun if (!dt_clk)
229*4882a593Smuzhiyun return;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #if defined(CONFIG_ARCH_TEGRA_210_SOC)
232*4882a593Smuzhiyun if (gen_info->gen == gen5)
233*4882a593Smuzhiyun clk = tegra_clk_register_pllc_tegra210("pll_x", "pll_ref",
234*4882a593Smuzhiyun clk_base, pmc_base, CLK_IGNORE_UNUSED, params, NULL);
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun clk = tegra_clk_register_pllxc("pll_x", "pll_ref", clk_base,
238*4882a593Smuzhiyun pmc_base, CLK_IGNORE_UNUSED, params, NULL);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun *dt_clk = clk;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* PLLX_OUT0 */
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pll_x_out0, tegra_clks);
245*4882a593Smuzhiyun if (!dt_clk)
246*4882a593Smuzhiyun return;
247*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll_x_out0", "pll_x",
248*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
249*4882a593Smuzhiyun *dt_clk = clk;
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
tegra_super_clk_gen4_init(void __iomem * clk_base,void __iomem * pmc_base,struct tegra_clk * tegra_clks,struct tegra_clk_pll_params * params)253*4882a593Smuzhiyun void __init tegra_super_clk_gen4_init(void __iomem *clk_base,
254*4882a593Smuzhiyun void __iomem *pmc_base,
255*4882a593Smuzhiyun struct tegra_clk *tegra_clks,
256*4882a593Smuzhiyun struct tegra_clk_pll_params *params)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun tegra_super_clk_init(clk_base, pmc_base, tegra_clks, params,
259*4882a593Smuzhiyun &tegra_super_gen_info_gen4);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
tegra_super_clk_gen5_init(void __iomem * clk_base,void __iomem * pmc_base,struct tegra_clk * tegra_clks,struct tegra_clk_pll_params * params)262*4882a593Smuzhiyun void __init tegra_super_clk_gen5_init(void __iomem *clk_base,
263*4882a593Smuzhiyun void __iomem *pmc_base,
264*4882a593Smuzhiyun struct tegra_clk *tegra_clks,
265*4882a593Smuzhiyun struct tegra_clk_pll_params *params)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun tegra_super_clk_init(clk_base, pmc_base, tegra_clks, params,
268*4882a593Smuzhiyun &tegra_super_gen_info_gen5);
269*4882a593Smuzhiyun }
270