1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/clkdev.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/export.h>
13*4882a593Smuzhiyun #include <linux/clk/tegra.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun #include "clk-id.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define CLK_SOURCE_I2S0 0x1d8
19*4882a593Smuzhiyun #define CLK_SOURCE_I2S1 0x100
20*4882a593Smuzhiyun #define CLK_SOURCE_I2S2 0x104
21*4882a593Smuzhiyun #define CLK_SOURCE_NDFLASH 0x160
22*4882a593Smuzhiyun #define CLK_SOURCE_I2S3 0x3bc
23*4882a593Smuzhiyun #define CLK_SOURCE_I2S4 0x3c0
24*4882a593Smuzhiyun #define CLK_SOURCE_SPDIF_OUT 0x108
25*4882a593Smuzhiyun #define CLK_SOURCE_SPDIF_IN 0x10c
26*4882a593Smuzhiyun #define CLK_SOURCE_PWM 0x110
27*4882a593Smuzhiyun #define CLK_SOURCE_ADX 0x638
28*4882a593Smuzhiyun #define CLK_SOURCE_ADX1 0x670
29*4882a593Smuzhiyun #define CLK_SOURCE_AMX 0x63c
30*4882a593Smuzhiyun #define CLK_SOURCE_AMX1 0x674
31*4882a593Smuzhiyun #define CLK_SOURCE_HDA 0x428
32*4882a593Smuzhiyun #define CLK_SOURCE_HDA2CODEC_2X 0x3e4
33*4882a593Smuzhiyun #define CLK_SOURCE_SBC1 0x134
34*4882a593Smuzhiyun #define CLK_SOURCE_SBC2 0x118
35*4882a593Smuzhiyun #define CLK_SOURCE_SBC3 0x11c
36*4882a593Smuzhiyun #define CLK_SOURCE_SBC4 0x1b4
37*4882a593Smuzhiyun #define CLK_SOURCE_SBC5 0x3c8
38*4882a593Smuzhiyun #define CLK_SOURCE_SBC6 0x3cc
39*4882a593Smuzhiyun #define CLK_SOURCE_SATA_OOB 0x420
40*4882a593Smuzhiyun #define CLK_SOURCE_SATA 0x424
41*4882a593Smuzhiyun #define CLK_SOURCE_NDSPEED 0x3f8
42*4882a593Smuzhiyun #define CLK_SOURCE_VFIR 0x168
43*4882a593Smuzhiyun #define CLK_SOURCE_SDMMC1 0x150
44*4882a593Smuzhiyun #define CLK_SOURCE_SDMMC2 0x154
45*4882a593Smuzhiyun #define CLK_SOURCE_SDMMC3 0x1bc
46*4882a593Smuzhiyun #define CLK_SOURCE_SDMMC4 0x164
47*4882a593Smuzhiyun #define CLK_SOURCE_CVE 0x140
48*4882a593Smuzhiyun #define CLK_SOURCE_TVO 0x188
49*4882a593Smuzhiyun #define CLK_SOURCE_TVDAC 0x194
50*4882a593Smuzhiyun #define CLK_SOURCE_VDE 0x1c8
51*4882a593Smuzhiyun #define CLK_SOURCE_CSITE 0x1d4
52*4882a593Smuzhiyun #define CLK_SOURCE_LA 0x1f8
53*4882a593Smuzhiyun #define CLK_SOURCE_TRACE 0x634
54*4882a593Smuzhiyun #define CLK_SOURCE_OWR 0x1cc
55*4882a593Smuzhiyun #define CLK_SOURCE_NOR 0x1d0
56*4882a593Smuzhiyun #define CLK_SOURCE_MIPI 0x174
57*4882a593Smuzhiyun #define CLK_SOURCE_I2C1 0x124
58*4882a593Smuzhiyun #define CLK_SOURCE_I2C2 0x198
59*4882a593Smuzhiyun #define CLK_SOURCE_I2C3 0x1b8
60*4882a593Smuzhiyun #define CLK_SOURCE_I2C4 0x3c4
61*4882a593Smuzhiyun #define CLK_SOURCE_I2C5 0x128
62*4882a593Smuzhiyun #define CLK_SOURCE_I2C6 0x65c
63*4882a593Smuzhiyun #define CLK_SOURCE_UARTA 0x178
64*4882a593Smuzhiyun #define CLK_SOURCE_UARTB 0x17c
65*4882a593Smuzhiyun #define CLK_SOURCE_UARTC 0x1a0
66*4882a593Smuzhiyun #define CLK_SOURCE_UARTD 0x1c0
67*4882a593Smuzhiyun #define CLK_SOURCE_UARTE 0x1c4
68*4882a593Smuzhiyun #define CLK_SOURCE_3D 0x158
69*4882a593Smuzhiyun #define CLK_SOURCE_2D 0x15c
70*4882a593Smuzhiyun #define CLK_SOURCE_MPE 0x170
71*4882a593Smuzhiyun #define CLK_SOURCE_VI_SENSOR 0x1a8
72*4882a593Smuzhiyun #define CLK_SOURCE_VI 0x148
73*4882a593Smuzhiyun #define CLK_SOURCE_EPP 0x16c
74*4882a593Smuzhiyun #define CLK_SOURCE_MSENC 0x1f0
75*4882a593Smuzhiyun #define CLK_SOURCE_TSEC 0x1f4
76*4882a593Smuzhiyun #define CLK_SOURCE_HOST1X 0x180
77*4882a593Smuzhiyun #define CLK_SOURCE_HDMI 0x18c
78*4882a593Smuzhiyun #define CLK_SOURCE_DISP1 0x138
79*4882a593Smuzhiyun #define CLK_SOURCE_DISP2 0x13c
80*4882a593Smuzhiyun #define CLK_SOURCE_CILAB 0x614
81*4882a593Smuzhiyun #define CLK_SOURCE_CILCD 0x618
82*4882a593Smuzhiyun #define CLK_SOURCE_CILE 0x61c
83*4882a593Smuzhiyun #define CLK_SOURCE_DSIALP 0x620
84*4882a593Smuzhiyun #define CLK_SOURCE_DSIBLP 0x624
85*4882a593Smuzhiyun #define CLK_SOURCE_TSENSOR 0x3b8
86*4882a593Smuzhiyun #define CLK_SOURCE_D_AUDIO 0x3d0
87*4882a593Smuzhiyun #define CLK_SOURCE_DAM0 0x3d8
88*4882a593Smuzhiyun #define CLK_SOURCE_DAM1 0x3dc
89*4882a593Smuzhiyun #define CLK_SOURCE_DAM2 0x3e0
90*4882a593Smuzhiyun #define CLK_SOURCE_ACTMON 0x3e8
91*4882a593Smuzhiyun #define CLK_SOURCE_EXTERN1 0x3ec
92*4882a593Smuzhiyun #define CLK_SOURCE_EXTERN2 0x3f0
93*4882a593Smuzhiyun #define CLK_SOURCE_EXTERN3 0x3f4
94*4882a593Smuzhiyun #define CLK_SOURCE_I2CSLOW 0x3fc
95*4882a593Smuzhiyun #define CLK_SOURCE_SE 0x42c
96*4882a593Smuzhiyun #define CLK_SOURCE_MSELECT 0x3b4
97*4882a593Smuzhiyun #define CLK_SOURCE_DFLL_REF 0x62c
98*4882a593Smuzhiyun #define CLK_SOURCE_DFLL_SOC 0x630
99*4882a593Smuzhiyun #define CLK_SOURCE_SOC_THERM 0x644
100*4882a593Smuzhiyun #define CLK_SOURCE_XUSB_HOST_SRC 0x600
101*4882a593Smuzhiyun #define CLK_SOURCE_XUSB_FALCON_SRC 0x604
102*4882a593Smuzhiyun #define CLK_SOURCE_XUSB_FS_SRC 0x608
103*4882a593Smuzhiyun #define CLK_SOURCE_XUSB_SS_SRC 0x610
104*4882a593Smuzhiyun #define CLK_SOURCE_XUSB_DEV_SRC 0x60c
105*4882a593Smuzhiyun #define CLK_SOURCE_ISP 0x144
106*4882a593Smuzhiyun #define CLK_SOURCE_SOR0 0x414
107*4882a593Smuzhiyun #define CLK_SOURCE_DPAUX 0x418
108*4882a593Smuzhiyun #define CLK_SOURCE_ENTROPY 0x628
109*4882a593Smuzhiyun #define CLK_SOURCE_VI_SENSOR2 0x658
110*4882a593Smuzhiyun #define CLK_SOURCE_HDMI_AUDIO 0x668
111*4882a593Smuzhiyun #define CLK_SOURCE_VIC03 0x678
112*4882a593Smuzhiyun #define CLK_SOURCE_CLK72MHZ 0x66c
113*4882a593Smuzhiyun #define CLK_SOURCE_DBGAPB 0x718
114*4882a593Smuzhiyun #define CLK_SOURCE_NVENC 0x6a0
115*4882a593Smuzhiyun #define CLK_SOURCE_NVDEC 0x698
116*4882a593Smuzhiyun #define CLK_SOURCE_NVJPG 0x69c
117*4882a593Smuzhiyun #define CLK_SOURCE_APE 0x6c0
118*4882a593Smuzhiyun #define CLK_SOURCE_SDMMC_LEGACY 0x694
119*4882a593Smuzhiyun #define CLK_SOURCE_QSPI 0x6c4
120*4882a593Smuzhiyun #define CLK_SOURCE_VI_I2C 0x6c8
121*4882a593Smuzhiyun #define CLK_SOURCE_MIPIBIF 0x660
122*4882a593Smuzhiyun #define CLK_SOURCE_UARTAPE 0x710
123*4882a593Smuzhiyun #define CLK_SOURCE_TSECB 0x6d8
124*4882a593Smuzhiyun #define CLK_SOURCE_MAUD 0x6d4
125*4882a593Smuzhiyun #define CLK_SOURCE_USB2_HSIC_TRK 0x6cc
126*4882a593Smuzhiyun #define CLK_SOURCE_DMIC1 0x64c
127*4882a593Smuzhiyun #define CLK_SOURCE_DMIC2 0x650
128*4882a593Smuzhiyun #define CLK_SOURCE_DMIC3 0x6bc
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define MASK(x) (BIT(x) - 1)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define MUX(_name, _parents, _offset, \
133*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id) \
134*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
135*4882a593Smuzhiyun 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
136*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
137*4882a593Smuzhiyun NULL)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define MUX_FLAGS(_name, _parents, _offset,\
140*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id, flags)\
141*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
142*4882a593Smuzhiyun 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
143*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id, _parents##_idx, flags,\
144*4882a593Smuzhiyun NULL)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define MUX8(_name, _parents, _offset, \
147*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id) \
148*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
149*4882a593Smuzhiyun 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
150*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
151*4882a593Smuzhiyun NULL)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define MUX8_NOGATE_LOCK(_name, _parents, _offset, _clk_id, _lock) \
154*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset, \
155*4882a593Smuzhiyun 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
156*4882a593Smuzhiyun 0, TEGRA_PERIPH_NO_GATE, _clk_id,\
157*4882a593Smuzhiyun _parents##_idx, 0, _lock)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define MUX8_NOGATE(_name, _parents, _offset, _clk_id) \
160*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset, \
161*4882a593Smuzhiyun 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
162*4882a593Smuzhiyun 0, TEGRA_PERIPH_NO_GATE, _clk_id,\
163*4882a593Smuzhiyun _parents##_idx, 0, NULL)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define INT(_name, _parents, _offset, \
166*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id) \
167*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
168*4882a593Smuzhiyun 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
169*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
170*4882a593Smuzhiyun _clk_id, _parents##_idx, 0, NULL)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define INT_FLAGS(_name, _parents, _offset,\
173*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id, flags)\
174*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
175*4882a593Smuzhiyun 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
176*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
177*4882a593Smuzhiyun _clk_id, _parents##_idx, flags, NULL)
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define INT8(_name, _parents, _offset,\
180*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id) \
181*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
182*4882a593Smuzhiyun 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
183*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
184*4882a593Smuzhiyun _clk_id, _parents##_idx, 0, NULL)
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #define UART(_name, _parents, _offset,\
187*4882a593Smuzhiyun _clk_num, _clk_id) \
188*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
189*4882a593Smuzhiyun 30, MASK(2), 0, 0, 16, 1, TEGRA_DIVIDER_UART| \
190*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP, _clk_num, 0, _clk_id,\
191*4882a593Smuzhiyun _parents##_idx, 0, NULL)
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define UART8(_name, _parents, _offset,\
194*4882a593Smuzhiyun _clk_num, _clk_id) \
195*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
196*4882a593Smuzhiyun 29, MASK(3), 0, 0, 16, 1, TEGRA_DIVIDER_UART| \
197*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP, _clk_num, 0, _clk_id,\
198*4882a593Smuzhiyun _parents##_idx, 0, NULL)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define I2C(_name, _parents, _offset,\
201*4882a593Smuzhiyun _clk_num, _clk_id) \
202*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
203*4882a593Smuzhiyun 30, MASK(2), 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP,\
204*4882a593Smuzhiyun _clk_num, TEGRA_PERIPH_ON_APB, _clk_id, \
205*4882a593Smuzhiyun _parents##_idx, 0, NULL)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define XUSB(_name, _parents, _offset, \
208*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id) \
209*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset, \
210*4882a593Smuzhiyun 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
211*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
212*4882a593Smuzhiyun _clk_id, _parents##_idx, 0, NULL)
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define AUDIO(_name, _offset, _clk_num,\
215*4882a593Smuzhiyun _gate_flags, _clk_id) \
216*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, mux_d_audio_clk, \
217*4882a593Smuzhiyun _offset, 16, 0xE01F, 0, 0, 8, 1, \
218*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags, \
219*4882a593Smuzhiyun _clk_id, mux_d_audio_clk_idx, 0, NULL)
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun #define NODIV(_name, _parents, _offset, \
222*4882a593Smuzhiyun _mux_shift, _mux_mask, _clk_num, \
223*4882a593Smuzhiyun _gate_flags, _clk_id, _lock) \
224*4882a593Smuzhiyun TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
225*4882a593Smuzhiyun _mux_shift, _mux_mask, 0, 0, 0, 0, 0,\
226*4882a593Smuzhiyun _clk_num, (_gate_flags) | TEGRA_PERIPH_NO_DIV,\
227*4882a593Smuzhiyun _clk_id, _parents##_idx, 0, _lock)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define GATE(_name, _parent_name, \
230*4882a593Smuzhiyun _clk_num, _gate_flags, _clk_id, _flags) \
231*4882a593Smuzhiyun { \
232*4882a593Smuzhiyun .name = _name, \
233*4882a593Smuzhiyun .clk_id = _clk_id, \
234*4882a593Smuzhiyun .p.parent_name = _parent_name, \
235*4882a593Smuzhiyun .periph = TEGRA_CLK_PERIPH(0, 0, 0, 0, 0, 0, 0, \
236*4882a593Smuzhiyun _clk_num, _gate_flags, NULL, NULL), \
237*4882a593Smuzhiyun .flags = _flags \
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define DIV8(_name, _parent_name, _offset, _clk_id, _flags) \
241*4882a593Smuzhiyun { \
242*4882a593Smuzhiyun .name = _name, \
243*4882a593Smuzhiyun .clk_id = _clk_id, \
244*4882a593Smuzhiyun .p.parent_name = _parent_name, \
245*4882a593Smuzhiyun .periph = TEGRA_CLK_PERIPH(0, 0, 0, 0, 8, 1, \
246*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP, 0, 0, \
247*4882a593Smuzhiyun NULL, NULL), \
248*4882a593Smuzhiyun .offset = _offset, \
249*4882a593Smuzhiyun .flags = _flags, \
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #define PLLP_BASE 0xa0
253*4882a593Smuzhiyun #define PLLP_MISC 0xac
254*4882a593Smuzhiyun #define PLLP_MISC1 0x680
255*4882a593Smuzhiyun #define PLLP_OUTA 0xa4
256*4882a593Smuzhiyun #define PLLP_OUTB 0xa8
257*4882a593Smuzhiyun #define PLLP_OUTC 0x67c
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #define PLL_BASE_LOCK BIT(27)
260*4882a593Smuzhiyun #define PLL_MISC_LOCK_ENABLE 18
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static DEFINE_SPINLOCK(PLLP_OUTA_lock);
263*4882a593Smuzhiyun static DEFINE_SPINLOCK(PLLP_OUTB_lock);
264*4882a593Smuzhiyun static DEFINE_SPINLOCK(PLLP_OUTC_lock);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #define MUX_I2S_SPDIF(_id) \
267*4882a593Smuzhiyun static const char *mux_pllaout0_##_id##_2x_pllp_clkm[] = { "pll_a_out0", \
268*4882a593Smuzhiyun #_id, "pll_p",\
269*4882a593Smuzhiyun "clk_m"};
270*4882a593Smuzhiyun MUX_I2S_SPDIF(audio0)
271*4882a593Smuzhiyun MUX_I2S_SPDIF(audio1)
272*4882a593Smuzhiyun MUX_I2S_SPDIF(audio2)
273*4882a593Smuzhiyun MUX_I2S_SPDIF(audio3)
274*4882a593Smuzhiyun MUX_I2S_SPDIF(audio4)
275*4882a593Smuzhiyun MUX_I2S_SPDIF(audio)
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #define mux_pllaout0_audio0_2x_pllp_clkm_idx NULL
278*4882a593Smuzhiyun #define mux_pllaout0_audio1_2x_pllp_clkm_idx NULL
279*4882a593Smuzhiyun #define mux_pllaout0_audio2_2x_pllp_clkm_idx NULL
280*4882a593Smuzhiyun #define mux_pllaout0_audio3_2x_pllp_clkm_idx NULL
281*4882a593Smuzhiyun #define mux_pllaout0_audio4_2x_pllp_clkm_idx NULL
282*4882a593Smuzhiyun #define mux_pllaout0_audio_2x_pllp_clkm_idx NULL
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const char *mux_pllp_pllc_pllm_clkm[] = {
285*4882a593Smuzhiyun "pll_p", "pll_c", "pll_m", "clk_m"
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun #define mux_pllp_pllc_pllm_clkm_idx NULL
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const char *mux_pllp_pllc_pllm[] = { "pll_p", "pll_c", "pll_m" };
290*4882a593Smuzhiyun #define mux_pllp_pllc_pllm_idx NULL
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const char *mux_pllp_pllc_clk32_clkm[] = {
293*4882a593Smuzhiyun "pll_p", "pll_c", "clk_32k", "clk_m"
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun #define mux_pllp_pllc_clk32_clkm_idx NULL
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static const char *mux_plla_pllc_pllp_clkm[] = {
298*4882a593Smuzhiyun "pll_a_out0", "pll_c", "pll_p", "clk_m"
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun #define mux_plla_pllc_pllp_clkm_idx mux_pllp_pllc_pllm_clkm_idx
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static const char *mux_pllp_pllc2_c_c3_pllm_clkm[] = {
303*4882a593Smuzhiyun "pll_p", "pll_c2", "pll_c", "pll_c3", "pll_m", "clk_m"
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun static u32 mux_pllp_pllc2_c_c3_pllm_clkm_idx[] = {
306*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6,
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static const char *mux_pllp_clkm[] = {
310*4882a593Smuzhiyun "pll_p", "clk_m"
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun static u32 mux_pllp_clkm_idx[] = {
313*4882a593Smuzhiyun [0] = 0, [1] = 3,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const char *mux_pllp_clkm_2[] = {
317*4882a593Smuzhiyun "pll_p", "clk_m"
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun static u32 mux_pllp_clkm_2_idx[] = {
320*4882a593Smuzhiyun [0] = 2, [1] = 6,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static const char *mux_pllc2_c_c3_pllp_plla1_clkm[] = {
324*4882a593Smuzhiyun "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a1", "clk_m"
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun static u32 mux_pllc2_c_c3_pllp_plla1_clkm_idx[] = {
327*4882a593Smuzhiyun [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 6, [5] = 7,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static const char *
331*4882a593Smuzhiyun mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0[] = {
332*4882a593Smuzhiyun "pll_c4_out1", "pll_c", "pll_c4_out2", "pll_p", "clk_m",
333*4882a593Smuzhiyun "pll_a_out0", "pll_c4_out0"
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun static u32 mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0_idx[] = {
336*4882a593Smuzhiyun [0] = 0, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static const char *mux_pllc_pllp_plla[] = {
340*4882a593Smuzhiyun "pll_c", "pll_p", "pll_a_out0"
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun static u32 mux_pllc_pllp_plla_idx[] = {
343*4882a593Smuzhiyun [0] = 1, [1] = 2, [2] = 3,
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun static const char *mux_clkm_pllc_pllp_plla[] = {
347*4882a593Smuzhiyun "clk_m", "pll_c", "pll_p", "pll_a_out0"
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun #define mux_clkm_pllc_pllp_plla_idx NULL
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const char *mux_pllc_pllp_plla1_pllc2_c3_clkm[] = {
352*4882a593Smuzhiyun "pll_c", "pll_p", "pll_a1", "pll_c2", "pll_c3", "clk_m"
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun static u32 mux_pllc_pllp_plla1_pllc2_c3_clkm_idx[] = {
355*4882a593Smuzhiyun [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6,
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun static const char *mux_pllc2_c_c3_pllp_clkm_plla1_pllc4[] = {
359*4882a593Smuzhiyun "pll_c2", "pll_c", "pll_c3", "pll_p", "clk_m", "pll_a1", "pll_c4_out0",
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun static u32 mux_pllc2_c_c3_pllp_clkm_plla1_pllc4_idx[] = {
362*4882a593Smuzhiyun [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun static const char *mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4[] = {
366*4882a593Smuzhiyun "pll_c", "pll_p", "pll_a1", "pll_c2", "pll_c3", "clk_m", "pll_c4_out0",
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun #define mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4_idx \
369*4882a593Smuzhiyun mux_pllc2_c_c3_pllp_clkm_plla1_pllc4_idx
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun static const char *
372*4882a593Smuzhiyun mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm[] = {
373*4882a593Smuzhiyun "pll_a_out0", "pll_c4_out0", "pll_c", "pll_c4_out1", "pll_p",
374*4882a593Smuzhiyun "pll_c4_out2", "clk_m"
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun #define mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm_idx NULL
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static const char *mux_pllm_pllc2_c_c3_pllp_plla[] = {
379*4882a593Smuzhiyun "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0"
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun #define mux_pllm_pllc2_c_c3_pllp_plla_idx mux_pllp_pllc2_c_c3_pllm_clkm_idx
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static const char *mux_pllp_pllm_plld_plla_pllc_plld2_clkm[] = {
384*4882a593Smuzhiyun "pll_p", "pll_m", "pll_d_out0", "pll_a_out0", "pll_c",
385*4882a593Smuzhiyun "pll_d2_out0", "clk_m"
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun #define mux_pllp_pllm_plld_plla_pllc_plld2_clkm_idx NULL
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static const char *mux_pllm_pllc_pllp_plla[] = {
390*4882a593Smuzhiyun "pll_m", "pll_c", "pll_p", "pll_a_out0"
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun #define mux_pllm_pllc_pllp_plla_idx mux_pllp_pllc_pllm_clkm_idx
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const char *mux_pllp_pllc_clkm[] = {
395*4882a593Smuzhiyun "pll_p", "pll_c", "clk_m"
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun static u32 mux_pllp_pllc_clkm_idx[] = {
398*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 3,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static const char *mux_pllp_pllc_clkm_1[] = {
402*4882a593Smuzhiyun "pll_p", "pll_c", "clk_m"
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun static u32 mux_pllp_pllc_clkm_1_idx[] = {
405*4882a593Smuzhiyun [0] = 0, [1] = 2, [2] = 5,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static const char *mux_pllp_pllc_plla_clkm[] = {
409*4882a593Smuzhiyun "pll_p", "pll_c", "pll_a_out0", "clk_m"
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun static u32 mux_pllp_pllc_plla_clkm_idx[] = {
412*4882a593Smuzhiyun [0] = 0, [1] = 2, [2] = 4, [3] = 6,
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static const char *mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2[] = {
416*4882a593Smuzhiyun "pll_p", "pll_c", "pll_c4_out0", "pll_c4_out1", "clk_m", "pll_c4_out2"
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun static u32 mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2_idx[] = {
419*4882a593Smuzhiyun [0] = 0, [1] = 2, [2] = 3, [3] = 5, [4] = 6, [5] = 7,
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static const char *
423*4882a593Smuzhiyun mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0[] = {
424*4882a593Smuzhiyun "pll_p", "pll_c_out1", "pll_c", "pll_c4_out2", "pll_c4_out1",
425*4882a593Smuzhiyun "clk_m", "pll_c4_out0"
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun static u32
428*4882a593Smuzhiyun mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0_idx[] = {
429*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 2, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const char *mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0[] = {
433*4882a593Smuzhiyun "pll_p", "pll_c4_out2", "pll_c4_out1", "clk_m", "pll_c4_out0"
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun static u32 mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0_idx[] = {
436*4882a593Smuzhiyun [0] = 0, [1] = 3, [2] = 4, [3] = 6, [4] = 7,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static const char *mux_pllp_pllc2_c_c3_clkm[] = {
440*4882a593Smuzhiyun "pll_p", "pll_c2", "pll_c", "pll_c3", "clk_m"
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun static u32 mux_pllp_pllc2_c_c3_clkm_idx[] = {
443*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 6,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const char *mux_pllp_clkm_clk32_plle[] = {
447*4882a593Smuzhiyun "pll_p", "clk_m", "clk_32k", "pll_e"
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun static u32 mux_pllp_clkm_clk32_plle_idx[] = {
450*4882a593Smuzhiyun [0] = 0, [1] = 2, [2] = 4, [3] = 6,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const char *mux_pllp_pllp_out3_clkm_clk32k_plla[] = {
454*4882a593Smuzhiyun "pll_p", "pll_p_out3", "clk_m", "clk_32k", "pll_a_out0"
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun #define mux_pllp_pllp_out3_clkm_clk32k_plla_idx NULL
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun static const char *mux_pllp_out3_clkm_pllp_pllc4[] = {
459*4882a593Smuzhiyun "pll_p_out3", "clk_m", "pll_p", "pll_c4_out0", "pll_c4_out1",
460*4882a593Smuzhiyun "pll_c4_out2"
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun static u32 mux_pllp_out3_clkm_pllp_pllc4_idx[] = {
463*4882a593Smuzhiyun [0] = 0, [1] = 3, [2] = 4, [3] = 5, [4] = 6, [5] = 7,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static const char *mux_clkm_pllp_pllre[] = {
467*4882a593Smuzhiyun "clk_m", "pll_p_out_xusb", "pll_re_out"
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun static u32 mux_clkm_pllp_pllre_idx[] = {
470*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 5,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static const char *mux_pllp_pllc_clkm_clk32[] = {
474*4882a593Smuzhiyun "pll_p", "pll_c", "clk_m", "clk_32k"
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun #define mux_pllp_pllc_clkm_clk32_idx NULL
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static const char *mux_plla_clk32_pllp_clkm_plle[] = {
479*4882a593Smuzhiyun "pll_a_out0", "clk_32k", "pll_p", "clk_m", "pll_e_out0"
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun #define mux_plla_clk32_pllp_clkm_plle_idx NULL
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static const char *mux_clkm_pllp_pllc_pllre[] = {
484*4882a593Smuzhiyun "clk_m", "pll_p", "pll_c", "pll_re_out"
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun static u32 mux_clkm_pllp_pllc_pllre_idx[] = {
487*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 3, [3] = 5,
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static const char *mux_clkm_48M_pllp_480M[] = {
491*4882a593Smuzhiyun "clk_m", "pll_u_48M", "pll_p", "pll_u_480M"
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun static u32 mux_clkm_48M_pllp_480M_idx[] = {
494*4882a593Smuzhiyun [0] = 0, [1] = 2, [2] = 4, [3] = 6,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static const char *mux_clkm_pllre_clk32_480M[] = {
498*4882a593Smuzhiyun "clk_m", "pll_re_out", "clk_32k", "pll_u_480M"
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun #define mux_clkm_pllre_clk32_480M_idx NULL
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun static const char *mux_clkm_pllre_clk32_480M_pllc_ref[] = {
503*4882a593Smuzhiyun "clk_m", "pll_re_out", "clk_32k", "pll_u_480M", "pll_c", "pll_ref"
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun static u32 mux_clkm_pllre_clk32_480M_pllc_ref_idx[] = {
506*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 3, [3] = 3, [4] = 4, [5] = 7,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static const char *mux_pllp_out3_pllp_pllc_clkm[] = {
510*4882a593Smuzhiyun "pll_p_out3", "pll_p", "pll_c", "clk_m"
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun static u32 mux_pllp_out3_pllp_pllc_clkm_idx[] = {
513*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 2, [3] = 6,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static const char *mux_ss_div2_60M[] = {
517*4882a593Smuzhiyun "xusb_ss_div2", "pll_u_60M"
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun #define mux_ss_div2_60M_idx NULL
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static const char *mux_ss_div2_60M_ss[] = {
522*4882a593Smuzhiyun "xusb_ss_div2", "pll_u_60M", "xusb_ss_src"
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun #define mux_ss_div2_60M_ss_idx NULL
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const char *mux_ss_clkm[] = {
527*4882a593Smuzhiyun "xusb_ss_src", "clk_m"
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun #define mux_ss_clkm_idx NULL
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const char *mux_d_audio_clk[] = {
532*4882a593Smuzhiyun "pll_a_out0", "pll_p", "clk_m", "spdif_in_sync", "i2s0_sync",
533*4882a593Smuzhiyun "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync", "vimclk_sync",
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun static u32 mux_d_audio_clk_idx[] = {
536*4882a593Smuzhiyun [0] = 0, [1] = 0x8000, [2] = 0xc000, [3] = 0xE000, [4] = 0xE001,
537*4882a593Smuzhiyun [5] = 0xE002, [6] = 0xE003, [7] = 0xE004, [8] = 0xE005, [9] = 0xE007,
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun static const char *mux_pllp_plld_pllc_clkm[] = {
541*4882a593Smuzhiyun "pll_p", "pll_d_out0", "pll_c", "clk_m"
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun #define mux_pllp_plld_pllc_clkm_idx NULL
544*4882a593Smuzhiyun static const char *mux_pllm_pllc_pllp_plla_clkm_pllc4[] = {
545*4882a593Smuzhiyun "pll_m", "pll_c", "pll_p", "pll_a_out0", "clk_m", "pll_c4",
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun static u32 mux_pllm_pllc_pllp_plla_clkm_pllc4_idx[] = {
548*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 3, [3] = 3, [4] = 6, [5] = 7,
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static const char *mux_pllp_clkm1[] = {
552*4882a593Smuzhiyun "pll_p", "clk_m",
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun #define mux_pllp_clkm1_idx NULL
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static const char *mux_pllp3_pllc_clkm[] = {
557*4882a593Smuzhiyun "pll_p_out3", "pll_c", "pll_c2", "clk_m",
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun #define mux_pllp3_pllc_clkm_idx NULL
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static const char *mux_pllm_pllc_pllp_plla_pllc2_c3_clkm[] = {
562*4882a593Smuzhiyun "pll_m", "pll_c", "pll_p", "pll_a", "pll_c2", "pll_c3", "clk_m"
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun #define mux_pllm_pllc_pllp_plla_pllc2_c3_clkm_idx NULL
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static const char *mux_pllm_pllc2_c_c3_pllp_plla_pllc4[] = {
567*4882a593Smuzhiyun "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0", "pll_c4",
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun static u32 mux_pllm_pllc2_c_c3_pllp_plla_pllc4_idx[] = {
570*4882a593Smuzhiyun [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6, [6] = 7,
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* SOR1 mux'es */
574*4882a593Smuzhiyun static const char *mux_pllp_plld_plld2_clkm[] = {
575*4882a593Smuzhiyun "pll_p", "pll_d_out0", "pll_d2_out0", "clk_m"
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun static u32 mux_pllp_plld_plld2_clkm_idx[] = {
578*4882a593Smuzhiyun [0] = 0, [1] = 2, [2] = 5, [3] = 6
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static const char *mux_pllp_pllre_clkm[] = {
582*4882a593Smuzhiyun "pll_p", "pll_re_out1", "clk_m"
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static u32 mux_pllp_pllre_clkm_idx[] = {
586*4882a593Smuzhiyun [0] = 0, [1] = 2, [2] = 3,
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static const char * const mux_dmic1[] = {
590*4882a593Smuzhiyun "pll_a_out0", "dmic1_sync_clk", "pll_p", "clk_m"
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun #define mux_dmic1_idx NULL
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static const char * const mux_dmic2[] = {
595*4882a593Smuzhiyun "pll_a_out0", "dmic2_sync_clk", "pll_p", "clk_m"
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun #define mux_dmic2_idx NULL
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun static const char * const mux_dmic3[] = {
600*4882a593Smuzhiyun "pll_a_out0", "dmic3_sync_clk", "pll_p", "clk_m"
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun #define mux_dmic3_idx NULL
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static struct tegra_periph_init_data periph_clks[] = {
605*4882a593Smuzhiyun AUDIO("d_audio", CLK_SOURCE_D_AUDIO, 106, TEGRA_PERIPH_ON_APB, tegra_clk_d_audio),
606*4882a593Smuzhiyun AUDIO("dam0", CLK_SOURCE_DAM0, 108, TEGRA_PERIPH_ON_APB, tegra_clk_dam0),
607*4882a593Smuzhiyun AUDIO("dam1", CLK_SOURCE_DAM1, 109, TEGRA_PERIPH_ON_APB, tegra_clk_dam1),
608*4882a593Smuzhiyun AUDIO("dam2", CLK_SOURCE_DAM2, 110, TEGRA_PERIPH_ON_APB, tegra_clk_dam2),
609*4882a593Smuzhiyun I2C("i2c1", mux_pllp_clkm, CLK_SOURCE_I2C1, 12, tegra_clk_i2c1),
610*4882a593Smuzhiyun I2C("i2c2", mux_pllp_clkm, CLK_SOURCE_I2C2, 54, tegra_clk_i2c2),
611*4882a593Smuzhiyun I2C("i2c3", mux_pllp_clkm, CLK_SOURCE_I2C3, 67, tegra_clk_i2c3),
612*4882a593Smuzhiyun I2C("i2c4", mux_pllp_clkm, CLK_SOURCE_I2C4, 103, tegra_clk_i2c4),
613*4882a593Smuzhiyun I2C("i2c5", mux_pllp_clkm, CLK_SOURCE_I2C5, 47, tegra_clk_i2c5),
614*4882a593Smuzhiyun I2C("i2c6", mux_pllp_clkm, CLK_SOURCE_I2C6, 166, tegra_clk_i2c6),
615*4882a593Smuzhiyun INT("vde", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_VDE, 61, 0, tegra_clk_vde),
616*4882a593Smuzhiyun INT("vi", mux_pllm_pllc_pllp_plla, CLK_SOURCE_VI, 20, 0, tegra_clk_vi),
617*4882a593Smuzhiyun INT("epp", mux_pllm_pllc_pllp_plla, CLK_SOURCE_EPP, 19, 0, tegra_clk_epp),
618*4882a593Smuzhiyun INT("host1x", mux_pllm_pllc_pllp_plla, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x),
619*4882a593Smuzhiyun INT("mpe", mux_pllm_pllc_pllp_plla, CLK_SOURCE_MPE, 60, 0, tegra_clk_mpe),
620*4882a593Smuzhiyun INT("2d", mux_pllm_pllc_pllp_plla, CLK_SOURCE_2D, 21, 0, tegra_clk_gr2d),
621*4882a593Smuzhiyun INT("3d", mux_pllm_pllc_pllp_plla, CLK_SOURCE_3D, 24, 0, tegra_clk_gr3d),
622*4882a593Smuzhiyun INT8("vde", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_VDE, 61, 0, tegra_clk_vde_8),
623*4882a593Smuzhiyun INT8("vi", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_8),
624*4882a593Smuzhiyun INT8("vi", mux_pllm_pllc2_c_c3_pllp_plla_pllc4, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_9),
625*4882a593Smuzhiyun INT8("vi", mux_pllc2_c_c3_pllp_clkm_plla1_pllc4, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_10),
626*4882a593Smuzhiyun INT8("epp", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_EPP, 19, 0, tegra_clk_epp_8),
627*4882a593Smuzhiyun INT8("msenc", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_MSENC, 91, TEGRA_PERIPH_WAR_1005168, tegra_clk_msenc),
628*4882a593Smuzhiyun INT8("tsec", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_TSEC, 83, 0, tegra_clk_tsec),
629*4882a593Smuzhiyun INT("tsec", mux_pllp_pllc_clkm, CLK_SOURCE_TSEC, 83, 0, tegra_clk_tsec_8),
630*4882a593Smuzhiyun INT8("host1x", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x_8),
631*4882a593Smuzhiyun INT8("host1x", mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x_9),
632*4882a593Smuzhiyun INT8("se", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SE, 127, TEGRA_PERIPH_ON_APB, tegra_clk_se),
633*4882a593Smuzhiyun INT8("se", mux_pllp_pllc2_c_c3_clkm, CLK_SOURCE_SE, 127, TEGRA_PERIPH_ON_APB, tegra_clk_se_10),
634*4882a593Smuzhiyun INT8("2d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_2D, 21, 0, tegra_clk_gr2d_8),
635*4882a593Smuzhiyun INT8("3d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_3D, 24, 0, tegra_clk_gr3d_8),
636*4882a593Smuzhiyun INT8("vic03", mux_pllm_pllc_pllp_plla_pllc2_c3_clkm, CLK_SOURCE_VIC03, 178, 0, tegra_clk_vic03),
637*4882a593Smuzhiyun INT8("vic03", mux_pllc_pllp_plla1_pllc2_c3_clkm, CLK_SOURCE_VIC03, 178, 0, tegra_clk_vic03_8),
638*4882a593Smuzhiyun INT_FLAGS("mselect", mux_pllp_clkm, CLK_SOURCE_MSELECT, 99, 0, tegra_clk_mselect, CLK_IGNORE_UNUSED),
639*4882a593Smuzhiyun MUX("i2s0", mux_pllaout0_audio0_2x_pllp_clkm, CLK_SOURCE_I2S0, 30, TEGRA_PERIPH_ON_APB, tegra_clk_i2s0),
640*4882a593Smuzhiyun MUX("i2s1", mux_pllaout0_audio1_2x_pllp_clkm, CLK_SOURCE_I2S1, 11, TEGRA_PERIPH_ON_APB, tegra_clk_i2s1),
641*4882a593Smuzhiyun MUX("i2s2", mux_pllaout0_audio2_2x_pllp_clkm, CLK_SOURCE_I2S2, 18, TEGRA_PERIPH_ON_APB, tegra_clk_i2s2),
642*4882a593Smuzhiyun MUX("i2s3", mux_pllaout0_audio3_2x_pllp_clkm, CLK_SOURCE_I2S3, 101, TEGRA_PERIPH_ON_APB, tegra_clk_i2s3),
643*4882a593Smuzhiyun MUX("i2s4", mux_pllaout0_audio4_2x_pllp_clkm, CLK_SOURCE_I2S4, 102, TEGRA_PERIPH_ON_APB, tegra_clk_i2s4),
644*4882a593Smuzhiyun MUX("spdif_out", mux_pllaout0_audio_2x_pllp_clkm, CLK_SOURCE_SPDIF_OUT, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_out),
645*4882a593Smuzhiyun MUX("spdif_in", mux_pllp_pllc_pllm, CLK_SOURCE_SPDIF_IN, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_in),
646*4882a593Smuzhiyun MUX8("spdif_in", mux_pllp_pllc_clkm_1, CLK_SOURCE_SPDIF_IN, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_in_8),
647*4882a593Smuzhiyun MUX("pwm", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_PWM, 17, TEGRA_PERIPH_ON_APB, tegra_clk_pwm),
648*4882a593Smuzhiyun MUX("adx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_ADX, 154, TEGRA_PERIPH_ON_APB, tegra_clk_adx),
649*4882a593Smuzhiyun MUX("amx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_AMX, 153, TEGRA_PERIPH_ON_APB, tegra_clk_amx),
650*4882a593Smuzhiyun MUX("hda", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA, 125, TEGRA_PERIPH_ON_APB, tegra_clk_hda),
651*4882a593Smuzhiyun MUX("hda", mux_pllp_pllc_clkm, CLK_SOURCE_HDA, 125, TEGRA_PERIPH_ON_APB, tegra_clk_hda_8),
652*4882a593Smuzhiyun MUX("hda2codec_2x", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA2CODEC_2X, 111, TEGRA_PERIPH_ON_APB, tegra_clk_hda2codec_2x),
653*4882a593Smuzhiyun MUX8("hda2codec_2x", mux_pllp_pllc_plla_clkm, CLK_SOURCE_HDA2CODEC_2X, 111, TEGRA_PERIPH_ON_APB, tegra_clk_hda2codec_2x_8),
654*4882a593Smuzhiyun MUX("vfir", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_VFIR, 7, TEGRA_PERIPH_ON_APB, tegra_clk_vfir),
655*4882a593Smuzhiyun MUX("sdmmc1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1),
656*4882a593Smuzhiyun MUX("sdmmc2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2),
657*4882a593Smuzhiyun MUX("sdmmc3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3),
658*4882a593Smuzhiyun MUX("sdmmc4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4),
659*4882a593Smuzhiyun MUX8("sdmmc1", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1_9),
660*4882a593Smuzhiyun MUX8("sdmmc3", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3_9),
661*4882a593Smuzhiyun MUX("la", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_LA, 76, TEGRA_PERIPH_ON_APB, tegra_clk_la),
662*4882a593Smuzhiyun MUX("trace", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_TRACE, 77, TEGRA_PERIPH_ON_APB, tegra_clk_trace),
663*4882a593Smuzhiyun MUX("owr", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, tegra_clk_owr),
664*4882a593Smuzhiyun MUX("owr", mux_pllp_pllc_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, tegra_clk_owr_8),
665*4882a593Smuzhiyun MUX("nor", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NOR, 42, 0, tegra_clk_nor),
666*4882a593Smuzhiyun MUX("mipi", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_MIPI, 50, TEGRA_PERIPH_ON_APB, tegra_clk_mipi),
667*4882a593Smuzhiyun MUX("vi_sensor", mux_pllm_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor),
668*4882a593Smuzhiyun MUX("vi_sensor", mux_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor_9),
669*4882a593Smuzhiyun MUX("cilab", mux_pllp_pllc_clkm, CLK_SOURCE_CILAB, 144, 0, tegra_clk_cilab),
670*4882a593Smuzhiyun MUX("cilcd", mux_pllp_pllc_clkm, CLK_SOURCE_CILCD, 145, 0, tegra_clk_cilcd),
671*4882a593Smuzhiyun MUX("cile", mux_pllp_pllc_clkm, CLK_SOURCE_CILE, 146, 0, tegra_clk_cile),
672*4882a593Smuzhiyun MUX("dsialp", mux_pllp_pllc_clkm, CLK_SOURCE_DSIALP, 147, 0, tegra_clk_dsialp),
673*4882a593Smuzhiyun MUX("dsiblp", mux_pllp_pllc_clkm, CLK_SOURCE_DSIBLP, 148, 0, tegra_clk_dsiblp),
674*4882a593Smuzhiyun MUX("tsensor", mux_pllp_pllc_clkm_clk32, CLK_SOURCE_TSENSOR, 100, TEGRA_PERIPH_ON_APB, tegra_clk_tsensor),
675*4882a593Smuzhiyun MUX("actmon", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_ACTMON, 119, 0, tegra_clk_actmon),
676*4882a593Smuzhiyun MUX("dfll_ref", mux_pllp_clkm, CLK_SOURCE_DFLL_REF, 155, TEGRA_PERIPH_ON_APB, tegra_clk_dfll_ref),
677*4882a593Smuzhiyun MUX("dfll_soc", mux_pllp_clkm, CLK_SOURCE_DFLL_SOC, 155, TEGRA_PERIPH_ON_APB, tegra_clk_dfll_soc),
678*4882a593Smuzhiyun MUX("i2cslow", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_I2CSLOW, 81, TEGRA_PERIPH_ON_APB, tegra_clk_i2cslow),
679*4882a593Smuzhiyun MUX("sbc1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1),
680*4882a593Smuzhiyun MUX("sbc2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2),
681*4882a593Smuzhiyun MUX("sbc3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3),
682*4882a593Smuzhiyun MUX("sbc4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4),
683*4882a593Smuzhiyun MUX("sbc5", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC5, 104, TEGRA_PERIPH_ON_APB, tegra_clk_sbc5),
684*4882a593Smuzhiyun MUX("sbc6", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC6, 105, TEGRA_PERIPH_ON_APB, tegra_clk_sbc6),
685*4882a593Smuzhiyun MUX("cve", mux_pllp_plld_pllc_clkm, CLK_SOURCE_CVE, 49, 0, tegra_clk_cve),
686*4882a593Smuzhiyun MUX("tvo", mux_pllp_plld_pllc_clkm, CLK_SOURCE_TVO, 49, 0, tegra_clk_tvo),
687*4882a593Smuzhiyun MUX("tvdac", mux_pllp_plld_pllc_clkm, CLK_SOURCE_TVDAC, 53, 0, tegra_clk_tvdac),
688*4882a593Smuzhiyun MUX("ndflash", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NDFLASH, 13, TEGRA_PERIPH_ON_APB, tegra_clk_ndflash),
689*4882a593Smuzhiyun MUX("ndspeed", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NDSPEED, 80, TEGRA_PERIPH_ON_APB, tegra_clk_ndspeed),
690*4882a593Smuzhiyun MUX("sata_oob", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SATA_OOB, 123, TEGRA_PERIPH_ON_APB, tegra_clk_sata_oob),
691*4882a593Smuzhiyun MUX("sata_oob", mux_pllp_pllc_clkm, CLK_SOURCE_SATA_OOB, 123, TEGRA_PERIPH_ON_APB, tegra_clk_sata_oob_8),
692*4882a593Smuzhiyun MUX("sata", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SATA, 124, TEGRA_PERIPH_ON_APB, tegra_clk_sata),
693*4882a593Smuzhiyun MUX("sata", mux_pllp_pllc_clkm, CLK_SOURCE_SATA, 124, TEGRA_PERIPH_ON_APB, tegra_clk_sata_8),
694*4882a593Smuzhiyun MUX("adx1", mux_plla_pllc_pllp_clkm, CLK_SOURCE_ADX1, 180, TEGRA_PERIPH_ON_APB, tegra_clk_adx1),
695*4882a593Smuzhiyun MUX("amx1", mux_plla_pllc_pllp_clkm, CLK_SOURCE_AMX1, 185, TEGRA_PERIPH_ON_APB, tegra_clk_amx1),
696*4882a593Smuzhiyun MUX("vi_sensor2", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR2, 165, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor2),
697*4882a593Smuzhiyun MUX("vi_sensor2", mux_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR2, 165, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor2_8),
698*4882a593Smuzhiyun MUX8("sdmmc1", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1_8),
699*4882a593Smuzhiyun MUX8("sdmmc2", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2_8),
700*4882a593Smuzhiyun MUX8("sdmmc3", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3_8),
701*4882a593Smuzhiyun MUX8("sdmmc4", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4_8),
702*4882a593Smuzhiyun MUX8("sbc1", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1_8),
703*4882a593Smuzhiyun MUX8("sbc2", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2_8),
704*4882a593Smuzhiyun MUX8("sbc3", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3_8),
705*4882a593Smuzhiyun MUX8("sbc4", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4_8),
706*4882a593Smuzhiyun MUX8("sbc5", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC5, 104, TEGRA_PERIPH_ON_APB, tegra_clk_sbc5_8),
707*4882a593Smuzhiyun MUX8("sbc6", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC6, 105, TEGRA_PERIPH_ON_APB, tegra_clk_sbc6_8),
708*4882a593Smuzhiyun MUX("sbc1", mux_pllp_pllc_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1_9),
709*4882a593Smuzhiyun MUX("sbc2", mux_pllp_pllc_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2_9),
710*4882a593Smuzhiyun MUX("sbc3", mux_pllp_pllc_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3_9),
711*4882a593Smuzhiyun MUX("sbc4", mux_pllp_pllc_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4_9),
712*4882a593Smuzhiyun MUX8("ndflash", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDFLASH, 13, TEGRA_PERIPH_ON_APB, tegra_clk_ndflash_8),
713*4882a593Smuzhiyun MUX8("ndspeed", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDSPEED, 80, TEGRA_PERIPH_ON_APB, tegra_clk_ndspeed_8),
714*4882a593Smuzhiyun MUX8("hdmi", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_HDMI, 51, 0, tegra_clk_hdmi),
715*4882a593Smuzhiyun MUX8("extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, 0, tegra_clk_extern1),
716*4882a593Smuzhiyun MUX8("extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, 0, tegra_clk_extern2),
717*4882a593Smuzhiyun MUX8("extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, 0, tegra_clk_extern3),
718*4882a593Smuzhiyun MUX8("soc_therm", mux_pllm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm),
719*4882a593Smuzhiyun MUX8("soc_therm", mux_clkm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm_8),
720*4882a593Smuzhiyun MUX8("vi_sensor", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR, 164, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor_8),
721*4882a593Smuzhiyun MUX8("isp", mux_pllm_pllc_pllp_plla_clkm_pllc4, CLK_SOURCE_ISP, 23, TEGRA_PERIPH_ON_APB, tegra_clk_isp_8),
722*4882a593Smuzhiyun MUX8_NOGATE("isp", mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4, CLK_SOURCE_ISP, tegra_clk_isp_9),
723*4882a593Smuzhiyun MUX8("entropy", mux_pllp_clkm1, CLK_SOURCE_ENTROPY, 149, 0, tegra_clk_entropy),
724*4882a593Smuzhiyun MUX8("entropy", mux_pllp_clkm_clk32_plle, CLK_SOURCE_ENTROPY, 149, 0, tegra_clk_entropy_8),
725*4882a593Smuzhiyun MUX8("hdmi_audio", mux_pllp3_pllc_clkm, CLK_SOURCE_HDMI_AUDIO, 176, TEGRA_PERIPH_NO_RESET, tegra_clk_hdmi_audio),
726*4882a593Smuzhiyun MUX8("clk72mhz", mux_pllp3_pllc_clkm, CLK_SOURCE_CLK72MHZ, 177, TEGRA_PERIPH_NO_RESET, tegra_clk_clk72Mhz),
727*4882a593Smuzhiyun MUX8("clk72mhz", mux_pllp_out3_pllp_pllc_clkm, CLK_SOURCE_CLK72MHZ, 177, TEGRA_PERIPH_NO_RESET, tegra_clk_clk72Mhz_8),
728*4882a593Smuzhiyun MUX_FLAGS("csite", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite, CLK_IGNORE_UNUSED),
729*4882a593Smuzhiyun MUX_FLAGS("csite", mux_pllp_pllre_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite_8, CLK_IGNORE_UNUSED),
730*4882a593Smuzhiyun NODIV("disp1", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP1, 29, 7, 27, 0, tegra_clk_disp1, NULL),
731*4882a593Smuzhiyun NODIV("disp1", mux_pllp_plld_plld2_clkm, CLK_SOURCE_DISP1, 29, 7, 27, 0, tegra_clk_disp1_8, NULL),
732*4882a593Smuzhiyun NODIV("disp2", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP2, 29, 7, 26, 0, tegra_clk_disp2, NULL),
733*4882a593Smuzhiyun NODIV("disp2", mux_pllp_plld_plld2_clkm, CLK_SOURCE_DISP2, 29, 7, 26, 0, tegra_clk_disp2_8, NULL),
734*4882a593Smuzhiyun UART("uarta", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTA, 6, tegra_clk_uarta),
735*4882a593Smuzhiyun UART("uartb", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTB, 7, tegra_clk_uartb),
736*4882a593Smuzhiyun UART("uartc", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTC, 55, tegra_clk_uartc),
737*4882a593Smuzhiyun UART("uartd", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTD, 65, tegra_clk_uartd),
738*4882a593Smuzhiyun UART("uarte", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTE, 66, tegra_clk_uarte),
739*4882a593Smuzhiyun UART8("uarta", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTA, 6, tegra_clk_uarta_8),
740*4882a593Smuzhiyun UART8("uartb", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTB, 7, tegra_clk_uartb_8),
741*4882a593Smuzhiyun UART8("uartc", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTC, 55, tegra_clk_uartc_8),
742*4882a593Smuzhiyun UART8("uartd", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTD, 65, tegra_clk_uartd_8),
743*4882a593Smuzhiyun XUSB("xusb_host_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_HOST_SRC, 143, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_host_src),
744*4882a593Smuzhiyun XUSB("xusb_host_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_HOST_SRC, 143, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_host_src_8),
745*4882a593Smuzhiyun XUSB("xusb_falcon_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_FALCON_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_falcon_src),
746*4882a593Smuzhiyun XUSB("xusb_falcon_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_FALCON_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_falcon_src_8),
747*4882a593Smuzhiyun XUSB("xusb_fs_src", mux_clkm_48M_pllp_480M, CLK_SOURCE_XUSB_FS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_fs_src),
748*4882a593Smuzhiyun XUSB("xusb_ss_src", mux_clkm_pllre_clk32_480M_pllc_ref, CLK_SOURCE_XUSB_SS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ss_src),
749*4882a593Smuzhiyun XUSB("xusb_ss_src", mux_clkm_pllre_clk32_480M, CLK_SOURCE_XUSB_SS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ss_src_8),
750*4882a593Smuzhiyun NODIV("xusb_hs_src", mux_ss_div2_60M, CLK_SOURCE_XUSB_SS_SRC, 25, MASK(1), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_hs_src, NULL),
751*4882a593Smuzhiyun NODIV("xusb_hs_src", mux_ss_div2_60M_ss, CLK_SOURCE_XUSB_SS_SRC, 25, MASK(2), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_hs_src_4, NULL),
752*4882a593Smuzhiyun NODIV("xusb_ssp_src", mux_ss_clkm, CLK_SOURCE_XUSB_SS_SRC, 24, MASK(1), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ssp_src, NULL),
753*4882a593Smuzhiyun XUSB("xusb_dev_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_DEV_SRC, 95, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_dev_src),
754*4882a593Smuzhiyun XUSB("xusb_dev_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_DEV_SRC, 95, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_dev_src_8),
755*4882a593Smuzhiyun MUX8("dbgapb", mux_pllp_clkm_2, CLK_SOURCE_DBGAPB, 185, TEGRA_PERIPH_NO_RESET, tegra_clk_dbgapb),
756*4882a593Smuzhiyun MUX8("nvenc", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVENC, 219, 0, tegra_clk_nvenc),
757*4882a593Smuzhiyun MUX8("nvdec", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVDEC, 194, 0, tegra_clk_nvdec),
758*4882a593Smuzhiyun MUX8("nvjpg", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVJPG, 195, 0, tegra_clk_nvjpg),
759*4882a593Smuzhiyun MUX8("ape", mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm, CLK_SOURCE_APE, 198, TEGRA_PERIPH_ON_APB, tegra_clk_ape),
760*4882a593Smuzhiyun MUX8("sdmmc_legacy", mux_pllp_out3_clkm_pllp_pllc4, CLK_SOURCE_SDMMC_LEGACY, 193, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_sdmmc_legacy),
761*4882a593Smuzhiyun MUX8("qspi", mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_QSPI, 211, TEGRA_PERIPH_ON_APB, tegra_clk_qspi),
762*4882a593Smuzhiyun I2C("vii2c", mux_pllp_pllc_clkm, CLK_SOURCE_VI_I2C, 208, tegra_clk_vi_i2c),
763*4882a593Smuzhiyun MUX("mipibif", mux_pllp_clkm, CLK_SOURCE_MIPIBIF, 173, TEGRA_PERIPH_ON_APB, tegra_clk_mipibif),
764*4882a593Smuzhiyun MUX("uartape", mux_pllp_pllc_clkm, CLK_SOURCE_UARTAPE, 212, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_uartape),
765*4882a593Smuzhiyun MUX8("tsecb", mux_pllp_pllc2_c_c3_clkm, CLK_SOURCE_TSECB, 206, 0, tegra_clk_tsecb),
766*4882a593Smuzhiyun MUX8("maud", mux_pllp_pllp_out3_clkm_clk32k_plla, CLK_SOURCE_MAUD, 202, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_maud),
767*4882a593Smuzhiyun MUX8("dmic1", mux_dmic1, CLK_SOURCE_DMIC1, 161, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_dmic1),
768*4882a593Smuzhiyun MUX8("dmic2", mux_dmic2, CLK_SOURCE_DMIC2, 162, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_dmic2),
769*4882a593Smuzhiyun MUX8("dmic3", mux_dmic3, CLK_SOURCE_DMIC3, 197, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_dmic3),
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun static struct tegra_periph_init_data gate_clks[] = {
773*4882a593Smuzhiyun GATE("rtc", "clk_32k", 4, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_rtc, 0),
774*4882a593Smuzhiyun GATE("timer", "clk_m", 5, 0, tegra_clk_timer, CLK_IS_CRITICAL),
775*4882a593Smuzhiyun GATE("isp", "clk_m", 23, 0, tegra_clk_isp, 0),
776*4882a593Smuzhiyun GATE("vcp", "clk_m", 29, 0, tegra_clk_vcp, 0),
777*4882a593Smuzhiyun GATE("ahbdma", "hclk", 33, 0, tegra_clk_ahbdma, 0),
778*4882a593Smuzhiyun GATE("apbdma", "pclk", 34, 0, tegra_clk_apbdma, 0),
779*4882a593Smuzhiyun GATE("kbc", "clk_32k", 36, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_kbc, 0),
780*4882a593Smuzhiyun /*
781*4882a593Smuzhiyun * Critical for RAM re-repair operation, which must occur on resume
782*4882a593Smuzhiyun * from LP1 system suspend and as part of CCPLEX cluster switching.
783*4882a593Smuzhiyun */
784*4882a593Smuzhiyun GATE("fuse", "clk_m", 39, TEGRA_PERIPH_ON_APB, tegra_clk_fuse, CLK_IS_CRITICAL),
785*4882a593Smuzhiyun GATE("fuse_burn", "clk_m", 39, TEGRA_PERIPH_ON_APB, tegra_clk_fuse_burn, 0),
786*4882a593Smuzhiyun GATE("kfuse", "clk_m", 40, TEGRA_PERIPH_ON_APB, tegra_clk_kfuse, 0),
787*4882a593Smuzhiyun GATE("apbif", "clk_m", 107, TEGRA_PERIPH_ON_APB, tegra_clk_apbif, 0),
788*4882a593Smuzhiyun GATE("hda2hdmi", "clk_m", 128, TEGRA_PERIPH_ON_APB, tegra_clk_hda2hdmi, 0),
789*4882a593Smuzhiyun GATE("bsea", "clk_m", 62, 0, tegra_clk_bsea, 0),
790*4882a593Smuzhiyun GATE("bsev", "clk_m", 63, 0, tegra_clk_bsev, 0),
791*4882a593Smuzhiyun GATE("mipi-cal", "clk72mhz", 56, 0, tegra_clk_mipi_cal, 0),
792*4882a593Smuzhiyun GATE("usbd", "clk_m", 22, 0, tegra_clk_usbd, 0),
793*4882a593Smuzhiyun GATE("usb2", "clk_m", 58, 0, tegra_clk_usb2, 0),
794*4882a593Smuzhiyun GATE("usb3", "clk_m", 59, 0, tegra_clk_usb3, 0),
795*4882a593Smuzhiyun GATE("csi", "pll_p_out3", 52, 0, tegra_clk_csi, 0),
796*4882a593Smuzhiyun GATE("afi", "mselect", 72, 0, tegra_clk_afi, 0),
797*4882a593Smuzhiyun GATE("csus", "clk_m", 92, TEGRA_PERIPH_NO_RESET, tegra_clk_csus, 0),
798*4882a593Smuzhiyun GATE("dds", "clk_m", 150, TEGRA_PERIPH_ON_APB, tegra_clk_dds, 0),
799*4882a593Smuzhiyun GATE("dp2", "clk_m", 152, TEGRA_PERIPH_ON_APB, tegra_clk_dp2, 0),
800*4882a593Smuzhiyun GATE("dtv", "clk_m", 79, TEGRA_PERIPH_ON_APB, tegra_clk_dtv, 0),
801*4882a593Smuzhiyun GATE("xusb_host", "xusb_host_src", 89, 0, tegra_clk_xusb_host, 0),
802*4882a593Smuzhiyun GATE("xusb_ss", "xusb_ss_src", 156, 0, tegra_clk_xusb_ss, 0),
803*4882a593Smuzhiyun GATE("xusb_dev", "xusb_dev_src", 95, 0, tegra_clk_xusb_dev, 0),
804*4882a593Smuzhiyun GATE("emc", "emc_mux", 57, 0, tegra_clk_emc, CLK_IS_CRITICAL),
805*4882a593Smuzhiyun GATE("sata_cold", "clk_m", 129, TEGRA_PERIPH_ON_APB, tegra_clk_sata_cold, 0),
806*4882a593Smuzhiyun GATE("ispa", "isp", 23, 0, tegra_clk_ispa, 0),
807*4882a593Smuzhiyun GATE("ispb", "isp", 3, 0, tegra_clk_ispb, 0),
808*4882a593Smuzhiyun GATE("vim2_clk", "clk_m", 11, 0, tegra_clk_vim2_clk, 0),
809*4882a593Smuzhiyun GATE("pcie", "clk_m", 70, 0, tegra_clk_pcie, 0),
810*4882a593Smuzhiyun GATE("gpu", "pll_ref", 184, 0, tegra_clk_gpu, 0),
811*4882a593Smuzhiyun GATE("pllg_ref", "pll_ref", 189, 0, tegra_clk_pll_g_ref, 0),
812*4882a593Smuzhiyun GATE("hsic_trk", "usb2_hsic_trk", 209, TEGRA_PERIPH_NO_RESET, tegra_clk_hsic_trk, 0),
813*4882a593Smuzhiyun GATE("usb2_trk", "usb2_hsic_trk", 210, TEGRA_PERIPH_NO_RESET, tegra_clk_usb2_trk, 0),
814*4882a593Smuzhiyun GATE("xusb_gate", "osc", 143, 0, tegra_clk_xusb_gate, 0),
815*4882a593Smuzhiyun GATE("pll_p_out_cpu", "pll_p", 223, 0, tegra_clk_pll_p_out_cpu, 0),
816*4882a593Smuzhiyun GATE("pll_p_out_adsp", "pll_p", 187, 0, tegra_clk_pll_p_out_adsp, 0),
817*4882a593Smuzhiyun GATE("apb2ape", "clk_m", 107, 0, tegra_clk_apb2ape, 0),
818*4882a593Smuzhiyun GATE("cec", "pclk", 136, 0, tegra_clk_cec, 0),
819*4882a593Smuzhiyun GATE("iqc1", "clk_m", 221, 0, tegra_clk_iqc1, 0),
820*4882a593Smuzhiyun GATE("iqc2", "clk_m", 220, 0, tegra_clk_iqc1, 0),
821*4882a593Smuzhiyun GATE("pll_a_out_adsp", "pll_a", 188, 0, tegra_clk_pll_a_out_adsp, 0),
822*4882a593Smuzhiyun GATE("pll_a_out0_out_adsp", "pll_a", 188, 0, tegra_clk_pll_a_out0_out_adsp, 0),
823*4882a593Smuzhiyun GATE("adsp", "aclk", 199, 0, tegra_clk_adsp, 0),
824*4882a593Smuzhiyun GATE("adsp_neon", "aclk", 218, 0, tegra_clk_adsp_neon, 0),
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun static struct tegra_periph_init_data div_clks[] = {
828*4882a593Smuzhiyun DIV8("usb2_hsic_trk", "osc", CLK_SOURCE_USB2_HSIC_TRK, tegra_clk_usb2_hsic_trk, 0),
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun struct pll_out_data {
832*4882a593Smuzhiyun char *div_name;
833*4882a593Smuzhiyun char *pll_out_name;
834*4882a593Smuzhiyun u32 offset;
835*4882a593Smuzhiyun int clk_id;
836*4882a593Smuzhiyun u8 div_shift;
837*4882a593Smuzhiyun u8 div_flags;
838*4882a593Smuzhiyun u8 rst_shift;
839*4882a593Smuzhiyun spinlock_t *lock;
840*4882a593Smuzhiyun };
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun #define PLL_OUT(_num, _offset, _div_shift, _div_flags, _rst_shift, _id) \
843*4882a593Smuzhiyun {\
844*4882a593Smuzhiyun .div_name = "pll_p_out" #_num "_div",\
845*4882a593Smuzhiyun .pll_out_name = "pll_p_out" #_num,\
846*4882a593Smuzhiyun .offset = _offset,\
847*4882a593Smuzhiyun .div_shift = _div_shift,\
848*4882a593Smuzhiyun .div_flags = _div_flags | TEGRA_DIVIDER_FIXED |\
849*4882a593Smuzhiyun TEGRA_DIVIDER_ROUND_UP,\
850*4882a593Smuzhiyun .rst_shift = _rst_shift,\
851*4882a593Smuzhiyun .clk_id = tegra_clk_ ## _id,\
852*4882a593Smuzhiyun .lock = &_offset ##_lock,\
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun static struct pll_out_data pllp_out_clks[] = {
856*4882a593Smuzhiyun PLL_OUT(1, PLLP_OUTA, 8, 0, 0, pll_p_out1),
857*4882a593Smuzhiyun PLL_OUT(2, PLLP_OUTA, 24, 0, 16, pll_p_out2),
858*4882a593Smuzhiyun PLL_OUT(2, PLLP_OUTA, 24, TEGRA_DIVIDER_INT, 16, pll_p_out2_int),
859*4882a593Smuzhiyun PLL_OUT(3, PLLP_OUTB, 8, 0, 0, pll_p_out3),
860*4882a593Smuzhiyun PLL_OUT(4, PLLP_OUTB, 24, 0, 16, pll_p_out4),
861*4882a593Smuzhiyun PLL_OUT(5, PLLP_OUTC, 24, 0, 16, pll_p_out5),
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
periph_clk_init(void __iomem * clk_base,struct tegra_clk * tegra_clks)864*4882a593Smuzhiyun static void __init periph_clk_init(void __iomem *clk_base,
865*4882a593Smuzhiyun struct tegra_clk *tegra_clks)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun int i;
868*4882a593Smuzhiyun struct clk *clk;
869*4882a593Smuzhiyun struct clk **dt_clk;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(periph_clks); i++) {
872*4882a593Smuzhiyun const struct tegra_clk_periph_regs *bank;
873*4882a593Smuzhiyun struct tegra_periph_init_data *data;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun data = periph_clks + i;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
878*4882a593Smuzhiyun if (!dt_clk)
879*4882a593Smuzhiyun continue;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun bank = get_reg_bank(data->periph.gate.clk_num);
882*4882a593Smuzhiyun if (!bank)
883*4882a593Smuzhiyun continue;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun data->periph.gate.regs = bank;
886*4882a593Smuzhiyun clk = tegra_clk_register_periph_data(clk_base, data);
887*4882a593Smuzhiyun *dt_clk = clk;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
gate_clk_init(void __iomem * clk_base,struct tegra_clk * tegra_clks)891*4882a593Smuzhiyun static void __init gate_clk_init(void __iomem *clk_base,
892*4882a593Smuzhiyun struct tegra_clk *tegra_clks)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun int i;
895*4882a593Smuzhiyun struct clk *clk;
896*4882a593Smuzhiyun struct clk **dt_clk;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gate_clks); i++) {
899*4882a593Smuzhiyun struct tegra_periph_init_data *data;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun data = gate_clks + i;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
904*4882a593Smuzhiyun if (!dt_clk)
905*4882a593Smuzhiyun continue;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun clk = tegra_clk_register_periph_gate(data->name,
908*4882a593Smuzhiyun data->p.parent_name, data->periph.gate.flags,
909*4882a593Smuzhiyun clk_base, data->flags,
910*4882a593Smuzhiyun data->periph.gate.clk_num,
911*4882a593Smuzhiyun periph_clk_enb_refcnt);
912*4882a593Smuzhiyun *dt_clk = clk;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
div_clk_init(void __iomem * clk_base,struct tegra_clk * tegra_clks)916*4882a593Smuzhiyun static void __init div_clk_init(void __iomem *clk_base,
917*4882a593Smuzhiyun struct tegra_clk *tegra_clks)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun int i;
920*4882a593Smuzhiyun struct clk *clk;
921*4882a593Smuzhiyun struct clk **dt_clk;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(div_clks); i++) {
924*4882a593Smuzhiyun struct tegra_periph_init_data *data;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun data = div_clks + i;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
929*4882a593Smuzhiyun if (!dt_clk)
930*4882a593Smuzhiyun continue;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun clk = tegra_clk_register_divider(data->name,
933*4882a593Smuzhiyun data->p.parent_name, clk_base + data->offset,
934*4882a593Smuzhiyun data->flags, data->periph.divider.flags,
935*4882a593Smuzhiyun data->periph.divider.shift,
936*4882a593Smuzhiyun data->periph.divider.width,
937*4882a593Smuzhiyun data->periph.divider.frac_width,
938*4882a593Smuzhiyun data->periph.divider.lock);
939*4882a593Smuzhiyun *dt_clk = clk;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
init_pllp(void __iomem * clk_base,void __iomem * pmc_base,struct tegra_clk * tegra_clks,struct tegra_clk_pll_params * pll_params)943*4882a593Smuzhiyun static void __init init_pllp(void __iomem *clk_base, void __iomem *pmc_base,
944*4882a593Smuzhiyun struct tegra_clk *tegra_clks,
945*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct clk *clk;
948*4882a593Smuzhiyun struct clk **dt_clk;
949*4882a593Smuzhiyun int i;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p, tegra_clks);
952*4882a593Smuzhiyun if (dt_clk) {
953*4882a593Smuzhiyun /* PLLP */
954*4882a593Smuzhiyun clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base,
955*4882a593Smuzhiyun pmc_base, 0, pll_params, NULL);
956*4882a593Smuzhiyun clk_register_clkdev(clk, "pll_p", NULL);
957*4882a593Smuzhiyun *dt_clk = clk;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pllp_out_clks); i++) {
961*4882a593Smuzhiyun struct pll_out_data *data;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun data = pllp_out_clks + i;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
966*4882a593Smuzhiyun if (!dt_clk)
967*4882a593Smuzhiyun continue;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun clk = tegra_clk_register_divider(data->div_name, "pll_p",
970*4882a593Smuzhiyun clk_base + data->offset, 0, data->div_flags,
971*4882a593Smuzhiyun data->div_shift, 8, 1, data->lock);
972*4882a593Smuzhiyun clk = tegra_clk_register_pll_out(data->pll_out_name,
973*4882a593Smuzhiyun data->div_name, clk_base + data->offset,
974*4882a593Smuzhiyun data->rst_shift + 1, data->rst_shift,
975*4882a593Smuzhiyun CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
976*4882a593Smuzhiyun data->lock);
977*4882a593Smuzhiyun *dt_clk = clk;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_cpu,
981*4882a593Smuzhiyun tegra_clks);
982*4882a593Smuzhiyun if (dt_clk) {
983*4882a593Smuzhiyun /*
984*4882a593Smuzhiyun * Tegra210 has control on enabling/disabling PLLP branches to
985*4882a593Smuzhiyun * CPU, register a gate clock "pll_p_out_cpu" for this gating
986*4882a593Smuzhiyun * function and parent "pll_p_out4" to it, so when we are
987*4882a593Smuzhiyun * re-parenting CPU off from "pll_p_out4" the PLLP branching to
988*4882a593Smuzhiyun * CPU can be disabled automatically.
989*4882a593Smuzhiyun */
990*4882a593Smuzhiyun clk = tegra_clk_register_divider("pll_p_out4_div",
991*4882a593Smuzhiyun "pll_p_out_cpu", clk_base + PLLP_OUTB, 0, 0, 24,
992*4882a593Smuzhiyun 8, 1, &PLLP_OUTB_lock);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out4_cpu, tegra_clks);
995*4882a593Smuzhiyun if (dt_clk) {
996*4882a593Smuzhiyun clk = tegra_clk_register_pll_out("pll_p_out4",
997*4882a593Smuzhiyun "pll_p_out4_div", clk_base + PLLP_OUTB,
998*4882a593Smuzhiyun 17, 16, CLK_IGNORE_UNUSED |
999*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0,
1000*4882a593Smuzhiyun &PLLP_OUTB_lock);
1001*4882a593Smuzhiyun *dt_clk = clk;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_hsio, tegra_clks);
1006*4882a593Smuzhiyun if (dt_clk) {
1007*4882a593Smuzhiyun /* PLLP_OUT_HSIO */
1008*4882a593Smuzhiyun clk = clk_register_gate(NULL, "pll_p_out_hsio", "pll_p",
1009*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1010*4882a593Smuzhiyun clk_base + PLLP_MISC1, 29, 0, NULL);
1011*4882a593Smuzhiyun *dt_clk = clk;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_xusb, tegra_clks);
1015*4882a593Smuzhiyun if (dt_clk) {
1016*4882a593Smuzhiyun /* PLLP_OUT_XUSB */
1017*4882a593Smuzhiyun clk = clk_register_gate(NULL, "pll_p_out_xusb",
1018*4882a593Smuzhiyun "pll_p_out_hsio", CLK_SET_RATE_PARENT |
1019*4882a593Smuzhiyun CLK_IGNORE_UNUSED, clk_base + PLLP_MISC1, 28, 0,
1020*4882a593Smuzhiyun NULL);
1021*4882a593Smuzhiyun clk_register_clkdev(clk, "pll_p_out_xusb", NULL);
1022*4882a593Smuzhiyun *dt_clk = clk;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
tegra_periph_clk_init(void __iomem * clk_base,void __iomem * pmc_base,struct tegra_clk * tegra_clks,struct tegra_clk_pll_params * pll_params)1026*4882a593Smuzhiyun void __init tegra_periph_clk_init(void __iomem *clk_base,
1027*4882a593Smuzhiyun void __iomem *pmc_base, struct tegra_clk *tegra_clks,
1028*4882a593Smuzhiyun struct tegra_clk_pll_params *pll_params)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun init_pllp(clk_base, pmc_base, tegra_clks, pll_params);
1031*4882a593Smuzhiyun periph_clk_init(clk_base, tegra_clks);
1032*4882a593Smuzhiyun gate_clk_init(clk_base, tegra_clks);
1033*4882a593Smuzhiyun div_clk_init(clk_base, tegra_clks);
1034*4882a593Smuzhiyun }
1035