1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/export.h>
12*4882a593Smuzhiyun #include <linux/clk/tegra.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun #include "clk-id.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_I2S0 0x4a0
18*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_I2S1 0x4a4
19*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_I2S2 0x4a8
20*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_I2S3 0x4ac
21*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_I2S4 0x4b0
22*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_SPDIF 0x4b4
23*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_DMIC1 0x560
24*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_DMIC2 0x564
25*4882a593Smuzhiyun #define AUDIO_SYNC_CLK_DMIC3 0x6b8
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define AUDIO_SYNC_DOUBLER 0x49c
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define PLLA_OUT 0xb4
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct tegra_sync_source_initdata {
32*4882a593Smuzhiyun char *name;
33*4882a593Smuzhiyun unsigned long rate;
34*4882a593Smuzhiyun unsigned long max_rate;
35*4882a593Smuzhiyun int clk_id;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SYNC(_name) \
39*4882a593Smuzhiyun {\
40*4882a593Smuzhiyun .name = #_name,\
41*4882a593Smuzhiyun .clk_id = tegra_clk_ ## _name,\
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct tegra_audio_clk_initdata {
45*4882a593Smuzhiyun char *gate_name;
46*4882a593Smuzhiyun char *mux_name;
47*4882a593Smuzhiyun u32 offset;
48*4882a593Smuzhiyun int gate_clk_id;
49*4882a593Smuzhiyun int mux_clk_id;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define AUDIO(_name, _offset) \
53*4882a593Smuzhiyun {\
54*4882a593Smuzhiyun .gate_name = #_name,\
55*4882a593Smuzhiyun .mux_name = #_name"_mux",\
56*4882a593Smuzhiyun .offset = _offset,\
57*4882a593Smuzhiyun .gate_clk_id = tegra_clk_ ## _name,\
58*4882a593Smuzhiyun .mux_clk_id = tegra_clk_ ## _name ## _mux,\
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct tegra_audio2x_clk_initdata {
62*4882a593Smuzhiyun char *parent;
63*4882a593Smuzhiyun char *gate_name;
64*4882a593Smuzhiyun char *name_2x;
65*4882a593Smuzhiyun char *div_name;
66*4882a593Smuzhiyun int clk_id;
67*4882a593Smuzhiyun int clk_num;
68*4882a593Smuzhiyun u8 div_offset;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define AUDIO2X(_name, _num, _offset) \
72*4882a593Smuzhiyun {\
73*4882a593Smuzhiyun .parent = #_name,\
74*4882a593Smuzhiyun .gate_name = #_name"_2x",\
75*4882a593Smuzhiyun .name_2x = #_name"_doubler",\
76*4882a593Smuzhiyun .div_name = #_name"_div",\
77*4882a593Smuzhiyun .clk_id = tegra_clk_ ## _name ## _2x,\
78*4882a593Smuzhiyun .clk_num = _num,\
79*4882a593Smuzhiyun .div_offset = _offset,\
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static DEFINE_SPINLOCK(clk_doubler_lock);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static const char * const mux_audio_sync_clk[] = { "spdif_in_sync",
85*4882a593Smuzhiyun "i2s0_sync", "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync",
86*4882a593Smuzhiyun "pll_a_out0", "vimclk_sync",
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const char * const mux_dmic_sync_clk[] = { "unused", "i2s0_sync",
90*4882a593Smuzhiyun "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync", "pll_a_out0",
91*4882a593Smuzhiyun "vimclk_sync",
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static struct tegra_sync_source_initdata sync_source_clks[] __initdata = {
95*4882a593Smuzhiyun SYNC(spdif_in_sync),
96*4882a593Smuzhiyun SYNC(i2s0_sync),
97*4882a593Smuzhiyun SYNC(i2s1_sync),
98*4882a593Smuzhiyun SYNC(i2s2_sync),
99*4882a593Smuzhiyun SYNC(i2s3_sync),
100*4882a593Smuzhiyun SYNC(i2s4_sync),
101*4882a593Smuzhiyun SYNC(vimclk_sync),
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static struct tegra_audio_clk_initdata audio_clks[] = {
105*4882a593Smuzhiyun AUDIO(audio0, AUDIO_SYNC_CLK_I2S0),
106*4882a593Smuzhiyun AUDIO(audio1, AUDIO_SYNC_CLK_I2S1),
107*4882a593Smuzhiyun AUDIO(audio2, AUDIO_SYNC_CLK_I2S2),
108*4882a593Smuzhiyun AUDIO(audio3, AUDIO_SYNC_CLK_I2S3),
109*4882a593Smuzhiyun AUDIO(audio4, AUDIO_SYNC_CLK_I2S4),
110*4882a593Smuzhiyun AUDIO(spdif, AUDIO_SYNC_CLK_SPDIF),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static struct tegra_audio_clk_initdata dmic_clks[] = {
114*4882a593Smuzhiyun AUDIO(dmic1_sync_clk, AUDIO_SYNC_CLK_DMIC1),
115*4882a593Smuzhiyun AUDIO(dmic2_sync_clk, AUDIO_SYNC_CLK_DMIC2),
116*4882a593Smuzhiyun AUDIO(dmic3_sync_clk, AUDIO_SYNC_CLK_DMIC3),
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static struct tegra_audio2x_clk_initdata audio2x_clks[] = {
120*4882a593Smuzhiyun AUDIO2X(audio0, 113, 24),
121*4882a593Smuzhiyun AUDIO2X(audio1, 114, 25),
122*4882a593Smuzhiyun AUDIO2X(audio2, 115, 26),
123*4882a593Smuzhiyun AUDIO2X(audio3, 116, 27),
124*4882a593Smuzhiyun AUDIO2X(audio4, 117, 28),
125*4882a593Smuzhiyun AUDIO2X(spdif, 118, 29),
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
tegra_audio_sync_clk_init(void __iomem * clk_base,struct tegra_clk * tegra_clks,struct tegra_audio_clk_initdata * sync,int num_sync_clks,const char * const * mux_names,int num_mux_inputs)128*4882a593Smuzhiyun static void __init tegra_audio_sync_clk_init(void __iomem *clk_base,
129*4882a593Smuzhiyun struct tegra_clk *tegra_clks,
130*4882a593Smuzhiyun struct tegra_audio_clk_initdata *sync,
131*4882a593Smuzhiyun int num_sync_clks,
132*4882a593Smuzhiyun const char * const *mux_names,
133*4882a593Smuzhiyun int num_mux_inputs)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct clk *clk;
136*4882a593Smuzhiyun struct clk **dt_clk;
137*4882a593Smuzhiyun struct tegra_audio_clk_initdata *data;
138*4882a593Smuzhiyun int i;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun for (i = 0, data = sync; i < num_sync_clks; i++, data++) {
141*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(data->mux_clk_id, tegra_clks);
142*4882a593Smuzhiyun if (!dt_clk)
143*4882a593Smuzhiyun continue;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun clk = clk_register_mux(NULL, data->mux_name, mux_names,
146*4882a593Smuzhiyun num_mux_inputs,
147*4882a593Smuzhiyun CLK_SET_RATE_NO_REPARENT,
148*4882a593Smuzhiyun clk_base + data->offset, 0, 3, 0,
149*4882a593Smuzhiyun NULL);
150*4882a593Smuzhiyun *dt_clk = clk;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(data->gate_clk_id, tegra_clks);
153*4882a593Smuzhiyun if (!dt_clk)
154*4882a593Smuzhiyun continue;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun clk = clk_register_gate(NULL, data->gate_name, data->mux_name,
157*4882a593Smuzhiyun 0, clk_base + data->offset, 4,
158*4882a593Smuzhiyun CLK_GATE_SET_TO_DISABLE, NULL);
159*4882a593Smuzhiyun *dt_clk = clk;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
tegra_audio_clk_init(void __iomem * clk_base,void __iomem * pmc_base,struct tegra_clk * tegra_clks,struct tegra_audio_clk_info * audio_info,unsigned int num_plls,unsigned long sync_max_rate)163*4882a593Smuzhiyun void __init tegra_audio_clk_init(void __iomem *clk_base,
164*4882a593Smuzhiyun void __iomem *pmc_base, struct tegra_clk *tegra_clks,
165*4882a593Smuzhiyun struct tegra_audio_clk_info *audio_info,
166*4882a593Smuzhiyun unsigned int num_plls, unsigned long sync_max_rate)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct clk *clk;
169*4882a593Smuzhiyun struct clk **dt_clk;
170*4882a593Smuzhiyun int i;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (!audio_info || num_plls < 1) {
173*4882a593Smuzhiyun pr_err("No audio data passed to tegra_audio_clk_init\n");
174*4882a593Smuzhiyun WARN_ON(1);
175*4882a593Smuzhiyun return;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun for (i = 0; i < num_plls; i++) {
179*4882a593Smuzhiyun struct tegra_audio_clk_info *info = &audio_info[i];
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(info->clk_id, tegra_clks);
182*4882a593Smuzhiyun if (dt_clk) {
183*4882a593Smuzhiyun clk = tegra_clk_register_pll(info->name, info->parent,
184*4882a593Smuzhiyun clk_base, pmc_base, 0, info->pll_params,
185*4882a593Smuzhiyun NULL);
186*4882a593Smuzhiyun *dt_clk = clk;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* PLLA_OUT0 */
191*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(tegra_clk_pll_a_out0, tegra_clks);
192*4882a593Smuzhiyun if (dt_clk) {
193*4882a593Smuzhiyun clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
194*4882a593Smuzhiyun clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
195*4882a593Smuzhiyun 8, 8, 1, NULL);
196*4882a593Smuzhiyun clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
197*4882a593Smuzhiyun clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
198*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0, NULL);
199*4882a593Smuzhiyun *dt_clk = clk;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sync_source_clks); i++) {
203*4882a593Smuzhiyun struct tegra_sync_source_initdata *data;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun data = &sync_source_clks[i];
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
208*4882a593Smuzhiyun if (!dt_clk)
209*4882a593Smuzhiyun continue;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun clk = tegra_clk_register_sync_source(data->name, sync_max_rate);
212*4882a593Smuzhiyun *dt_clk = clk;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun tegra_audio_sync_clk_init(clk_base, tegra_clks, audio_clks,
216*4882a593Smuzhiyun ARRAY_SIZE(audio_clks), mux_audio_sync_clk,
217*4882a593Smuzhiyun ARRAY_SIZE(mux_audio_sync_clk));
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* make sure the DMIC sync clocks have a valid parent */
220*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dmic_clks); i++)
221*4882a593Smuzhiyun writel_relaxed(1, clk_base + dmic_clks[i].offset);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun tegra_audio_sync_clk_init(clk_base, tegra_clks, dmic_clks,
224*4882a593Smuzhiyun ARRAY_SIZE(dmic_clks), mux_dmic_sync_clk,
225*4882a593Smuzhiyun ARRAY_SIZE(mux_dmic_sync_clk));
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(audio2x_clks); i++) {
228*4882a593Smuzhiyun struct tegra_audio2x_clk_initdata *data;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun data = &audio2x_clks[i];
231*4882a593Smuzhiyun dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
232*4882a593Smuzhiyun if (!dt_clk)
233*4882a593Smuzhiyun continue;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, data->name_2x,
236*4882a593Smuzhiyun data->parent, CLK_SET_RATE_PARENT, 2, 1);
237*4882a593Smuzhiyun clk = tegra_clk_register_divider(data->div_name,
238*4882a593Smuzhiyun data->name_2x, clk_base + AUDIO_SYNC_DOUBLER,
239*4882a593Smuzhiyun 0, 0, data->div_offset, 1, 0,
240*4882a593Smuzhiyun &clk_doubler_lock);
241*4882a593Smuzhiyun clk = tegra_clk_register_periph_gate(data->gate_name,
242*4882a593Smuzhiyun data->div_name, TEGRA_PERIPH_NO_RESET,
243*4882a593Smuzhiyun clk_base, CLK_SET_RATE_PARENT, data->clk_num,
244*4882a593Smuzhiyun periph_clk_enb_refcnt);
245*4882a593Smuzhiyun *dt_clk = clk;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249