xref: /OK3568_Linux_fs/kernel/drivers/clk/tegra/clk-sdmmc-mux.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * based on clk-mux.c
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8*4882a593Smuzhiyun  * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
9*4882a593Smuzhiyun  * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "clk.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define DIV_MASK GENMASK(7, 0)
21*4882a593Smuzhiyun #define MUX_SHIFT 29
22*4882a593Smuzhiyun #define MUX_MASK GENMASK(MUX_SHIFT + 2, MUX_SHIFT)
23*4882a593Smuzhiyun #define SDMMC_MUL 2
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define get_max_div(d) DIV_MASK
26*4882a593Smuzhiyun #define get_div_field(val) ((val) & DIV_MASK)
27*4882a593Smuzhiyun #define get_mux_field(val) (((val) & MUX_MASK) >> MUX_SHIFT)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static const char * const mux_sdmmc_parents[] = {
30*4882a593Smuzhiyun 	"pll_p", "pll_c4_out2", "pll_c4_out0", "pll_c4_out1", "clk_m"
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const u8 mux_lj_idx[] = {
34*4882a593Smuzhiyun 	[0] = 0, [1] = 1, [2] = 2, [3] = 5, [4] = 6
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const u8 mux_non_lj_idx[] = {
38*4882a593Smuzhiyun 	[0] = 0, [1] = 3, [2] = 7, [3] = 4, [4] = 6
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
clk_sdmmc_mux_get_parent(struct clk_hw * hw)41*4882a593Smuzhiyun static u8 clk_sdmmc_mux_get_parent(struct clk_hw *hw)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
44*4882a593Smuzhiyun 	int num_parents, i;
45*4882a593Smuzhiyun 	u32 src, val;
46*4882a593Smuzhiyun 	const u8 *mux_idx;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	num_parents = clk_hw_get_num_parents(hw);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	val = readl_relaxed(sdmmc_mux->reg);
51*4882a593Smuzhiyun 	src = get_mux_field(val);
52*4882a593Smuzhiyun 	if (get_div_field(val))
53*4882a593Smuzhiyun 		mux_idx = mux_non_lj_idx;
54*4882a593Smuzhiyun 	else
55*4882a593Smuzhiyun 		mux_idx = mux_lj_idx;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	for (i = 0; i < num_parents; i++) {
58*4882a593Smuzhiyun 		if (mux_idx[i] == src)
59*4882a593Smuzhiyun 			return i;
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	WARN(1, "Unknown parent selector %d\n", src);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
clk_sdmmc_mux_set_parent(struct clk_hw * hw,u8 index)67*4882a593Smuzhiyun static int clk_sdmmc_mux_set_parent(struct clk_hw *hw, u8 index)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
70*4882a593Smuzhiyun 	u32 val;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	val = readl_relaxed(sdmmc_mux->reg);
74*4882a593Smuzhiyun 	if (get_div_field(val))
75*4882a593Smuzhiyun 		index = mux_non_lj_idx[index];
76*4882a593Smuzhiyun 	else
77*4882a593Smuzhiyun 		index = mux_lj_idx[index];
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	val &= ~MUX_MASK;
80*4882a593Smuzhiyun 	val |= index << MUX_SHIFT;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	writel(val, sdmmc_mux->reg);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
clk_sdmmc_mux_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)87*4882a593Smuzhiyun static unsigned long clk_sdmmc_mux_recalc_rate(struct clk_hw *hw,
88*4882a593Smuzhiyun 					       unsigned long parent_rate)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
91*4882a593Smuzhiyun 	u32 val;
92*4882a593Smuzhiyun 	int div;
93*4882a593Smuzhiyun 	u64 rate = parent_rate;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	val = readl_relaxed(sdmmc_mux->reg);
96*4882a593Smuzhiyun 	div = get_div_field(val);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	div += SDMMC_MUL;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	rate *= SDMMC_MUL;
101*4882a593Smuzhiyun 	rate += div - 1;
102*4882a593Smuzhiyun 	do_div(rate, div);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return rate;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
clk_sdmmc_mux_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)107*4882a593Smuzhiyun static int clk_sdmmc_mux_determine_rate(struct clk_hw *hw,
108*4882a593Smuzhiyun 					struct clk_rate_request *req)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
111*4882a593Smuzhiyun 	int div;
112*4882a593Smuzhiyun 	unsigned long output_rate = req->best_parent_rate;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	req->rate = max(req->rate, req->min_rate);
115*4882a593Smuzhiyun 	req->rate = min(req->rate, req->max_rate);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (!req->rate)
118*4882a593Smuzhiyun 		return output_rate;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	div = div_frac_get(req->rate, output_rate, 8, 1, sdmmc_mux->div_flags);
121*4882a593Smuzhiyun 	if (div < 0)
122*4882a593Smuzhiyun 		div = 0;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (sdmmc_mux->div_flags & TEGRA_DIVIDER_ROUND_UP)
125*4882a593Smuzhiyun 		req->rate =  DIV_ROUND_UP(output_rate * SDMMC_MUL,
126*4882a593Smuzhiyun 					  div + SDMMC_MUL);
127*4882a593Smuzhiyun 	else
128*4882a593Smuzhiyun 		req->rate =  output_rate * SDMMC_MUL / (div + SDMMC_MUL);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
clk_sdmmc_mux_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)133*4882a593Smuzhiyun static int clk_sdmmc_mux_set_rate(struct clk_hw *hw, unsigned long rate,
134*4882a593Smuzhiyun 				  unsigned long parent_rate)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
137*4882a593Smuzhiyun 	int div;
138*4882a593Smuzhiyun 	unsigned long flags = 0;
139*4882a593Smuzhiyun 	u32 val;
140*4882a593Smuzhiyun 	u8 src;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	div = div_frac_get(rate, parent_rate, 8, 1, sdmmc_mux->div_flags);
143*4882a593Smuzhiyun 	if (div < 0)
144*4882a593Smuzhiyun 		return div;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (sdmmc_mux->lock)
147*4882a593Smuzhiyun 		spin_lock_irqsave(sdmmc_mux->lock, flags);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	src = clk_sdmmc_mux_get_parent(hw);
150*4882a593Smuzhiyun 	if (div)
151*4882a593Smuzhiyun 		src = mux_non_lj_idx[src];
152*4882a593Smuzhiyun 	else
153*4882a593Smuzhiyun 		src = mux_lj_idx[src];
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	val = src << MUX_SHIFT;
156*4882a593Smuzhiyun 	val |= div;
157*4882a593Smuzhiyun 	writel(val, sdmmc_mux->reg);
158*4882a593Smuzhiyun 	fence_udelay(2, sdmmc_mux->reg);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (sdmmc_mux->lock)
161*4882a593Smuzhiyun 		spin_unlock_irqrestore(sdmmc_mux->lock, flags);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
clk_sdmmc_mux_is_enabled(struct clk_hw * hw)166*4882a593Smuzhiyun static int clk_sdmmc_mux_is_enabled(struct clk_hw *hw)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
169*4882a593Smuzhiyun 	const struct clk_ops *gate_ops = sdmmc_mux->gate_ops;
170*4882a593Smuzhiyun 	struct clk_hw *gate_hw = &sdmmc_mux->gate.hw;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	__clk_hw_set_clk(gate_hw, hw);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return gate_ops->is_enabled(gate_hw);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
clk_sdmmc_mux_enable(struct clk_hw * hw)177*4882a593Smuzhiyun static int clk_sdmmc_mux_enable(struct clk_hw *hw)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
180*4882a593Smuzhiyun 	const struct clk_ops *gate_ops = sdmmc_mux->gate_ops;
181*4882a593Smuzhiyun 	struct clk_hw *gate_hw = &sdmmc_mux->gate.hw;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	__clk_hw_set_clk(gate_hw, hw);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return gate_ops->enable(gate_hw);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
clk_sdmmc_mux_disable(struct clk_hw * hw)188*4882a593Smuzhiyun static void clk_sdmmc_mux_disable(struct clk_hw *hw)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
191*4882a593Smuzhiyun 	const struct clk_ops *gate_ops = sdmmc_mux->gate_ops;
192*4882a593Smuzhiyun 	struct clk_hw *gate_hw = &sdmmc_mux->gate.hw;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	gate_ops->disable(gate_hw);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
clk_sdmmc_mux_disable_unused(struct clk_hw * hw)197*4882a593Smuzhiyun static void clk_sdmmc_mux_disable_unused(struct clk_hw *hw)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
200*4882a593Smuzhiyun 	const struct clk_ops *gate_ops = sdmmc_mux->gate_ops;
201*4882a593Smuzhiyun 	struct clk_hw *gate_hw = &sdmmc_mux->gate.hw;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	gate_ops->disable_unused(gate_hw);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
clk_sdmmc_mux_restore_context(struct clk_hw * hw)206*4882a593Smuzhiyun static void clk_sdmmc_mux_restore_context(struct clk_hw *hw)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct clk_hw *parent = clk_hw_get_parent(hw);
209*4882a593Smuzhiyun 	unsigned long parent_rate = clk_hw_get_rate(parent);
210*4882a593Smuzhiyun 	unsigned long rate = clk_hw_get_rate(hw);
211*4882a593Smuzhiyun 	int parent_id;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	parent_id = clk_hw_get_parent_index(hw);
214*4882a593Smuzhiyun 	if (WARN_ON(parent_id < 0))
215*4882a593Smuzhiyun 		return;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	clk_sdmmc_mux_set_parent(hw, parent_id);
218*4882a593Smuzhiyun 	clk_sdmmc_mux_set_rate(hw, rate, parent_rate);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const struct clk_ops tegra_clk_sdmmc_mux_ops = {
222*4882a593Smuzhiyun 	.get_parent = clk_sdmmc_mux_get_parent,
223*4882a593Smuzhiyun 	.set_parent = clk_sdmmc_mux_set_parent,
224*4882a593Smuzhiyun 	.determine_rate = clk_sdmmc_mux_determine_rate,
225*4882a593Smuzhiyun 	.recalc_rate = clk_sdmmc_mux_recalc_rate,
226*4882a593Smuzhiyun 	.set_rate = clk_sdmmc_mux_set_rate,
227*4882a593Smuzhiyun 	.is_enabled = clk_sdmmc_mux_is_enabled,
228*4882a593Smuzhiyun 	.enable = clk_sdmmc_mux_enable,
229*4882a593Smuzhiyun 	.disable = clk_sdmmc_mux_disable,
230*4882a593Smuzhiyun 	.disable_unused = clk_sdmmc_mux_disable_unused,
231*4882a593Smuzhiyun 	.restore_context = clk_sdmmc_mux_restore_context,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
tegra_clk_register_sdmmc_mux_div(const char * name,void __iomem * clk_base,u32 offset,u32 clk_num,u8 div_flags,unsigned long flags,void * lock)234*4882a593Smuzhiyun struct clk *tegra_clk_register_sdmmc_mux_div(const char *name,
235*4882a593Smuzhiyun 	void __iomem *clk_base, u32 offset, u32 clk_num, u8 div_flags,
236*4882a593Smuzhiyun 	unsigned long flags, void *lock)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct clk *clk;
239*4882a593Smuzhiyun 	struct clk_init_data init;
240*4882a593Smuzhiyun 	const struct tegra_clk_periph_regs *bank;
241*4882a593Smuzhiyun 	struct tegra_sdmmc_mux *sdmmc_mux;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	init.ops = &tegra_clk_sdmmc_mux_ops;
244*4882a593Smuzhiyun 	init.name = name;
245*4882a593Smuzhiyun 	init.flags = flags;
246*4882a593Smuzhiyun 	init.parent_names = mux_sdmmc_parents;
247*4882a593Smuzhiyun 	init.num_parents = ARRAY_SIZE(mux_sdmmc_parents);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	bank = get_reg_bank(clk_num);
250*4882a593Smuzhiyun 	if (!bank)
251*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	sdmmc_mux = kzalloc(sizeof(*sdmmc_mux), GFP_KERNEL);
254*4882a593Smuzhiyun 	if (!sdmmc_mux)
255*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Data in .init is copied by clk_register(), so stack variable OK */
258*4882a593Smuzhiyun 	sdmmc_mux->hw.init = &init;
259*4882a593Smuzhiyun 	sdmmc_mux->reg = clk_base + offset;
260*4882a593Smuzhiyun 	sdmmc_mux->lock = lock;
261*4882a593Smuzhiyun 	sdmmc_mux->gate.clk_base = clk_base;
262*4882a593Smuzhiyun 	sdmmc_mux->gate.regs = bank;
263*4882a593Smuzhiyun 	sdmmc_mux->gate.enable_refcnt = periph_clk_enb_refcnt;
264*4882a593Smuzhiyun 	sdmmc_mux->gate.clk_num = clk_num;
265*4882a593Smuzhiyun 	sdmmc_mux->gate.flags = TEGRA_PERIPH_ON_APB;
266*4882a593Smuzhiyun 	sdmmc_mux->div_flags = div_flags;
267*4882a593Smuzhiyun 	sdmmc_mux->gate_ops = &tegra_clk_periph_gate_ops;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	clk = clk_register(NULL, &sdmmc_mux->hw);
270*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
271*4882a593Smuzhiyun 		kfree(sdmmc_mux);
272*4882a593Smuzhiyun 		return clk;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	sdmmc_mux->gate.hw.clk = clk;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return clk;
278*4882a593Smuzhiyun }
279